logo

PLL102-05 Datasheet, PhaseLink Corporation

PLL102-05 buffer equivalent, low skew output buffer.

PLL102-05 Avg. rating / M : 1.0 rating-12

datasheet Download (Size : 255.92KB)

PLL102-05 Datasheet
PLL102-05
Avg. rating / M : 1.0 rating-12

datasheet Download (Size : 255.92KB)

PLL102-05 Datasheet

Features and benefits

Frequency range 25 ~ 60MHz. Internal phase locked loop will allow spread spectrum modulation on reference clock to pass to the outputs (up to 100kHz SST modulation).
.

Application

requiring zero output-output skew, all the outputs must equally loaded. www.DataSheet4U.com If the CLK(1-4) outputs are.

Description

The PLL102-05 is a high performance, low skew, low jitter zero delay buffer designed to distribute high speed clocks and is available in 8-pin SOIC package. It has four outputs that are synchronized with the input. The synchronization is established .

Image gallery

PLL102-05 Page 1 PLL102-05 Page 2 PLL102-05 Page 3

TAGS

PLL102-05
Low
Skew
Output
Buffer
PhaseLink Corporation

Manufacturer


PhaseLink Corporation

Related datasheet

PLL102-03

PLL102-04

PLL102-10

PLL102-108

PLL102-109

PLL102-15

PLL1000A

PLL103-01

PLL103-02

PLL103-03

PLL103-04

PLL103-05

PLL103-06

Since 2006. D4U Semicon.   |   Contact Us   |   Privacy Policy   |   Purchase of parts