Datasheet4U Logo Datasheet4U.com

DS92LV1260 - Six Channel 10 Bit BLVDS Deserializer

General Description

The DS92LV1260 integrates six deserializer devices into a single chip.

The chip uses a 0.25u CMOS process technology.

The DS92LV1260 can simultaneously deserialize up to six data streams that have been serialized by the National Semiconductor DS92LV1021 or DS92LV1023 Bus LVDS serializers.

Key Features

  • n Deserializes one to six BusLVDS input serial data streams with embedded clocks n Seven selectable serial inputs to support n+1 redundancy of deserialized streams n Seventh channel has single pin monitor output that reflects input from seventh channel input n Parallel clock rate up to 40MHz n On chip filtering for PLL n Absolute maximum worst case power dissipation = 1.9W at 3.6V n High impedance inputs upon power off (Vcc = 0V) n Single power supply at +3.3V n 196-pin LBGA package (Low-profile.

📥 Download Datasheet

Full PDF Text Transcription (Reference)

The following content is an automatically extracted verbatim text from the original manufacturer datasheet and is provided for reference purposes only.

View original datasheet text
DS92LV1260 Six Channel 10 Bit BLVDS Deserializer August 2003 DS92LV1260 Six Channel 10 Bit BLVDS Deserializer General Description The DS92LV1260 integrates six deserializer devices into a single chip. The chip uses a 0.25u CMOS process technology. The DS92LV1260 can simultaneously deserialize up to six data streams that have been serialized by the National Semiconductor DS92LV1021 or DS92LV1023 Bus LVDS serializers. The device also includes a seventh serial input channel that serves as a redundant input. Each deserializer block in the DS92LV1260 operates independently with its own clock recovery circuitry and lockdetect signaling. The DS92LV1260 uses a single +3.3V power supply with a typical power dissipation of 1.2W at 3.3V with a PRBS-15 pattern.