Datasheet4U Logo Datasheet4U.com

IS61QDP2B21M36A2 - 36Mb QUADP (Burst 2) Synchronous SRAM

Download the IS61QDP2B21M36A2 datasheet PDF (IS61QDP2B22M18A included). The manufacturer datasheet provides complete specifications, pinout details, electrical characteristics, and typical applications for 36mb quadp (burst 2) synchronous sram.

Description

devices.

need for high-speed bus turnaround.

operations are self-timed.

Features

  • 1Mx36 and 2Mx18 configuration available.
  • On-chip Delay-Locked Loop (DLL) for wide data valid window.
  • Separate independent read and write ports with concurrent read and write operations.
  • Synchronous pipeline read with EARLY write operation.
  • Double Data Rate (DDR) interface for read and write input ports.
  • 2.0 Cycle read latency.
  • Fixed 2-bit burst for read and write operations.
  • Clock stop support.
  • Two input clocks (K and K#) for address and cont.

📥 Download Datasheet

Note: The manufacturer provides a single datasheet file (IS61QDP2B22M18A-ISSI.pdf) that lists specifications for multiple related part numbers.
Other Datasheets by ISSI

Full PDF Text Transcription

Click to expand full text
IS61QDP2B22M18A/A1/A2 IS61QDP2B21M36A/A1/A2 2Mx18, 1Mx36 36Mb QUADP (Burst 2) Synchronous SRAM (2.0 CYCLE READ LATENCY) JANUARY 2015 FEATURES  1Mx36 and 2Mx18 configuration available.  On-chip Delay-Locked Loop (DLL) for wide data valid window.  Separate independent read and write ports with concurrent read and write operations.  Synchronous pipeline read with EARLY write operation.  Double Data Rate (DDR) interface for read and write input ports.  2.0 Cycle read latency.  Fixed 2-bit burst for read and write operations.  Clock stop support.  Two input clocks (K and K#) for address and control registering at rising edges only.  Two echo clocks (CQ and CQ#) that are delivered simultaneously with data.
Published: |