Datasheet4U Logo Datasheet4U.com

IDT71P72604 - (IDT71P72x04) 18Mb Pipelined QDRII SRAM Burst of 2

Download the IDT71P72604 datasheet PDF. This datasheet also covers the IDT71P72104 variant, as both devices belong to the same (idt71p72x04) 18mb pipelined qdrii sram burst of 2 family and are provided as variant models within a single manufacturer datasheet.

Description

Advance Information IDT71P72204 IDT71P72104 IDT71P72804 IDT71P72604 x x x x x x 18Mb Density (2Mx8, 2Mx9, 1Mx18, 512kx36) Separate, Independent Read and Write Data Ports Supports concurrent transactions Dual Echo Clock Output 2-Word Burst on all SRAM accesses DDR (Double Data Rate) Multiplexed A

Features

  • x x x x x x.

📥 Download Datasheet

Note: The manufacturer provides a single datasheet file (IDT71P72104_IDT.pdf) that lists specifications for multiple related part numbers.

Datasheet Details

Part number IDT71P72604
Manufacturer IDT
File Size 342.23 KB
Description (IDT71P72x04) 18Mb Pipelined QDRII SRAM Burst of 2
Datasheet download datasheet IDT71P72604 Datasheet

Full PDF Text Transcription

Click to expand full text
www.DataSheet4U.com 18Mb Pipelined QDR™II SRAM Burst of 2 Features x x x x x x Description Advance Information IDT71P72204 IDT71P72104 IDT71P72804 IDT71P72604 x x x x x x 18Mb Density (2Mx8, 2Mx9, 1Mx18, 512kx36) Separate, Independent Read and Write Data Ports Supports concurrent transactions Dual Echo Clock Output 2-Word Burst on all SRAM accesses DDR (Double Data Rate) Multiplexed Address Bus One Read and One Write request per clock cycle DDR (Double Data Rate) Data Buses Two word burst data per clock on each port Four word transfers per clock cycle (2 word bursts on 2 ports) Depth expansion through Control Logic HSTL (1.5V) inputs that can be scaled to receive signals from 1.4V to 1.9V. Scalable output drivers Can drive HSTL, 1.8V TTL or any voltage level from 1.4V to 1.9V.
Published: |