Datasheet4U Logo Datasheet4U.com

IDT71P71104 - (IDT71P71x04) 18Mb Pipelined DDRII SRAM Burst of 2

Download the IDT71P71104 datasheet PDF. This datasheet also covers the IDT71P71204 variant, as both devices belong to the same (idt71p71x04) 18mb pipelined ddrii sram burst of 2 family and are provided as variant models within a single manufacturer datasheet.

Description

The IDT DDRIITM Burst of two SRAMs are high-speed synchronous memories with a double-data-rate (DDR), bidirectional data port.

This scheme allows maximization of the bandwidth on the data bus by passing two data items per clock cycle.

Features

  • x x x x x www. DataSheet4U. com x x x x Advance Information IDT71P71204 IDT71P71104 IDT71P71804 IDT71P71604.

📥 Download Datasheet

Note: The manufacturer provides a single datasheet file (IDT71P71204_IDT.pdf) that lists specifications for multiple related part numbers.

Datasheet Details

Part number IDT71P71104
Manufacturer IDT
File Size 367.25 KB
Description (IDT71P71x04) 18Mb Pipelined DDRII SRAM Burst of 2
Datasheet download datasheet IDT71P71104 Datasheet

Full PDF Text Transcription

Click to expand full text
18Mb Pipelined DDRâ„¢II SRAM Burst of 2 Features x x x x x www.DataSheet4U.com x x x x Advance Information IDT71P71204 IDT71P71104 IDT71P71804 IDT71P71604 Description The IDT DDRIITM Burst of two SRAMs are high-speed synchronous memories with a double-data-rate (DDR), bidirectional data port. This scheme allows maximization of the bandwidth on the data bus by passing two data items per clock cycle. The address bus operates at single data rate speeds, allowing the user to fan out addresses and ease system design while maintaining maximum performance on data transfers. The DDRII has scalable output impedance on its data output bus and echo clocks, allowing the user to tune the bus for low noise and high performance.
Published: |