logo

M15F2G16128A-EFBG2L Datasheet, ESMT

M15F2G16128A-EFBG2L sdram equivalent, ddr3 sdram.

M15F2G16128A-EFBG2L Avg. rating / M : 1.0 rating-11

datasheet Download

M15F2G16128A-EFBG2L Datasheet

Features and benefits

and all of the control and address inputs are synchronized with a pair of externally supplied differential clocks. Inputs are latched at the cross point of differential c.

Application

The chip is designed to comply with all key DDR3 DRAM key features and all of the control and address inputs are synchr.

Description

The 2Gb Double-Data-Rate-3 (DDR3) DRAM is double data rate architecture to achieve high-speed operation. It is internally configured as an eight bank DRAMs. The 2Gb chip is organized as 16Mbit x 16 I/Os x 8 bank devices. These synchronous devices ach.

Image gallery

M15F2G16128A-EFBG2L Page 1 M15F2G16128A-EFBG2L Page 2 M15F2G16128A-EFBG2L Page 3

TAGS

M15F2G16128A-EFBG2L
DDR3
SDRAM
M15F2G16128A-EFBG2LS
M15F2G16128A-BDBG2F
M15F2G16128A-BDBIG2B
ESMT

Since 2006. D4U Semicon.   |   Contact Us   |   Privacy Policy   |   Purchase of parts