### 4/3/2/1+3/2/1-Phase PWM Controller for IMVP8 ### **General Description** The uP9521Q is an IMVP8 compliant desktop CPU voltage regulator controller that integrates a 4-phase PWM controller for VccGT. The Vcore and a 3-phase PWM controller for VccGT. The Vcore controller can be configured as 4/3/2/1-phase and the VccGT controller can be configured as 3/2/1-phase for platform power design flexibility. This part outputs PWM signal to external MOSFET driver to drive the buck power stage. The uP9521Q combines the true differential output voltage sense, differential inductor DCR current sense, input voltage feedforward sense and adaptive voltage positioning to provide accurately regulated power for desktop CPU. It adopts uPI's proprietary RCOT<sup>+TM</sup> (Robust Constant On-Time) topology to have fast transient response and smooth mode transition. The uP9521Q provides the VR\_RDY indicator and selectable VR parameters. It also provides complete fault protection functions, including over voltage, under voltage, over current and under voltage lockout. The uP9521Q is available in VQFN6x6 - 52L package. ### Applications ### Desktop PC CPU Power Supplies ### Ordering Information | Order Number | Package | Top Marking | |--------------|---------------|-------------| | uP9521QQGW | VQFN6x6 - 52L | uP9521Q | ### Note: - (1) Please check the sample/production availability with uPI representatives. - (2) uPI products are compatible with the current IPC/JEDEC J-STD-020 requirement. They are halogen-free, RoHS compliant and 100% matte tin (Sn) plating that are suitable for use in SnPb or Pb-free soldering processes. ### **Features** - Intel IMVP8 Compatible - Support S-Line Desktop CPU - Thermal Sense with VRHOT# Indication - RCOT+™ Control Topology - Easy Setting - Smooth Mode Transition - Fast Transition Response - External MOSFET Driver Enable Control - Support Operation Phase Disable Function - Vcore: 4/3/2/1-Phase PWM Outputs - VccGT: 3/2/1-Phase PWM Outputs - Built-in ADC for Platform Parameter Setting - Selectable Vboot Voltage - Operation Phase Extension Function - Enable Control and VR RDY Indicator - Differential Remote Voltage Sense - □ Differential Current Balance Sense Amplifier - OCP/OVP/UVP - RoHS Compliant and Halogen Free ### **Pin Configuration** ### **Typical Application Circuit** ### 4+3 Phase ### **Typical Application Circuit** ### 4+2 Phase | No. | Name | Pin Function | |-----|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | DRCTRL | <b>MOSFET Driver Enable Control Output.</b> This pin is a multi-functional pin. It is used to enable/disable all external discrete MOSFET drivers. Connect a $10k\Omega$ resistor from this pin to ground and place this resistor close to the controller. Do not connect any capacitor directly to to this pin. PCB trace routing of this pin has special consideration. Refer to the related section in Application Information for detail. | | 2 | CSN4 | Negative Differential Current Sense Input for Vcore Phase 4. When Vcore phase 4 is not used, pull high this pin to VCC through a $1k\Omega$ resistor to disable PWM4 to let Vcore VR operate in 3-phase configuration. | | 3 | CSP4 | <b>Positive Differential Current Sense Input for Vcore Phase 4.</b> When Vcore phase 4 is not used, short this pin to GND when Vcore VR is configured in 3-phase configuration. | | 4 | CSN3 | Negative Differential Current Sense Input for Vcore Phase 3. When Vcore phase 3 is not used, pull high this pin to VCC through a $1k\Omega$ resistor to disable PWM3 to let Vcore VR operate in 2-phase configuration. | | 5 | CSP3 | Positive Differential Current Sense Input for Vcore Phase 3. When Vcore phase 3 is not used, short this pin to GND when Vcore VR is configured in 2-phase configuration. | | 6 | CSN2 | Negative Differential Current Sense Input for Vcore Phase 2. When Vcore phase 2 is not used, pull high this pin to VCC through a $1k\Omega$ resistor to disable PWM2 to let Vcore VR operate in single-phase configuration. | | 7 | CSP2 | Positive Differential Current Sense Input for Vcore Phase 2. When Vcore phase 2 is not used, short this pin to GND when Vcore VR is configured in single-phase configuration. | | 8 | CSN1 | Negative Differential Current Sense Input for Vcore Phase 1. | | 9 | CSP1 | Positive Differential Current Sense Input for Vcore Phase 1. | | 10 | ISUM | Over Current Protection Threshold Setting and Sensing for Vcore. Connect a resistor from this pin to GND to set the over current protection threshold. Do not connect any capacitor to this pin. The output current of this pin is proportional to the total load current. The total load current is sensed and flows out of this pin, and a resistor from this pin to GND makes the ISUM voltage proportional to the total output current. When the voltage on ISUM pin exceeds 1.5V, only the ALERT# will be pulled low to issue the Iccmax alert through SVID interface. When the voltage on ISUM pin exceeds 1.95V (130% of 1.5V, default), the over current protection will be tripped to shutdown the controller. | | 11 | CSN | Inverting Input of Total Current Sense Amplifier for Vcore. | | 12 | CSP | Non-Inverting Input of Total Current Sense Amplifier for Vcore. | | 13 | COMP | Output of Control Loop Error Amplifier for Vcore. Connect a resistor in series with a capacitor from this pin to GND for voltage control loop compensation. | | 14 | FB | Inverting Input of the Error Amplifier for Vcore. | | 15 | EAP | Non-inverting Input of the Error Amplifier for Vcore. Connect a resistor between this pin and DAC to set the droop (load line) function. | | 16 | DAC | <b>DAC Output for Vcore.</b> The output voltage of this pin is the reference voltage for the Vcore rail. DAC voltage is measured with respect to FBRTN. Connect a capacitor from this pin to FBRTN. | | | | Functional Pin Description | |-----|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | No. | Name | Pin Function | | 17 | FBRTN | Output Voltage Feedback Return for Vcore. Inverting input to the differential voltage sense amplifier. FBRTN is the reference point in DAC output voltage measurement. Connect this pin directly to the processor output voltage feedback return sense point, namely VSS_SENSE. | | 18 | IMON | Output Current Monitor for Vcore. Connect a resistor from this pin to GND to implement digital output current reporting function for Vcore VR. The output current of this pin is proportional to the total load current. The total load current is sensed and flows out of this pin, and a resistor from this pin to GND makes the IMON voltage proportional to the total output current. The built-in analog-to-digital converter (ADC) converts the IMON voltage to digital content for output current reporting via SVID interface. A capacitor can be connected from IMON to GND to adjust the response time of IMON. Note that the IMON is used only for digital output current reporting. See the related section in functional description for IMON capacitor selection. | | 19 | VINSEN | <b>Power Stage Input Voltage Sense.</b> Directly connect this pin to the power stage input $V_{\mathbb{N}}$ . The controller senses the voltage on this pin for power stage input voltage $V_{\mathbb{N}}$ detection. The VINSEN voltage is also used for PWM on-time calculation. | | 20 | VCC | Supply Input for Logic Control Circuit. Connect this pin to a 5V voltage source via an RC filter. VCC is the supply input for the logic control circuit. | | 21 | PROG1 | Function Setting Pin 1. The PROG1 pin sets the enable/disable of load transient boost function. Connect a resistor to GND to enable/disable this function. | | 22 | PROG2 | Function Setting Pin 2. The PROG2 pin sets the internal compensation resistor Rcomp_int in single phase operation. Connect a resistor to GND to set this function. | | 23 | VRHOT# | <b>SVID Thermal Indicator.</b> This pin is an open drain structure and it is active low. The controller asserts VRHOT# to indicate the platform that the VR temperature is higher than the threshold. The value of VRHOT# assertion is 106°C, and the value of SVID thermal alert is 103°C. | | 24 | SCLK | SVID Clock Input. | | 25 | ALERT# | SVID Alert# Line. | | 26 | SDIO | SVID Data I/O. | | 27 | EN | Chip Enable Control Input. Pull this pin above 0.8V enables the chip. Pull this pin below 0.3V to disable the chip. It's typically connected to the output of the VTT voltage power rail on the mother board. Follow the recommended power sequence that VCC5 is ready before EN goes high. | | 28 | IMONA | Output Current Monitor for VccGT. Connect a resistor from this pin to GND to implement digital output current reporting function for VccGT VR. The output current of this pin is proportional to the total load current. The total load current is sensed and flows out of this pin, and a resistor from this pin to GND makes the IMONA voltage proportional to the total output current. The built-in analog-to-digital converter (ADC) converts the IMONA voltage to digital content for output current reporting via SVID interface. A capacitor can be connected from IMONA to GND to adjust the response time of IMONA. Note that the IMONA is used only for digital output current reporting. See the related section in functional description for IMONA capacitor selection. | | 29 | FBRTNA | Output Voltage Feedback Return for VccGT. Inverting input to the differential voltage sense amplifier. FBRTNA is the reference point in DACA output voltage measurement. Connect this pin directly to the processor output voltage feedback return sense point, namely VSSGT_SENSE. | | 30 | DACA | <b>DAC Output for VccGT.</b> The output voltage of this pin is the reference voltage for the VccGT rail. DACA voltage is measured with respect to FBRTNA. Connect a capacitor from this pin to FBRTNA. | | No. | Name | Pin Function | |-----|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31 | EAPA | Non-Inverting Input of the Error Amplifier for VccGT. Connect a resistor between this pin and DACA to set the droop (load line) function. | | 32 | FBA | Inverting Input of the Error Amplifier for VccGT. | | 33 | СОМРА | Output of Control Loop Error Amplifier for VccGT. Connect a resistor in series with a capacitor from this pin to GND for voltage control loop compensation. | | 34 | CSNA | Inverting Input of Total Current Sense Amplifier for VccGT | | 35 | CSPA | Non-Inverting Input of Total Current Sense Amplifier for VccGT. | | 36 | ISUMA | Over Current Protection Threshold Setting and Sensing for VccGT. Connect a resistor from this pin to GND to set the over current protection threshold. Do not connect any capacitor to this pin. The output current of this pin is proportional to the total load current. The total load current is sensed and flows out of this pin, and a resistor from this pin to GND makes the ISUMA voltage proportional to the total output current. When the voltage on ISUMA pin exceeds 1.5V, only the ALERT# will be pulled low to issue the Iccmax alert through SVID interface. When the voltage on ISUMA pin exceeds 1.95V (130% of 1.5V), the over current protection will be tripped to shutdown the controller. | | 37 | CSP1A | Positive Differential Current Sense Input for VccGT Phase 1. | | 38 | CSN1A | Negative Differential Current Sense Input for VccGT Phase 1. | | 39 | CSP2A | Positive Differential Current Sense Input for VccGT Phase 2. When VccGT phase 2 is not used, short this pin to GND to disable PWM2A to let VccGT VR operate in single-phase configuration. Refer to the related section in Application Information for detail. | | 40 | CSN2A | Negative Differential Current Sense Input for VccGT Phase 2. When VccGT phase 2 is not used, pull high this pin to VCC through a $1k\Omega$ resistor to disable PWM2A to let VccGT VR operate in single-phase configuration. Refer to the related section in Application Information for detail | | 41 | CSP3A | Positive Differential Current Sense Input for VccGT Phase 3. When VccGT phase 3 is not used, short this pin to GND to disable PWM3A to let VccGT VR operate in 2 phase configuration. Refer to the related section in Application Information for detail. | | 42 | CSN3A | Negative Differential Current Sense Input for VccGT Phase 3. When VccGT phase 3 is not used, pull high this pin to VCC through a $1k\Omega$ resistor to disable PWM3A to let VccGT VR operate in 2 phase configuration. Refer to the related section in Application Information for detail. | | 43 | TSENSEA | Thermal Monitoring Input for VccGT. Connect a specified negative temperature coefficient (NTC) thermistor network from this pin to GND for VccGT VR temperaturesensing. Recommend to use $100k\Omega/\beta$ =4250 NTC thermistor by Murata (NCP15WF104F03RC). See the related section in Application Information for detail. | | 44 | TSENSE | Thermal Monitoring Input for Vcore. Connect a specified negative temperature coefficient (NTC) thermistor network from this pin to GND for Vcore VR temperaturesensing. Recommend to use $100k\Omega/\beta$ =4250 NTC thermistor by Murata (NCP15WF104F03RC). See the related section in Application Information for detail. | | 45 | VR_RDY | VR Ready Indicator. This pin is an open drain structure and it is active high. Pull up this pin through a proper resistor to a voltage source. The controller asserts VR_RDY (goes high) to indicate that the controller is ready to accept SVID command. | | No. | Name | Pin Function | |-----|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 46 | PWM1A | This pin is a multi-functional pin. It outputs a PWM logic signal for external discrete MOSFET driver for VccGT rail and it is also used to set the dynamic VID transition boost function. VccGT Phase 1 PWM Output. Connect this pin to the PWM input of external MOSFET driver. This pin outputs a PWM logic signal for external discrete MOSFET driver for VccGT rail. | | 47 | PWM2A | VccGT Phase 2 PWM Output. Connect this pin to the PWM input of external MOSFET driver. This pin outputs a PWM logic signal for external discrete MOSFET driver for VccGT rail. | | 48 | PWM3A | This pin is a multi-functional pin. It outputs a PWM logic signal for external discrete MOSFET driver for VccGT rail and it is also used to set the VR parameter. VccGT Phase 3 PWM Output. Connect this pin to the PWM input of external MOSFET driver. This pin outputs a PWM logic signal for external discrete MOSFET driver for VccGT rail. | | 49 | PWM4 | This pin is a multi-functional pin. It outputs a PWM logic signal for external discrete MOSFET driver for Vcore rail and it is also used to set the PWM on-time. Vcore Phase 4 PWM Output. Connect this pin to the PWM input of external MOSFET driver. This pin outputs a PWM logic signal for external discrete MOSFET driver for Vcore rail. PWM On-time Setting. Connect a resistor from this pin to GND to set the PWM on-time. The Vcore VR and VccGT VR share the same PWM on-time setting. | | 50 | PWM3 | This pin is a multi-functional pin. It outputs a PWM logic signal for external discrete MOSFET driver for Vcore rail and it is also used to set the Vcore SVID register content. Vcore Phase 3 PWM Output. Connect this pin to the PWM input of external MOSFET driver. IMAX Setting Input for Vcore. Connect a resistor from this pin to GND to set the SVID lccMAX register (0x21h) value for Vcore rail. | | 51 | PWM2 | This pin is a multi-functional pin. It outputs a PWM logic signal for external discrete MOSFET driver for Vcore rail and it is also used to set the VccGT SVID register content. Vcore Phase 2 PWM Output. Connect this pin to PWM input of external MOSFET driver. IMAXA Setting Input for VccGT. Connect a resistor from this pin to GND to set the SVID lccMAX register (0x21h) value for VccGT rail. | | 52 | PWM1 | This pin is a multi-functional pin. It outputs a PWM logic signal for external discrete MOSFET driver for Vcore rail and it is also used to set the dynamic VID transition boost function. Vcore Phase 1 PWM Output. Connect this pin to the PWM input of external MOSFET driver. This pin outputs a PWM logic signal for external discrete MOSFET driver for Vcore rail. | | Е | xposed Pad | <b>Ground.</b> The exposed pad is the ground of logic control circuits, and it must be soldered to a large PCB and connected to GND. | ### Functional Block Diagram ### **Power Input and Power On Reset** The uP9521Q has single power input VCC. VCC is the 5V supply input for control logic circuit of the controller. RC filter to VCC is required for locally bypassing this supply input. VCC has power on reset (POR) function. VINSEN is the power stage input voltage sense pin, and it also has power on reset function. The controller monitors the VINSEN voltage for PWM on-time calculation. EN is the chip enable input pin. Logic high to this pin enables the controller, and logic low to this pin disables the controller. The above three inputs (VCC, VINSEN and EN) are monitored to determine whether the controller is ready for operation. Figure 1 shows the power ready detection circuit. The VCC voltage is monitored for power on reset with typically 4.3V threshold at its rising edge. The VINSEN voltage is monitored for power on reset with typically 6V threshold at its rising edge. When VCC and VINSEN are all ready, the controller waits for EN to start up. When EN pin is driven above 0.8V, the controller begins its start up sequence. When EN pin is driven below 0.3V, the controller will be turned off, and it will clear all fault states to prepare to next soft-start once the controller is re-enabled. Note that only VCC or EN toggle will clear all fault state, VINSEN toggle is not used for clearing fault state. Anytime any one of the three inputs falls below their power on reset level will shutdown the controller. Figure 1. Circuit for Power Ready Detection ### **Controller Start up Sequence** When VCC and VINSEN inputs are all ready, the controller waits for the EN signal to initiate the power on sequence. After EN goes high, the controller waits for a delay time T (<2.5ms) then VR RDY goes high to indicate that the PWM controller is ready for accepting SVID command. At the same time, the output voltage starts to ramp up to Vboot with always slow slew rate for non-zero Vboot case. After output voltage settled to Vboot, the controller assert ALERT#. Then the start up sequence is over. Figure 2 shows the typical start up sequence for non-zero Vboot case. Time interval T<sub>R</sub> is determined by the Vboot voltage and the slow slew rate. Figure 3 shows the typical start up sequence of zero-Vboot case. For the zero Vboot case, the output voltage slew rate is determined by the SetVID command. Note that VR RDY goes high after delay time $T_{\Lambda}$ in both cases. Figure 2. Start up Sequence and Enable Timing with Non-zero Vboot Figure 3. Start up Sequence and Enable Timing with Zero Vboot ### **Initial Parameter Setting** There are five essential VR initial parameters that need to be determined such as VccGT SVID register 0x21h value, Vcore SVID register 0x21h value, PWM on time, output initial start up voltage Vboot and phase extension function. They are programmed by PWM2, PWM3, PWM4 and PWM3A as shown in Figure 4. Each parameter setting is detailed in the following sections. Figure 4. Initial Parameter Setting ### VccGT SVID Register (Iccmax) Value (PWM2) The PWM2 is a multi-functional pin, which is used to set specific SVID register value and outputs PWM signal for external MOSFET driver. Refer to Figure 4, a resistor R<sub>PWM2</sub> connected from this pin to ground sets the VccGT SVID register 0x21h (Iccmax) value. During the initial setting period, a 10uA current source is turned on for a period of time to flow out of this pin through $R_{PWM2}$ to create voltage drop on this pin. This voltage is digitized by an internal 8bit A/D converter and stored in VccGT SVID register 0x21h (Iccmax). The A/D converter scales 2.56V into 256 levels, which means 10mV represents 1A. For example, if the SVID register 0x21h (Iccmax) value to be set to 60A (3Ch), the voltage should be 10mV x 60 = 0.6V. Therefore the resistor $R_{PWM2}$ is $0.6V / 10uA = 60k\Omega$ . The programmable range is from 00h to FFh (0A to 256A). If the pin voltage is greater than 2.56V, the SVID register 0x21h value will still be FFh. Note that this setting is only for determining SVID register value, and is not used for over current protection or SVID Iccmax alert function. ### Vcore SVID Register (Iccmax) Value Setting (PWM3) The PWM3 is a multi-functional pin, which is used to set specific SVID register value and outputs PWM signal for external MOSFET driver. Refer to Figure 4, a resistor R<sub>PWM3</sub> connected from this pin to ground sets the Vcore SVID register 0x21h (Iccmax) value. During the initial setting period, a 10uA current source is turned on for a period of time to flow out of this pin through R<sub>PWM3</sub> to create voltage drop on this pin. This voltage is digitized by an internal 8-bit A/D converter and stored in Vcore SVID register 0x21h (Iccmax). The A/D converter scales 2.56V into 256 levels, which means 10mV represents 1A. For example, if the SVID register 0x21h (lccmax) value to be set to 100A (64h), the voltage should be 10mV x 100 = 1V. Therefore the resistor $R_{\mbox{\tiny PWM3}}$ is 1V / 10uA = 100k $\Omega$ . The programmable range is from 00h to FFh (0A to 256A). If the pin voltage is greater than 2.56V, the SVID register 0x21h value will still be FFh. Note that this setting is only for determining SVID register value, and is not used for over current protection or SVID Iccmax alert function. ### PWM On Time Setting (PWM4) The PWM on-time is set by an resistor $R_{\text{PWM4}}$ connected between PWM4 pin and GND. The controller detects the $R_{\text{PWM4}}$ value during the initial setting period. The controller also senses VINSEN voltage to obtain input voltage information for PWM on-time calculation. Both the Vcore rail and VccGT rail share the same PWM on-time setting. The PWM on-time can be calculated as below equation. For example, given VIN = 12V, VOUT =1.2V, $R_{\text{PWM4}}$ = $50 k\Omega$ , $T_{\text{ON}}$ is about 500ns by above equation. The PWM frequency is about 200kHz. Note that the resistance value of $R_{\text{PWM4}}$ value is recommended to be greater than $15 k\Omega$ to ensure the PWM on-time calculation circuit and the paired MOSFET driver in normal operation. $$T_{ON(ns)} = (\frac{V_{OUT}}{V_{IN}}) \times R_{PWM} \times 100$$ $\boldsymbol{R}_{\mbox{\tiny PWM4}}$ in $k\Omega$ $$F_{SW}(kHz) \cong \frac{10000}{R_{PWM,4}(k\Omega)}$$ Table 1 lists the switching frequency and the recommended resistor $R_{PWM4}$ value (with condition: VIN = 12V, VOUT = 1.2V). User can choose from the list or calculate the resistor value according the requested switching frequency. Table 1. Switching Frequency Setting and Resistor R<sub>PWM4</sub> | Switching Frequency (kHz) | Recommended Resistor $R_{_{PWM4}}$ (k $\Omega$ ) | | | | | |-------------------------------------------------------------------|--------------------------------------------------|--|--|--|--| | 200 | 49.9 | | | | | | 300 | 33 | | | | | | 400 | 24.9 | | | | | | 500 | 20 | | | | | | 600 | 16.7 | | | | | | Note: The minimum of resistor $R_{PWM4}$ values is 15k $\Omega$ . | | | | | | ### Load Transient Boost (PROG1) and Internal Rcomp\_int Setting(PROG2) The PROG1 pin is used to set the load transient boost function. Connect a resistor from this pin to GND to enable/ disable this function. The PROG2 pin is used to set the compensation resistor internal to the COMP pin when the voltage regulator is in single-phase operation. There is an external resistor Rcomp connected to COMP pin for voltage loop compensation. The internal compensation resistor (Rcomp\_int) will be in series with the external Rcomp only when the voltage regulator is in single-phase operation to improve the load transient response. When the voltage regulator is in multi-phase operation, the Rcomp\_int will be short circuit. Table 2 shows the recommended resistance value for PROG1 and PROG2 setting. Table 2. PROG1 and PROG2 Setting | PROGx Pin<br>Resistor Strap<br>(kΩ) | (Load T | OG1<br>ransient<br>unction) | PROG2<br>(Rcomp_int in<br>Single-Phase) | | | |-------------------------------------|---------|-----------------------------|-----------------------------------------|-------|--| | (KS2) | Vcore | VccGT | Vcore | VccGT | | | 0 | Enable | nable Disable | | +10kΩ | | | 43 | Disable | Disable | +10kΩ | +10kΩ | | | NC (Open) | Disable | Enable | +10kΩ | +20kΩ | | ### Note for 4+2 Phase Configuration uP9521Q supports operation phase disable function to meet various design requirement. Both Vcore and VccGT rail support operation phase disable function. The Vcore controller can be configured as 4/3/2/1-phase and the VccGT controller can be configured as 3/2/1-phase for platform power design flexibility. The 4+2 phase configuration is a special case. The 4+2 phase configuration is achieved by disabling the VccGT phase 3. When uP9521Q is in 4+2 phase configuration, the PWM3A function and CSP3A function is changed, care must be taken to the CSP3A and PWM3A connection. The PWM3A resistor setting (Vboot, phase extension support) function is moved to CSP3A, so CSP3A requires resistor to GND for function setting. The PWM3A will have a logic output which is in phase with DRCTRL. The DRCTRL function remains unchanged. User can select PWM3A as the enable/disable control for DrMOS application. See Typical Application Circuit section for detail. ### Initial Start Up Voltage (Vboot) and Phase Extension Support (PWM3A) The uP9521Q features selectable initial start up voltage (Vboot) and support phase extension for design flexibility. PWM3A is a multifunction setting pin, which is used to set the two essential parameters. Refer to Figure 4, resistor R3 and R4 connected in parallel from this pin to ground sets the initial start up voltage (Vboot) and phase extension function. The Vboot can be set to 0V or 1.05V, and both the Vcore rail and VccGT rail share the same Vboot setting. Table 3 shows the recommended resistance value for Vboot and phase extension function setting. Table 3. Vboot and Phase Extension Setting | Vboot | Phase E | xtension | PWM3A Recommended Resistance ( $k\Omega$ ) | | | |--------|---------|----------|--------------------------------------------|------|--| | | Vcore | VccGT | R3 | R4 | | | | Disable | Disable | 33 | 33 | | | 1.05V | Disable | Enable | 47 | 43 | | | 1.05 V | Enable | Disable | 68 | 56 | | | | Enable | Enable | 82 | 82 | | | | Enable | | 220 | 180 | | | 0\/ | Enable | Disable | 270 | 270 | | | 0V | Disable | Enable | 360 | 330 | | | | Disable | Disable | Open | Open | | ### **Operation Phase Disable Function** uP9521Q supports operation phase disable function to further increase the design flexibility. Platform designer can choose to disable some phases to meet their design requirement. Both Vcore and VccGT rail support operation phase disable function. The minimum operation phase number is 1+1-phase. In general, to disable a specific phase, pull up CSNx to VCC through $1k\Omega$ resistor and tie CSPx to ground for that phase. The controller detects all the CSNx and CSPx voltage at VCC power on reset to determine operation phase number. To let VccGT in single-phase operation, pull up CSN2A and CSN3A to VCC through a $1k\Omega$ resistor and tie CSP2A and CSP3A to ground. The CSN1A and CSP1A should remain in normal connection without changes. In this case, VccGT phase 2 and phase 3 are disabled and the unused PWM2A and PWM3A can be left floating. Strictly follow the setting requirement to disable phases. Incorrect PWM2A resistor setting and incorrect pin CSPx/CSNx pull up/down connection will cause catastrophic fault during start up. ### Dynamic VID Transition Boost (PWM1/PWM1A) The uP9521Q provides dynamic VID transition boost function to improve the dynamic VID (DVID) transition performance. The PWM1 resistor strap is for Vcore rail, and PWM1A resistor strap is for VccGT rail. Table 4 lists the PWM1/PWM1A resistor setting. Table 4. Dynamic VID Boost Functional Setting | No. | PWM1/PWM1A Resistor (kΩ) | Setting Value<br>(mV) | |-----|--------------------------|-----------------------| | 1 | 24 | 15 | | 2 | 40.2 | 30 | | 3 | 56 | 45 | | 4 | 71.5 | 60 | | 5 | 88.7 | 75 | | 6 | 105 | 90 | | 7 | 120 | 105 | | 8 | 137 | 120 | | 9 | 154 | 135 | | 10 | 169 | 150 | | 11 | 182 | 165 | | 12 | 200 | 180 | | 13 | 215 | 195 | | 14 | 232 | 210 | | 15 | Open (NC) | 225 | ### **External MOSFET Driver Control** The DRCTRL pin is used for controlling the enable/disable of external MOSFET drivers. Make sure to connect a $10 k\Omega$ resistor from this pin to GND and place this resistor close to the controller. This resistor is used to generate the reference current for thermal sense by TSENSE and TSENSEA. Do not use any other resistance value. This $10 k\Omega$ resistor must still be connected between DRCTRL to ground even if external MOSFET driver is unused. Connect this pin to a resistor $R_{\rm ISO}$ and then connect to the enable control pin of the external MOSFET drivers as shown in Figure 5. The recommended resistance value of $R_{\rm ISO}$ is between $1 k\Omega$ to $10 k\Omega$ . The DRCTRL is a noise sensitive pin, therefore the PCB trace routing should be kept away from other nets, especially the switching signals. It is required to keep at least 20mil space to other nets. Figure 5. DRCTRL Connection ### **Soft Start** The slew rate of output voltage during soft start operation and dynamic VID voltage change is determined internally. Place a MLCC $C_{DAC}$ between DAC and FBRTN (DACA and FBRTNA for VccGT). The recommended capacitance of $C_{DAC}$ is 10nF. The slew rate during soft start operation is always slow for non-zero Vboot case. The slow slew rate is determined by the processor in SVID register 2Ah. ### **Dynamic VID Change and Slew Rate** The controller accepts SetVID command via SVID bus for output voltage change during normal operation. This allows the output voltage to change while the DC/DC converter is running and supplying current to the load. This is commonly referred to as VID on-the-fly (VID OTF). A VID OTF event may occur under either light or heavy load condition. This voltage change direction can be upward or downward. Per SetVID command, the slew rate can be fast or slow. The slow slew rate is determined by the SVID register 2Ah, which can only be programmed by the processor. The default value of slow slew rate is 1/2 of fast slew rate. The default value of fast slew rate is 12mV/us. ### **Output Voltage Differential Sense** The uP9521Q uses differential sense by a high-gain low offset error amplifier for output voltage differential sense as shown in Figure 6. The CPU voltage is sensed by the FB and FBRTN pins (FBA and FBRTNA for VccGT). FB pin is connected to the positive remote sense pin VCC\_SENSE of the CPU via the resistor $R_{\rm FB}$ . FBRTN pin is connected to the negative remote sense pin VSS\_SENSE of CPU directly. (VCCGT\_SENSE and VSSGT\_SENSE for VccGT). The error amplifier compares the $V_{\rm FB}$ with $V_{\rm EAP}$ (= $V_{\rm DAC}$ - $I_{\rm CSN}$ x $R_{\rm DRP}$ ) to regulate the output voltage. Figure 6. Output Voltage Differential Sense ### **Total Load Current Sense** The uP9521Q uses a low input offset current sense amplifier (CSA) to sense the total load current flowing through inductors for droop function by CSP and CSN (CSPA and CSNA for VccGT) as shown in Figure 7. Figure 7. Total Load Current Sense The voltage across $C_{\text{CSN}}$ is proportional to the total load current, and the output current of CSA $(I_{\text{CSN}})$ is also proportional to the total load current of the voltage regulator. The sensed current $I_{\text{CSN}}$ represents the total output current of the regulator, and it is directly used for droop function, and further internally mirrored for SVID IccMAX Alert function, total output over current protection, and output current reporting. $I_{\text{CSN}}$ is calculated as follows. $$I_{CSN} = \frac{I_{OUT} \times \frac{R_{DC}}{N}}{R_{CSN}}$$ In this inductor current sensing topology, $R_{\rm PH}$ and $C_{\rm CSN}$ must be selected according to the equation below: $$k \times \frac{L}{R_{DC}} = \frac{R_{PH} \times C_{CSN}}{N}$$ where $R_{\text{DC}}$ is the DCR of the output inductor L, N is the operation phase number. Theoretically, k should be equal to 1 to sense the instantaneous total load current. But in real application, k is usually between 1.2 to 1.8 for better load transient response. Note that the resistance value of $R_{\text{CSN}}$ must be less than $2k\Omega$ to ensure the current sensing circuit in normal operation. ### **Droop (Load Line) Setting** As shown in Figure 6, the current $I_{CSN}$ denotes the sensed total load current, which is mirrored to the EAP pin. When load current increases, $I_{CSN}$ also increases and creates a voltage drop across $R_{DRP}$ , and makes $V_{EAP}$ lower than the $V_{DAC}$ as follows. $$V_{EAP} = V_{DAC} - I_{CSN} \times R_{DRP} = V_{DAC} - \left(\frac{I_{OUT} \times R_{DC}}{R_{CSN} \times N}\right) \times R_{DRP}$$ where $\rm R_{DC}$ is the DCR of output inductor, N is the operation phase number, and $\rm I_{OUT}$ denotes the total load current. In steady state, the output voltage is regulated to $\rm V_{EAP}$ . As the total load current $\rm I_{OUT}$ increases, $\rm I_{CSN}$ increases proportionally, making $\rm V_{EAP}$ decreases accordingly. This makes the output voltage also decreases linearly as the total output current increases, which is also known as active voltage positioning (AVP). The slope of output voltage decrease to total load current increase is referred to as load line. The load line is defined as follows Load Line = $$\frac{\Delta V_{OUT}}{\Delta I_{OUT}} = \frac{R_{DC} \times R_{DRP}}{R_{CSN} \times N}$$ ### IccMAX Alert and Total Output Over Current Protection (OCP) As shown in Figure 8, the sensed current $I_{CSN}$ is mirrored internally and fed to ISUM pin (ISUMA for VccGT) as $I_{SUM}$ for SVID IccMAX Alert function and total output over current protection (OCP). A resistor $R_{ISUM}$ is connected from ISUM pin to GND. This current flows through the resistor $R_{ISUM}$ , creating voltage drop across it. As the total load current increases, the voltage on ISUM pin ( $V_{ISUM}$ )increases proportionally. When the ISUM pin voltage is greater than typically 1.5V, the SVID IccMAX alert will be triggered, and then the ALERT# will be pulled low to indicate the processor that the voltage regulator is in IccMAX condition. The output current level of triggering SVID IccMAX alert is calculated as follows. $$I_{OUT\_ICCMAX} = \frac{1.5}{R_{ISUM}} \times \frac{N \times R_{CSN}}{R_{DC}}$$ Figure 8. IccMAX Alert and Total Output OCP When the ISUM pin voltage further increases to greater than the OCP threshold (default value is typically 130% of SVID IccMAX alert threshold of 1.5V) for a specific delay time, the total output current protection will be triggered. VR\_RDY will be pulled low immediately, and all PWM outputs will be in high impedance state to let driver turns off all MOSFETs to shutdown the regulator. The other unaffected voltage regulator will also shut down. The total output OCP is a latch-off type protection, and it can only be reset by VCC or EN toggling. Avoid adding capacitor to the ISUM pin. Additional capacitance to this pin will affect the current level of SVID IccMAX alert and the total output OCP. The default output current level of triggering total output OCP is calculated as follows. $$I_{OUT\_OCP} = \frac{1.5}{R_{ISUM}} \times \frac{N \times R_{CSN}}{R_{DC}} \times 1.3$$ ### **Total Output OCP and Operating Phase Number** The total output OCP level is usually designed for the voltage regulator that is operated in full phase condition by hardware setting. The actual operating phase number is controlled by the SVID SetPS command. When the operating phase number is decreased, the total output OCP level is decreased as well. The total output OCP level is changed per actual operating phase number. Table 4 shows the total output OCP ratio per actual operating phase number and the hardware configuration. Table 5. Total Output OCP and Operation Phase Number | Total Output O | CD Potio | Operating Condition | | | | | | |---------------------------|----------|---------------------|------|------|------|--|--| | Iolai Oulpul O | CP Rallo | 4-Ph | 3-Ph | 2-Ph | 1-Ph | | | | | 4-Ph | 1 | - | 7/12 | 5/12 | | | | Hardware<br>Configuration | 3-Ph | | 1 | 2/3 | 5/12 | | | | | 2-Ph | | | 1 | 7/12 | | | | | 1-Ph | | | | 1 | | | ### **Output Current Reporting** Refer to Figure 8, the sensed current I<sub>CSN</sub> is also separately mirrored and fed to IMON pin (IMONA for VccGT) as I<sub>IMON</sub> for SVID output current reporting function. Connect a resistor $R_{IMON}$ from IMON pin to GND. The current $I_{IMON}$ flows through the resistor $R_{IMON}$ , creating voltage drop across it. As the total load current increases, the voltage on IMON pin (V<sub>IMON</sub>) increases proportionally. An internal analog-to-digital converter (ADC) converts $V_{\rm IMON}$ to a digital content for output current reporting through SVID interface. As $V_{\rm IMON}$ voltage increases, the SVID register 0x15h content increases. The IMON voltage has typically 600mV offset, which means V<sub>IMON</sub>=600mV and SVID register 0x15h=00h. The ADC input range is typically 1.5V, which means the SVID register 0x15h=FFh when $V_{IMON}=2100mV$ . Further increase of $V_{IMON}$ (>2.1V) is allowed, but the ADC results will remain at FFh. Capacitor can be added to the IMON pin to adjust the response time of current reporting. The IMON pin is for digital output current reporting only, not for SVID IccMAX alert function or OCP. The total output current level for SVID register 0x15h=FFh is calculated as follows. $$I_{OUT_{SVID} \ 0 \times 15 \ h=FFh} = \frac{1.5}{R_{IMON}} \times \frac{N \times R_{CSN}}{R_{DC}}$$ Note that the resistance value of $R_{_{IMON}}$ must be between $10k\Omega$ to $60k\Omega$ to ensure the controller in normal operation. ### IMON/IMONA Capacitor Selection The capacitor $C_{IMON}$ connected from IMON to GND ( $C_{IMONA}$ ) is used to adjust the response time of IMON voltage change to load current change. It is recommended to add a capacitor to the IMON pin. However, too large capacitance for $C_{IMON}$ is improper, and will affect the accuracy in digital output current reporting. Due to the embedded A/ D conversion circuit to the IMON pin, the RC time constant (tau) should be adequate to ensure correct operation and digital current reporting accuracy. Use $4^{*}\text{tau}{=}160\text{us}$ as the rule of thumb to determine $C_{\text{IMON}}$ . After resistor $R_{\text{IMON}}$ is determined, the $C_{\text{IMON}}$ is then calculated by $$C_{IMON} \le \frac{160 \times 10^{-6}}{4 \times R_{IMON}}$$ ### **Over Voltage Protection (OVP)** The controller monitors the voltage on FB pin (FBA for VccGT) for over voltage protection. After output voltage ramps up to Vboot, the controller initiates OVP function. Once $V_{FB}$ exceeds $V_{EAP}$ + OVP threshold for a specific delay time, OVP is triggered. VR\_RDY will be pulled low immediately, and PWM outputs will be low to let driver turn on low side MOSFET and turn off high side MOSFET to protect CPU. Since the low side MOSFET is turned on, the regulator output capacitor will be discharged and output voltage decreases as well. When FB pin voltage decreases to lower than typical 0.5V, PWM outputs turns to high impedance state to turn off the low side MOSFET to avoid negative output voltage. The other unaffected voltage regulator will also shut down. The OVP is a latch-off type protection, and it can only be reset by VCC or EN toggling. The OVP detection circuit has a fixed delay time to prevent ### **Under Voltage Protection (UVP)** The controller monitors the voltage on FB pin (FBA for VccGT) for under voltage protection. After output voltage ramps up to Vboot, the controller initiates UVP function. Once $V_{FB}$ is lower than $V_{EAP}$ - UVP threshold for a specific delay time, UVP is triggered. VR\_RDY will be pulled low immediately, and all PWM outputs in high-impedance state to let driver turn off all MOSFETs to shutdown the regulator. The other unaffected voltage regulator will also shut down. The UVP is a latch-off type protection, and it can only be reset by VCC or EN toggling. The UVP detection circuit has a fixed delay time to prevent false trigger. ### **Per-Phase Over Current Protection** In addition to the total output current OCP, the controller provides per-phase current OCP to protect the voltage regulator. The controller uses DCR current sensing technique to sense the inductor current in each phase for per-phase over current protection and current balance as shown in Figure 9. In this inductor current sensing topology, the time constant can be expressed as follows, $$k \times \frac{L}{R_{DC}} = R_{CSPX} \times C_{CSX}$$ where L is the output inductor, $R_{DC}$ is its parasitic resistance and k is a constant. Theoretically, if k=1, the sensed current signal $I_{CSNx}$ can be expressed as follows. $$I_{CSNx} = \frac{I_{LX} \times R_{DC}}{R_{CSNx}}$$ Figure 9. Phase Current Sense The sensed current $I_{\text{CSNx}}$ represents the current in each phase, and it is compared to a current source for per-phase OCP. If the inductor current of any of the active operating phase exceeds the threshold for a specific delay time, the per-phase OCP is triggered. VR\_RDY will be pulled low immediately, and all PWM outputs will in high-impedance state to let driver turns off all MOSFETs to shutdown the regulator. The other unaffected voltage regulator will also shut down. The per-phase OCP is a latch-off type protection, and it can only be reset by VCC or EN toggling. Note that the resistance value of $R_{\text{CSNx}}$ must be less than $2k\Omega$ to ensure the current sensing circuit in normal operation. The resistance of $R_{\text{CSNx}}$ and the default per-phase OCP level can be obtained using equation as follows. $$R_{CSNx} = \frac{I_{OCP\_perphase} \times R_{DC}}{100uA}$$ ### Thermal Monitoring and VRHOT# The TSENSE pin (TSENSEA for VccGT) is used for voltage regulator thermal monitoring. Connect a negative temperature coefficient (NTC) thermistor network from TSENSE pin to GND to implement this function as shown in Figure 10. The NTC thermistor is placed close to the hottest point of the regulator, normally close to the inductor and low-side MOSFET of phase 1. A precision current source flows out of the TSENSE pin through the temperature sense network to create a voltage drop $V_{\text{TSENSE}}$ on this pin. As regulator temperature rises, the $V_{\text{TSENSE}}$ decreases. Therefore the controller detects the $V_{\text{TSENSE}}$ to obtain regulator thermal information for SVID thermal alert and VRHOT# function. The controller asserts VRHOT# when the sensed temperature is higher than the value of SVID register 0x22h (Temp\_Max), in which the default value is 6Ah (106°C). The temperature for SVID thermal alert and VRHOT# assertion is 103°C and 106°C, respectively. The curve of TSENSE (TSENSEA for VccGT) pin voltage and the sensed temperature is shown in Figure 11. Either Vcore or VccGT regulator can trigger the VRHOT# as long as the temperature of any of the two regulators exceeds the maximum temperature threshold. It is highly recommended to use $7.32k\Omega$ as R<sub>p</sub>, and $100k\Omega/\beta = 4250$ NTC thermistor by Murata (NCP15WF104F03RC). R<sub>s</sub> is reserved for fine tune. Figure 10. Regulator Temperature Sense Figure 11. TSENSE/TSENSEA Pin Voltage and Sensed Temperature ### **Control Loop** The uP9521Q adopts the uPI proprietary RCOT+™ control technology. The RCOT uses the constant on-time modulator. The output voltage is sensed to compare with the internal high accurate reference voltage. The reference voltage is commanded by CPU through the SVID interface. The amplified error signal V<sub>COMP</sub> is compared to the internal ramp to initiate a PWM on-time. The RCOT+™ features easy design, fast transient response and is smooth mode transition and especially suitable for powering the microprocessor. ### Table 6. IMVP8 VID Table | SVID<br>HEX | V <sub>DAC</sub> (V) |-------------|----------------------|-------------|----------------------|-------------|----------------------|-------------|----------------------|-------------|----------------------|-------------|----------------------|-------------|----------------------| | 0x00 | 0.000 | 0x25 | 0.430 | 0x4A | 0.615 | 0x6F | 0.800 | 0x94 | 0.985 | 0xB8 | 1.165 | 0xDC | 1.345 | | 0x01 | 0.250 | 0x26 | 0.435 | 0x4B | 0.620 | 0x70 | 0.805 | 0x95 | 0.990 | 0xB9 | 1.170 | 0xDD | 1.350 | | 0x02 | 0.255 | 0x27 | 0.440 | 0x4C | 0.625 | 0x71 | 0.810 | 0x96 | 0.995 | 0xBA | 1.175 | 0xDE | 1.355 | | 0x03 | 0.260 | 0x28 | 0.445 | 0x4D | 0.630 | 0x72 | 0.815 | 0x97 | 1.000 | 0xBB | 1.180 | 0xDF | 1.360 | | 0x04 | 0.265 | 0x29 | 0.450 | 0x4E | 0.635 | 0x73 | 0.820 | 0x98 | 1.005 | 0xBC | 1.185 | 0xE0 | 1.365 | | 0x05 | 0.270 | 0x2A | 0.455 | 0x4F | 0.640 | 0x74 | 0.825 | 0x99 | 1.010 | 0xBD | 1.190 | 0xE1 | 1.370 | | 0x06 | 0.275 | 0x2B | 0.460 | 0x50 | 0.645 | 0x75 | 0.830 | 0x9A | 1.015 | 0xBE | 1.195 | 0xE2 | 1.375 | | 0x07 | 0.280 | 0x2C | 0.465 | 0x51 | 0.650 | 0x76 | 0.835 | 0x9B | 1.020 | 0xBF | 1.200 | 0xE3 | 1.380 | | 0x08 | 0.285 | 0x2D | 0.470 | 0x52 | 0.655 | 0x77 | 0.840 | 0x9C | 1.025 | 0xC0 | 1.205 | 0xE4 | 1.385 | | 0x09 | 0.290 | 0x2E | 0.475 | 0x53 | 0.660 | 0x78 | 0.845 | 0x9D | 1.030 | 0xC1 | 1.210 | 0xE5 | 1.390 | | 0x0A | 0.295 | 0x2F | 0.480 | 0x54 | 0.665 | 0x79 | 0.850 | 0x9E | 1.035 | 0xC2 | 1.215 | 0xE6 | 1.395 | | 0x0B | 0.300 | 0x30 | 0.485 | 0x55 | 0.670 | 0x7A | 0.855 | 0x9F | 1.040 | 0xC3 | 1.220 | 0xE7 | 1.400 | | 0x0C | 0.305 | 0x31 | 0.490 | 0x56 | 0.675 | 0x7B | 0.860 | 0xA0 | 1.045 | 0xC4 | 1.225 | 0xE8 | 1.405 | | 0x0D | 0.310 | 0x32 | 0.495 | 0x57 | 0.680 | 0x7C | 0.865 | 0xA1 | 1.050 | 0xC5 | 1.230 | 0xE9 | 1.410 | | 0x0E | 0.315 | 0x33 | 0.500 | 0x58 | 0.685 | 0x7D | 0.870 | 0xA2 | 1.055 | 0xC6 | 1.235 | 0xEA | 1.415 | | 0x0F | 0.320 | 0x34 | 0.505 | 0x59 | 0.690 | 0x7E | 0.875 | 0xA3 | 1.060 | 0xC7 | 1.240 | 0xEB | 1.420 | | 0x10 | 0.325 | 0x35 | 0.510 | 0x5A | 0.695 | 0x7F | 0.880 | 0xA4 | 1.065 | 0xC8 | 1.245 | 0xEC | 1.425 | | 0x11 | 0.330 | 0x36 | 0.515 | 0x5B | 0.700 | 0x80 | 0.885 | 0xA5 | 1.070 | 0xC9 | 1.250 | 0xED | 1.430 | | 0x12 | 0.335 | 0x37 | 0.520 | 0x5C | 0.705 | 0x81 | 0.890 | 0xA6 | 1.075 | 0xCA | 1.255 | 0xEE | 1.435 | | 0x13 | 0.340 | 0x38 | 0.525 | 0x5D | 0.710 | 0x82 | 0.895 | 0xA7 | 1.080 | 0xCB | 1.260 | 0xEF | 1.440 | | 0x14 | 0.345 | 0x39 | 0.530 | 0x5E | 0.715 | 0x83 | 0.900 | 0xA8 | 1.085 | 0xCC | 1.265 | 0xF0 | 1.445 | | 0x15 | 0.350 | 0x3A | 0.535 | 0x5F | 0.720 | 0x84 | 0.905 | 0xA9 | 1.090 | 0xCD | 1.270 | 0xF1 | 1.450 | | 0x16 | 0.355 | 0x3B | 0.540 | 0x60 | 0.725 | 0x85 | 0.910 | 0xAA | 1.095 | 0xCE | 1.275 | 0xF2 | 1.455 | | 0x17 | 0.360 | 0x3C | 0.545 | 0x61 | 0.730 | 0x86 | 0.915 | 0xAB | 1.100 | 0xCF | 1.280 | 0xF3 | 1.460 | | 0x18 | 0.365 | 0x3D | 0.550 | 0x62 | 0.735 | 0x87 | 0.920 | 0xAC | 1.105 | 0xD0 | 1.285 | 0xF4 | 1.465 | | 0x19 | 0.370 | 0x3E | 0.555 | 0x63 | 0.740 | 0x88 | 0.925 | 0xAD | 1.110 | 0xD1 | 1.290 | 0xF5 | 1.470 | | 0x1A | 0.375 | 0x3F | 0.560 | 0x64 | 0.745 | 0x89 | 0.930 | 0xAE | 1.115 | 0xD2 | 1.295 | 0xF6 | 1.475 | | 0x1B | 0.380 | 0x40 | 0.565 | 0x65 | 0.750 | A8x0 | 0.935 | 0xAF | 1.120 | 0xD3 | 1.300 | 0xF7 | 1.480 | | 0x1C | 0.385 | 0x41 | 0.570 | 0x66 | 0.755 | 0x8B | 0.940 | 0xB0 | 1.125 | 0xD4 | 1.305 | 0xF8 | 1.485 | | 0x1D | 0.390 | 0x42 | 0.575 | 0x67 | 0.760 | 0x8C | 0.945 | 0xB1 | 1.130 | 0xD5 | 1.310 | 0xF9 | 1.490 | | 0x1E | 0.395 | 0x43 | 0.580 | 0x68 | 0.765 | 0x8D | 0.950 | 0xB2 | 1.135 | 0xD6 | 1.315 | 0xFA | 1.495 | | 0x1F | 0.400 | 0x44 | 0.585 | 0x69 | 0.770 | 0x8E | 0.955 | 0xB3 | 1.140 | 0xD7 | 1.320 | 0xFB | 1.500 | | 0x20 | 0.405 | 0x45 | 0.590 | 0x6A | 0.775 | 0x8F | 0.960 | 0xB4 | 1.145 | 0xD8 | 1.325 | 0xFC | 1.505 | | 0x21 | 0.410 | 0x46 | 0.595 | 0x6B | 0.780 | 0x90 | 0.965 | 0xB5 | 1.150 | 0xD9 | 1.330 | 0xFD | 1.510 | | 0x22 | 0.415 | 0x47 | 0.600 | 0x6C | 0.785 | 0x91 | 0.970 | 0xB6 | 1.155 | 0xDA | 1.335 | 0xFE | 1.515 | | 0x23 | 0.420 | 0x48 | 0.605 | 0x6D | 0.790 | 0x92 | 0.975 | 0xB7 | 1.160 | 0xDB | 1.340 | 0xFF | 1.520 | | 0x24 | 0.425 | 0x49 | 0.610 | 0x6E | 0.795 | 0x93 | 0.980 | | | | | | | Table 7. Supported SVID Data and Configuration Register | Index | Register Name | Access | Default | Description | |-------|----------------------|-------------|---------|----------------------------------------------------------------------------------------------------------------------------------------| | 00h | Vendor ID | RO | 27h | Vendor ID | | 01h | Product ID | RO | 1Fh | Product ID | | 02h | Product Revision | RO | 01h | Product Revision | | 05h | Protocol ID | RO | 05h | Identifies what version of SVID protocol the controller supports. | | 06h | Capability | RO | 81h | Bit mapped register, identifies the SVID VR capabilities and which of the optional telemetry are supported. | | 10h | Status_1 | R-M, W-PWM | 00h | Data register read after the alert# signal is asserted. Conveying the status of the VR. | | 11h | Status_2 | R-M, W-PWM | 00h | Data Register showing status_2 data. Conveying the status of the SVID bus. | | 15h | Output Current | R-M, W-PWM | | Averaged output current. | | 1Ch | Status_2_Last Read | R-M, W-PWM | 00h | This register contains a copy of the status2 data that was last read with the GETREG (status2) command. | | 21h | ICC_Max | RO Platform | | Data register containing the lcc maximum the platform supports. | | 22h | Temp_Max | RO Platform | 6Ah | Data register containing the temperature max the platform support and the level VRHOT# asserts. Binary format in °C, i.e. 6Ah = 106°C. | | 24h | SR_Fast | RO | 0Ch | Data register containing the capability of fast slew rate the platform can sustain. Binary format in mV/us, i.e. 0Ch = 12mV/us. | | 25h | SR_Slow | RO | 06h | Data register containing the capability of slow slew rate. Binary format in mV/us, i.e. 06h = 6mV/us. | | 26h | Vboot | RO Platform | | Data register containing Vboot voltage in VID steps. | | 2Ah | Slow Slew Selector | RW Master | 01h | Slew rate register must reflect actual slew rate. | | 2Bh | PS4 Exit Latency | RO | 95h | This register holds an encoded value that represents the VR PS4 exit latency. 95h represents 160us | | 2Ch | PS3 Exit Latency | RO | 45h | This register holds an encoded value that represents the VR PS3 exit latency. 45h represents 5us | | 2Dh | Enable to SVID Ready | RO | C9h | This register holds an encoded value that represents the VR ENABLE to Ready. C9h represents 2304us | | 30h | Vout Max | RW Master | FBh | This register is programmed by the master and sets the maximum VID the VR will support. | Table 7. Supported SVID Data and Configuration Register (Cont.) | Index | Register Name | Access | Default | Description | |-------|-----------------|-----------|---------|---------------------------------------------------------------------------------------| | 31h | VID Setting | RW Master | 00h | Data register containing currently programmed VID voltage. | | 32h | Power State | RW Master | 00h | Register containing the current programmed power state. | | 33h | Voltage Offset | RW Master | 00h | Set offset in VID steps added to the VID setting for voltage margining. | | 34h | Multi VR Config | RW Master | 01h | Bit mapped data register which configures multiple VRs behavior on the same bus. | | 35h | SetRegADR | RW Master | | Scratch pad register for temporary storage of the SetRegADR pointer register. | | 42h | IVID1-VID | R/W | 00h | VID associated with the max current defined in IVID1-I | | 43h | IVID1-I | R/W | FFh | The max current (1A/bit) expected when the VID is set as: IVID1-VID ≥ VID > IVID2-VID | | 44h | IVID2-VID | R/W | 00h | VID associated with the max current defined in IVID2-I | | 45h | IVID2-I | R/W | FFh | The max current expected when the VID is set as: IVID2-VID ≥ VID > IVID3-VID | | 46h | IVID3-VID | R/W | 00h | VID associated with the max current defined in IVID3-I | | 47h | IVID3-I | R/W | FFh | The max current expected when the VID is set as: IVID3-VID ≥ VID | | · | Absolute Maximum Rating | |----------------------------------------------|----------------------------------| | (Note 1) | | | | 0.3V to +6V | | | | | | | | • • | | | · | 150°C | | Lead Temperature (Soldering, 10 sec) | 260°C | | ESD Rating (Note 2) | | | HBM (Human Body Mode) | 2kV | | MM (Machine Mode) | 200V | | | Thermal Information | | Package Thermal Resistance (Note 3) | | | ` , | 35°C/W | | | 3°C/W | | Power Dissipation, $P_D @ T_A = 25^{\circ}C$ | | | VQFN6x6-52L | 2.86W | | | Recommended Operation Conditions | | (Note 4) | • | | | | | | | | Supply input voltage VCC | 4.5V to 5.5V | - **Note 1.** Stresses listed as the above *Absolute Maximum Ratings* may cause permanent damage to the device. These are for stress ratings. Functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may remain possibility to affect device reliability. - **Note 2.** Devices are ESD sensitive. Handling precaution recommended. - Note 3. $\theta_{JA}$ is measured in the natural convection at $T_A = 25^{\circ}\text{C}$ on a low effective thermal conductivity test board of JEDEC 51-3 thermal measurement standard. - **Note 4.** The device is not guaranteed to function outside its operating conditions. ### Electrical Characteristics (VCC = 5V, $T_A = 25$ °C, unless otherwise specified) | Parameter | Symbol | Test Conditions | Min | Тур | Max | Units | |------------------------|-------------------------|------------------------------------------------------------------|------|------|-----|-----------| | VCC Supply Input | | | | | | | | VCC POR Threshold | POR <sub>vcc</sub> | VCC rising | 4.0 | 4.3 | 4.5 | V | | VCC POR Hysteresis | HYS <sub>VCCPOR</sub> | | | 0.3 | | V | | Supply Current | l <sub>vec</sub> | EN = 5V, Vcore and VccGT VID = 0V, PWM no switching | | 8 | | mA | | Shutdown Current | l <sub>VCC_SHDN</sub> | EN = 0V | | 70 | | uA | | Supply Current in PS4 | l<br>VCC_PS4 | EN = 5V, PS4 state | | 150 | | uA | | Error Amplifier | | | | | | | | Offset Voltage | V <sub>OS(EA)</sub> | | -1 | | 1 | mV | | Trans-Conductance | GM | | | 2020 | | uA/V | | Gain Bandwidth Product | G <sub>BW(EA)</sub> | Guaranteed by Design | | 10 | | MHz | | DAC Voltage Accuracy | | | | | | | | | | VID = 0.75V to 1.52V, percentage to VID | -0.5 | | 0.5 | % | | DAC Voltage Accuracy | V <sub>DAC</sub> | VID = 0.5V to 0.745V | -8 | | 8 | mV | | | | VID = 0.25V to 0.495V | -10 | | 10 | mV | | Slew Rate | · | | | | | | | Slew Rate Fast | SR_Fast | SetVID_Fast | 10 | 12 | | mV/<br>us | | Slew Rate Slow | SR_Slow | SetVID_Slow, SVID register 0x2Ah = 01 | 5 | 6 | | mV/<br>us | | EN Input | , | | • | | | | | Input High | V <sub>IH</sub> | | 0.8 | | | V | | Input Low | V <sub>L</sub> | | | | 0.3 | V | | Pull-Low Current | I <sub>EN_PL</sub> | | 1 | 2 | 3 | uA | | VIN Sense | | | | | | | | VINSEN POR Threshold | POR <sub>VINSEN_r</sub> | VINSEN rising | | 6 | | V | | VINSEN POR Threshold | POR <sub>VINSEN_f</sub> | VINSEN falling | | 4.5 | | V | | Input Current | l <sub>VINSEN</sub> | EN = 5V, VINSEN = 12V | | 30 | | uA | | PWM On-Time Setting | | | | | | | | PWM On-Time | T <sub>on</sub> | VINSEN = 12V, VID = 1.2V,<br>$R_{PWM4} = 50k\Omega$ , Fsw=200kHz | | 500 | | ns | | Minimum Off-Time | T <sub>OFF_MIN</sub> | Single phase operation | | 300 | | ns | ### Electrical Characteristics | Current Senese Amplifier for Total Current Summing Offset Voltage V <sub>OS(CSA)</sub> - Input Bias Current I <sub>OSA</sub> V <sub>CSP</sub> = 1.2V, guaranteed by design -1 Maximum Sourcing Current I <sub>MAXSRC</sub> Guaranteed by Design - Gain Bandwidth Product G <sub>BWI(CSA)</sub> Guaranteed by Design - Current Senese Amplifier for Phase Current Balance Offset Voltage V <sub>OS(EA)</sub> - Input Bias Current I <sub>CSA</sub> V <sub>CSPx</sub> = 1.2V, guaranteed by design - Maximum Sourcing Current I <sub>MAXSRC</sub> Guaranteed by Design - Gain Bandwidth Product G <sub>BWI(CSA)</sub> Guaranteed by Design - PWM Output Output Low Voltage V <sub>OL(PWM)</sub> I <sub>SINK</sub> = 4mA - Output High Voltage V <sub>OL(PWM)</sub> I <sub>SINK</sub> = 4mA - Output High Voltage V <sub>OL(PWM)</sub> I <sub>SINK</sub> = 4mA - I <sub>PWM_Bakt</sub> V <sub>PWM</sub> = 0V - I <sub>PWM_Bakt</sub> V <sub>PWM</sub> = 5V C EN = 5V, during function setting period PWM1, PWM2, PWM3, PWM1A EN = 5V, during function setting peri | 00<br>-<br>1<br>0<br>00<br>-<br>-<br>7 | <br><br>10 | 1 10 1 10 0.2 | mV nA uA MHz mV nA uA V | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|--------------------------|---------------|------------------------------------------| | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | 0 00 - 1 0 00 - 7 1 | <br><br>10<br><br><br>10 | 10 110 | nA<br>uA<br>MHz<br>mV<br>nA<br>uA<br>MHz | | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | 00<br>-<br>1<br>0<br>00<br>-<br>-<br>7 | <br>10<br><br><br>10 | 1<br>10<br> | uA<br>MHz<br>mV<br>nA<br>uA<br>MHz | | Gain Bandwidth Product Gain Bandwidth Product Current Senese Amplifier for Phase Current Balance Offset Voltage Vos(EA) Input Bias Current Icsa Vos(EA) Input Bias Current B | -<br>1<br>0<br>000<br>-<br>7 | <br><br>10 | 1 10 | MHz mV nA uA MHz | | Current Senese Amplifier for Phase Current Balance Offset Voltage V_{OS(EA)} | 1<br>0<br>000<br>-<br>7<br>1 | <br><br>10 | 1 10 | mV<br>nA<br>uA<br>MHz | | Current Senese Amplifier for Phase Current Balance Offset Voltage V <sub>OS(EA)</sub> | 0 00 7 1 | <br>10 | 10 | nA<br>uA<br>MHz | | $ \begin{array}{ l l l l l l l l l l l l l l l l l l l$ | 0 00 7 1 | <br>10 | 10 | nA<br>uA<br>MHz | | $ \begin{array}{ c c c c } \hline \text{Input Bias Current} & I_{\text{CSA}} & V_{\text{CSPx}} = 1.2\text{V, guaranteed by design} & -1 \\ \hline \text{Maximum Sourcing Current} & I_{\text{MAXSRC}} & & & & & & & & & & & & & & & & & & $ | -<br>-<br>7 | <br>10 | | uA<br>MHz | | Gain Bandwidth Product $G_{BW(CSA)}$ Guaranteed by Design | -<br>7<br>1 | | | MHz | | PWM Output Output Low Voltage Output High Voltage Vol(PWM) Isource = 4mA 4. High Impedance State Leakage IpwM_leak1 VpwM_leak1 EN = 5V, during function setting period pwm1, pwm2, pwm3, pwm1A EN = 5V, during function setting period pwm2A, pwm3A EN = 5V, during function setting period pwm2A, pwm3A EN = 5V, during function setting period pwm4A, vm = 12V SVID IccMAX Register Setting A/D Accuracy PWM2 and PWM3 pin voltage =1.51V, read SVID register 0x21h 14 SCLK, SDIO, ALERT#, VRHOT# | -<br>.7 | | | I | | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | 7 | | 0.2 | V | | Output High Voltage $V_{OH(PWM)}$ $I_{SOURCE} = 4mA$ 4. High Impedance State Leakage $I_{PWM\_leak0}$ $V_{PWM} = 0V$ Source Current $I_{PWM\_SRC}$ $EN = 5V$ , during function setting period PWM1, PWM2, PWM3, PWM1A Output Voltage $V_{PWM4\_SET}$ $EN = 5V$ , during function setting period PWM2A, PWM3A SVID IccMAX Register Setting $EN = 5V$ , during function setting period PWM4, $V_{IN} = 12V$ $EN = 5V$ , during function setting period PWM4, $V_{IN} = 12V$ $EN = 5V$ , during function setting period PWM4, $V_{IN} = 12V$ $EN = 5V$ , during function setting period PWM4, $V_{IN} = 12V$ $EN = 5V$ , during function setting period PWM4, $V_{IN} = 12V$ $EN = 5V$ , during function setting period PWM4, $V_{IN} = 12V$ $EN = 5V$ , during function setting period PWM4, $V_{IN} = 12V$ $EN = 5V$ , during function setting period PWM4, $V_{IN} = 12V$ $EN = 5V$ , during function setting period PWM4, $V_{IN} = 12V$ $EN = 5V$ , during function setting period PWM4, $V_{IN} = 12V$ $EN = 5V$ , during function setting period PWM4, $V_{IN} = 12V$ $EN = 5V$ , during function setting period PWM4, $V_{IN} = 12V$ $EN = 5V$ , during function setting period PWM4, $V_{IN} = 12V$ $EN = 5V$ , during function setting period PWM4, $V_{IN} = 12V$ $EN = 5V$ , during function setting period PWM4, $V_{IN} = 12V$ $EN = 5V$ , during function setting period PWM4, $V_{IN} = 12V$ $EN = 5V$ , during function setting period PWM4, $V_{IN} = 12V$ $EN = 5V$ , during function setting period PWM4, $V_{IN} = 12V$ $EN = 5V$ , during function setting period PWM4, $V_{IN} = 12V$ $EN = 5V$ , during function setting period PWM2 $EN = 5V$ , during function setting period PWM2 $EN = 5V$ , during function setting period PWM2 $EN = 5V$ , during function setting period PWM2 $EN = 5V$ , during function setting | 7 | | 0.2 | V | | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | 1 | | | | | | | | | V | | Source Current $I_{PWM\_leak1} V_{PWM} = 5V$ $EN = 5V, \text{ during function setting period } PWM1, PWM2, PWM3, PWM1A}$ $EN = 5V, \text{ during function setting period } PWM2A, PWM3A}$ Output Voltage $V_{PWM4\_SET} EN = 5V, \text{ during function setting period } PWM4, V_{IN} = 12V$ $EN = 5V, \text{ during function setting period } PWM4, V_{IN} = 12V$ $EN = 5V, \text{ during function setting period } PWM4, V_{IN} = 12V$ $EN = 5V, \text{ during function setting period } PWM4, V_{IN} = 12V$ $EN = 5V, \text{ during function setting period } PWM4, V_{IN} = 12V$ $EN = 5V, \text{ during function setting period } PWM4, V_{IN} = 12V$ $EN = 5V, \text{ during function setting period } PWM4, V_{IN} = 12V$ $EN = 5V, \text{ during function setting period } PWM4, V_{IN} = 12V$ $EN = 5V, \text{ during function setting period } PWM4, V_{IN} = 12V$ $EN = 5V, \text{ during function setting period } PWM4, V_{IN} = 12V$ $EN = 5V, \text{ during function setting period } PWM4, V_{IN} = 12V$ $EN = 5V, \text{ during function setting period } PWM4, V_{IN} = 12V$ $EN = 5V, \text{ during function setting period } PWM4, V_{IN} = 12V$ $EN = 5V, \text{ during function setting period } PWM4, V_{IN} = 12V$ $EN = 5V, \text{ during function setting period } PWM4, V_{IN} = 12V$ $EN = 5V, \text{ during function setting period } PWM4, V_{IN} = 12V$ $EN = 5V, \text{ during function setting period } PWM4, V_{IN} = 12V$ $EN = 5V, \text{ during function setting period } PWM4, V_{IN} = 12V$ $EN = 5V, \text{ during function setting period } PWM4, V_{IN} = 12V$ $EN = 5V, \text{ during function setting period } PWM4, V_{IN} = 12V$ $EN = 5V, \text{ during function setting period } PWM4, V_{IN} = 12V$ $EN = 5V, \text{ during function setting period } PWM4, V_{IN} = 12V$ $EN = 5V, \text{ during function setting } PWM4, V_{IN} = 12V$ $EN = 5V, \text{ during function setting } PWM4, V_{IN} = 12V$ $EN = 5V, \text{ during function setting } PWM4, V_{IN} = 12V$ $EN = 5V, \text{ during function setting } PWM4, V_{IN} = 12V$ $EN = 5V, \text{ during function setting } PWM4, V_{IN} = 12V$ $EN = 5V, \text{ during function setting } PWM4, V_{IN} = 12V$ $EN = 5V, during function setti$ | ) | 1 | 0 | uA | | Source Current $I_{PWM\_SRC} = I_{PWM\_SRC} = I_{PWM\_SRC} = I_{PWM1} = I_{PWM2} = I_{PWM2} = I_{PWM3} = I_{PWM3} = I_{PWM3} = I_{PWM3} = I_{PWM3} = I_{PWM3} = I_{PWM4} I_{PWM4$ | | | 1 | uA | | PWM_SRC EN = 5V, during function setting period PWM2A, PWM3A Output Voltage V <sub>PWM4_SET</sub> EN = 5V, during function setting period PWM4, V <sub>IN</sub> = 12V SVID IccMAX Register Setting A/D Accuracy PWM2 and PWM3 pin voltage =1.51V, read SVID register 0x21h SCLK, SDIO, ALERT#, VRHOT# | - | 10 | | uA | | SVID IccMAX Register Setting A/D Accuracy PWM2 and PWM3 pin voltage =1.51V, read SVID register 0x21h SCLK, SDIO, ALERT#, VRHOT# | - | 40 | | | | A/D Accuracy PWM2 and PWM3 pin voltage =1.51V, read SVID register 0x21h SCLK, SDIO, ALERT#, VRHOT# | - | 1.2 | | V | | read SVID register 0x21h SCLK, SDIO, ALERT#, VRHOT# | | - | • | - | | | 17 | 151 | 155 | DEC | | Input Low Voltage (SCLK, SDIO) V <sub>II, SVID</sub> | | | - | - | | - ' ' ' ' ' ' ' ' ' ' ' ' ' ' ' ' ' ' ' | - | | 0.45 | V | | Input High Voltage (SCLK, SDIO) V <sub>IH_SVID</sub> 0.6 | 35 | | | V | | Pull Down Resistance (SDIO, ALERT#, VRHOT#) | 1 | | 13 | Ω | | Leakage Current (SCLK, SDIO, ALERT#, VRHOT#) | 1 | | 1 | uA | | VR_RDY | | | | 1 | | Output Low Voltage $V_{OL}$ $I_{SINK} = 4mA$ | - | | 0.2 | V | | Output Leakage Current I <sub>L</sub> Pull up to 5V - | - | | 1 | uA | | Current Monitoring for Protection | | | | | | Current Mirror Accuracy I <sub>SUM</sub> to I <sub>CSN</sub> ratio 9: | | 100 | 105 | % | ### ■ Electrical Characteristics | Parameter | Symbol | Test Conditions | Min | Тур | Max | Units | |------------------------------------------------|-------------------------|---------------------------------------------|-----|------|-----|-------| | <b>Current Monitoring for Report</b> | ing | | | | | | | Current Mirror Accuracy | | I <sub>MON</sub> to I <sub>CSN</sub> ratio | 95 | 100 | 105 | % | | IMON Resistance Range | R <sub>IMON</sub> | | 10 | | 60 | kΩ | | Offset Voltage | V <sub>IMON_OFS</sub> | SVID register 0x15h readout = 00h | | 600 | | mV | | Output Voltage | V <sub>IMON</sub> | SVID register 0x15h readout = FFh | | 2100 | | mV | | <b>Current Monitoring for Droop</b> | | | • | | | | | Current Mirror Accuracy | | I <sub>EAP</sub> to I <sub>CSN</sub> ratio | 95 | 100 | 105 | % | | Thermal Monitoring | | | | | | | | Source Current | L | $EN = 5V, R_{DRCTRL} = 10k\Omega$ | 57 | 60 | 63 | uA | | Alert# Assert Threshold | V <sub>TSENSE1</sub> | Temperature ADC result = 103°C | | 182 | | mV | | Alert# De-Assert Threshold | V <sub>TSENSE2</sub> | Temperature ADC result = 100°C | | 193 | | mV | | VRHOT# Assert Threshold | V <sub>TSENSE3</sub> | Temperature ADC result = 106°C | | 172 | | mV | | VRHOT# De-Assert Threshold | V <sub>TSENSE4</sub> | Temperature ADC result = 103°C | | 182 | | mV | | External MOSFET Driver Enab | | | ' | | | | | Output Voltage High Level | V <sub>DRCTRL_ON</sub> | $EN = 5V, R_{DRCTRL} = 10k\Omega$ | | 2.4 | | V | | Output Voltage Low Level | V <sub>DRCTRL_L</sub> | $EN = 0V, R_{DRCTRL} = 10k\Omega$ | | 0 | | V | | Over Voltage Protection | • | | | | | | | OVP Threshold | V <sub>OVP</sub> | V <sub>FB</sub> - V <sub>EAP</sub> | | 400 | | mV | | OVP Delay Time | T <sub>OVP_DELAY</sub> | | | 5 | | us | | Under Voltage Protection | , | | | | | | | UVP Threshold | V <sub>UVP</sub> | V <sub>EAP</sub> - V <sub>FB</sub> | | 400 | | mV | | UVP Delay | T <sub>UVP_DELAY</sub> | | | 7.5 | | us | | Over Current Protection | | | | | | | | ALERT# Assertion (SVID ICCMAX ALERT) Threshold | V <sub>ISUM_ALERT</sub> | Measure ISUMx voltage | | 1.5 | | V | | Total Current OCP Threshold | V <sub>ISUM_OCP</sub> | Measure ISUMx voltage, full phase operation | | 1.95 | | V | | Total Current OCP Delay | T <sub>OCP1_DELAY</sub> | | | 1 | | us | | Per-Phase OCP Threshold | I <sub>OCP2</sub> | Measure I <sub>CSNX</sub> current | | 100 | | uA | | Per-Phase OCP Delay | T <sub>OCP2_DELAY</sub> | | | 6 | | us | ## Vcore Power On from EN EN (1V/Div) VR\_READY (5V/Div) VQUT (200mV/Div) Time : 400us/Div $V_{IN} = 12$ V, $I_{OUT} = 1$ A # Vcore SetVID\_Fast Upward Vout (100mV/Div) ALERT# (1V/Div) CSO# (1V/Div) Time: 10us/Div VID = 0.3V to 0.9V VID = 0.3V to 0.9V Time : 1ms/Div $V_{IN} = 12V$ , $I_{OUT} = 1A$ # Vcore SetVID\_Decay Vout (100mV/Div) ALERT# (1V/Div) CSO# (1V/Div) Time: 100us/Div $VID = 0.9V \ to \ 0.3V, \ I_{OUT} = 5A$ Vcore Over Voltage Protection UG (20V/Div) LG (10V/Div) VR\_READY (5V/Div) FB (1V/Div) Time: 4us/Div $\label{eq:pso_def} \begin{aligned} & \text{Time: 400us/Div} \\ & \text{PS0, V}_{\text{OUT}} = \text{0.9V, I}_{\text{OUT}} = \text{37A}{\sim}\text{117A} \end{aligned}$ ### VccGT Power On from EN EN (1V/Div) VR\_READY (5V/Div) Vout (2000mV/Div) Time : 400us/Div $V_{IN} = 12V$ , $I_{OUT} = 1A$ # VccGT SetVID\_Fast Upward Vour (100mV/Div) ALERT# (1V/Div) CSO# (1V/Div) Time: 10us/DivVID = 0.3V to 0.9V Time : 400us/Div $V_{IN} = 12V$ , $I_{OUT} = 1A$ Time : 100us/DivVID = 0.9V to 0.3V. $I_{OUT} = 5A$ ### VccGT Load Transient Response $\label{eq:pso_out} \begin{aligned} & \text{Time : 100us/Div} \\ & \text{PS0, V}_{\text{OUT}} = \text{0.9V, I}_{\text{OUT}} = \text{9A}{\sim}45\text{A} \end{aligned}$ Time: 4us/Div $\label{eq:pso_out} \begin{aligned} & \text{Time : 400us/Div} \\ & \text{PS0, V}_{\text{OUT}} = \text{0.9V, I}_{\text{OUT}} = \text{9A}{\sim}38\text{A} \end{aligned}$ ### VccGT I<sub>out</sub> Reporting ### **VccGT Over Current Protection** Time: 200us/Div ### Package Information ### VQFN6x6 - 52L Package ### Note 1. Package Outline Unit Description: BSC: Basic. Represents theoretical exact dimension or dimension target MIN: Minimum dimension specified. MAX: Maximum dimension specified. REF: Reference. Represents dimension for reference use only. This value is not a device specification. TYP. Typical. Provided as a general value. This value is not a device specification. - 2. Dimensions in Millimeters. - 3. Drawing not to scale. - 4. These dimensions do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.15mm. ### **Important Notice** uPI and its subsidiaries reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. uPI products are sold subject to the taerms and conditions of sale supplied at the time of order acknowledgment. However, no responsibility is assumed by uPI or its subsidiaries for its use or application of any product or circuit; nor for any infringements of patents or other rights of third parties which may result from its use or application, including but not limited to any consequential or incidental damages. No uPI components are designed, intended or authorized for use in military, aerospace, automotive applications nor in systems for surgical implantation or life-sustaining. No license is granted by implication or otherwise under any patent or patent rights of uPI or its subsidiaries. COPYRIGHT (c) 2017, UPI SEMICONDUCTOR CORP. uPI Semiconductor Corp. Headquarter 9F.,No.5, Taiyuan 1st St. Zhubei City, Hsinchu Taiwan, R.O.C. TEL: 886.3.560.1666 FAX: 886.3.560.1888 Sales Branch Office 12F-5, No. 408, Ruiguang Rd. Neihu District, Taipei Taiwan, R.O.C. TEL: 886.2.8751.2062 FAX: 886.2.8751.5064