. Features



# Ultra Low Noise, Fast Response, High PSRR

**1A Low Dropout Linear Regulator** 

### **General Description**

The uP8808 is an ultra low noise, fast response, high power supply rejection ratio (PSRR) low dropout regulator specifically designed to continuously deliver up to 1A output current. Designed with a P-channel MOSFET series pass transistor, the uP8808 yields extremely low dropout voltage (e.g. 240mV at 1A) and maintains very low ground current (200uA).

The uP8808 is designed and optimized to work with lowvalue, low-cost ceramic capacitors. Only a 10uF ceramic output capacitor is required for stable operation for any load conditions, ideal suitable for portable RF and wireless applications where PCB size are specially concerned. A bypass pin is provided to reduce output noise voltage and

Other features include foldback overcurrent protection, guick soft start, and overtemperature protection. The uP8808 is available in fixed output voltage from 0.8V to 3.3V with 0.1V per step. The device comes in PSOP-8L, SOT23-5L, TSOT223-3L, WDFN3x3-8L and VQFN5x5-24L packages.

| Order Number                      | Package          | Top Marking |  |  |  |
|-----------------------------------|------------------|-------------|--|--|--|
| uP8808PSU8-XX                     | PSOP-8L uP8808PX |             |  |  |  |
| uP8808AMA5-XX                     | SOT23-5L SA8AXX  |             |  |  |  |
| uP8808AJA3-XX                     | SOT223-3L        | SA9AXX      |  |  |  |
| uP8808BJA3-XX                     | 301223-3L        | SA9BXX      |  |  |  |
| uP8808AJT3-XX                     | TSOT223-3L       | N66AXX      |  |  |  |
| uP8808BJT3-XX                     | 1301223-3L       | N66BXX      |  |  |  |
| uP8808PDE8-XX                     | WDFN3x3-8L       | 8808PXX     |  |  |  |
| uP8808PQBG-XX                     | VQFN5x5-24L      | uP8808PXX   |  |  |  |
| XX: 00: Adjustable Output Voltage |                  |             |  |  |  |

08: 0.8V; 10: 1.0V; 12: 1.2V; 15: 1.5V; 18: 1.8V;

25: 2.5V; 33: 3.3V, 1L: 1.34V

In Production: uP8808PSU8-00

with uPI representatives

### **Ordering Information**

improve PSRR to 40dB at 100kHz.

- Wide Input Voltage Range from 2.5 to 5.5V
- Ultra Low Dropout Voltage: 240mV @ 1A
- High Power Supply Rejection Ratio
  - 60dB at 100Hz
  - 40dB at 100kHz
- Ultra Low Output Noise Voltage: 100uV<sub>(RMS)</sub>
- Ultra Fast Response to Line/Load Transient
- Low Ground Current: 200uA
- Low Shutdown Current: < 1uA</p>
- Foldback Output Current Limit
- High Output Accuracy
  - 1.5% Initial Accuracy
  - Fixed Output Voltages: 0.8V to 3.3V with 0.1V Per Step
- **Over-Temperature Protection**
- **RoHS Compliant and Halogen Free**

**Applications** 

- Cellular and Cordless Phones
- Bluetooth Portable Radios and Accessaries
- **Battery-Powered Equipments**
- Laptop, Palmtops, Notebook Computers
- Hand-Held Instruments
- PCMCIA Cards
- Portable Information Appliances

#### Note:

Status:

(1) Please check the sample/production availability with uPI representatives.

Others: Please check the sample/production availability

(2) uPI products are compatible with the current IPC/JEDEC J-STD-020 requirement. They are halogen-free, RoHS compliant and 100% matte tin (Sn) plating that are suitable for use in SnPb or Pb-free soldering processes.



Pin Configuration



## . Typical Application Circuit







## Functional Pin Description

| Name        | Pin Function                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |
|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| VIN         | <b>Input Voltage.</b> This pin connects to the source of the internal pass transistor that supplies current to the output pin. Bypass VIN to GND with a 10uF ceramic capacitor. Place the decoupling capacitor physically as close as possible to the device.                                                                                       |  |  |  |  |
| VOUT        | <b>Output Voltage.</b> This pin is power output of the device. Bypass this pin with a 10uF ceramic capacitor.                                                                                                                                                                                                                                       |  |  |  |  |
| BP/FB       | <b>Bypass Pin for Fixed Voltage Version or Feedback Pin for Variable Voltage Version</b> . Place a minimum 10nF capacitor physically near the bypass pin to reduce the output noise voltage. Connect a voltage divider at the feedback pin to program the output voltage. The feedback pin voltage is regulated to internal 0.8V reference voltage. |  |  |  |  |
| GND         | Ground.                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |
| NC/FB       | Not Internally Connected for Fix Voltage Version or Feedback Pin for Variable Voltage Version. Connect a voltage divider at the feedback pin to program the output voltage. The feedback pin voltage is regulated to internal 0.8V reference voltage.                                                                                               |  |  |  |  |
| EN          | <b>Enable Input.</b> Pulling this pin below 0.4V turns the regulator off, reducing the quiescent current to a fraction of its operating value. Pull this pin higher than 2V for normal operation.                                                                                                                                                   |  |  |  |  |
| Exposed Pad | <b>Ground and Thermal Pad.</b> This pin should be well soldered to the PCB with adequate thermal pad for heat dissipation.                                                                                                                                                                                                                          |  |  |  |  |

## Functional Block Diagram







### **Functional Description**

#### Definitions

Some important terminologies for LDO are specified below.

#### **Dropout Voltage**

The input/output Voltage differential at which the regulator output no longer maintains regulation against further reductions in input voltage. Measured when the output drops 2% below its nominal value, dropout voltage is affected by junction temperature, load current and minimum input supply requirements.

#### Line Regulation

The change in output voltage for a change in input voltage. The measurement is made under conditions of low dissipation or by using pulse techniques such that average chip temperature is not significantly affected.

#### Load Regulation

The change in output voltage for a change in load current at constant chip temperature. The measurement is made under conditions of low dissipation or by using pulse techniques such that average chip temperature is not significantly affected.

#### **Maximum Power Dissipation**

The maximum total device dissipation for which the regulator will operate within specifications.





#### **Quiescent Bias Current**

Current which is used to operate the regulator chip and is not delivered to the load. The quiescent current  $I_{q}$  is defined as the supply current used by the regulator itself that does not pass into the load. It typically includes all bias currents required by the LDO and any drive current for the pass transistor.

The uP8808 is an ultra low noise, fast response, high power supply rejection ratio (PSRR) low dropout regulator specifically designed to continuously deliver up to 1A output current for space-limited applications. Designed with a Pchannel MOSFET series pass transistor, the uP8808 yields extremely low dropout voltage (e.g. 240mV at 1A) and maintains very low ground current (80uA). A bypass capacitor to the BP/FB pin effectively reduces output noise voltage to 100uV<sub>(PMS)</sub> and improves PSRR to 40dB at 100kHz. The uP8808 is designed and optimized to work with low-value, low-cost ceramic capacitors. Only a 10uF ceramic output capacitor is required for stable operation for any load conditions. Other features include foldback overcurrent protection, quick soft start, and overtemperature protection. The uP8808 is available in fixed output voltages from 0.8V to 3.3V with 0.1V increments.

As shown in the *Functional Block Diagram*, the uP8808 consists of a bandgap for reference voltage, error amplifier, P-channel MOSFET pass transistor and internal feedback voltage divider. The 0.8V bandgap reference voltage is connected to the inverting input of error amplifier. The error amplifier compares this reference voltage with the feedback voltage and amplifies the difference. If the feedback voltage is lower than the reference voltage, the pass-transistor gate is pulled low. This allows more current to pass to the output and increases the output voltage. If the feedback voltage is too high, the pass to the output. The output voltage is fed back through an internal resistor voltage-divider connected to the VOUT pin. Additional blocks include a current limiter, thermal sensor, and shutdown logic.

#### Supply Input Power On Reset

The input voltage supplies current to the output voltage and supplies current for control circuit. The input voltage is monitored for power on reset (POR) to ensure the regulator is not enabled until the input voltage is high enough for normal operation. The POR threshold level is typical 2.3V at  $V_{\rm IN}$  rising.





#### Enable/Shutdown

The uP8808 features an active-high enable pin that allows the regulator to be disabled. Forcing the enable pin lower than 0.4V shuts down the regulator and reduces its quiescent current less than 1uA. The voltage reference, error amplifier, gate-driver circuit and pass transistor are disabled in the shutdown state.

Forcing the enable pin higher than 2V enables the output voltage (once the input voltage is higher than its POR threshold level). If the enable function is not needed in a specific application, it may be tied to VIN to keep the regulator in an always on state. The enable pin uses CMOS technology and cannot be left floating, as this may cause an indeterminate state on the output.

#### **Current Limit and Short-Circuit Protection**

The uP8808 includes a current limiter that monitors and controls the gate voltage of pass transistor to limit the output current to 2A typically. A short circuit protector monitors the output voltage and asserts output short circuit if  $V_{OUT}$  is lower than 40% of  $V_{NOM}$ . The current limit level is reduced to 1A and overtemperature threshold level is lowered to 100°C when output short circuit occurs. This limits the junction temperature to a safe level and allows the output to be shorted to ground for an indefinite duration without damaging the device. The output voltage is rebuilt after short circuit is removed.

#### **Overtemperature Protection**

The overtemperature protection limits total power dissipation in the uP8808. When the junction temperature exceeds  $T_J = 170$  °C, the thermal sensor signals the shutdown logic, turns off the pass transistor and allows the device to cool down. The thermal sensor turns on the pass transistor again after the device's junction temperature drops by 40 °C, resulting in a pulsed output during continuous during continuous thermal-overload conditions. The overtemperature protection is designed to protect the device in the event of a fault condition. For continual operation, do not exceed the recommended temperature of  $T_J = 125$  °C for maximum reliability.

## **Functional Description**



## Absolute Maximum Rating

| (Note 1)                                                |       |
|---------------------------------------------------------|-------|
| Supply Input Voltage V $_{\scriptscriptstyle \rm I\!N}$ |       |
| Other Pins                                              |       |
| Storage Temperature Range                               |       |
| Junction Temperature                                    | 150°C |
| Lead Temperature (Soldering, 10 sec)                    | 260°C |
| ESD Rating (Note 2)                                     |       |
| HBM (Human Body Mode)                                   | 2kV   |
| MM (Machine Mode)                                       | 200V  |
|                                                         |       |

### **Thermal Information**

| PSOP8-8L $\theta_{JA}$                       | 50°C/W  |
|----------------------------------------------|---------|
| PSOP8-81 A                                   | 5°C.AN  |
| SOT23-5L θ <sub>JA</sub>                     | 250°C/W |
| SOT23-5L θ <sub>jc</sub>                     | 140°C/W |
| TSOT223-3L $\theta_{JA}$                     | 117°C/W |
| TSOT223-3L $\theta_{jc}$                     | 15°C/W  |
| WDFN3x3-8L $\theta_{JA}$                     | 68°C/W  |
| WDFN3x3-8L $\theta_{JC}$                     | 6°C/W   |
| VQFN5x5-24L $\check{\theta}_{JA}^{'}$        | 36°C/W  |
| VQFN5x5-24L $\theta_{JC}$                    |         |
| Power Dissipation, $P_D @ T_A = 25^{\circ}C$ |         |
| PSOP8-8L                                     | 2/W     |
| SOT23-5L                                     | 0.4/W   |
| TSOT223-3L                                   |         |
| WDFN3x3-8L                                   | 1.47/W  |
| VQFN5x5-24L                                  | 2.78/W  |
|                                              |         |

## \_\_\_\_\_ Recommended Operation Conditions

#### 

- **Note 1.** Stresses listed as the above *Absolute Maximum Ratings* may cause permanent damage to the device. These are for stress ratings. Functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may remain possibility to affect device reliability.
- Note 2. Devices are ESD sensitive. Handling precaution recommended.
- **Note 3.**  $\theta_{JA}$  is measured in the natural convection at  $T_A = 25^{\circ}C$  on a low effective thermal conductivity test board of JEDEC 51-3 thermal measurement standard.
- Note 4. The device is not guaranteed to function outside its operating conditions.



## Electrical Characteristics

### (V<sub>IN</sub> = 5V, $T_A$ = 25°C, unless otherwise specified)

| Parameter                    | Symbol                 | Test Conditions                                                                                                 | Min   | Тур  | Max   | Units                          |
|------------------------------|------------------------|-----------------------------------------------------------------------------------------------------------------|-------|------|-------|--------------------------------|
| Supply Input Voltage         | •                      |                                                                                                                 |       |      |       |                                |
| Supply Input Voltage         | V <sub>IN</sub>        |                                                                                                                 | 2.5   |      | 5.5   | V                              |
| POR Threshold                | V <sub>PORTH</sub>     |                                                                                                                 |       | 2.0  |       | V                              |
| POR Hysteresis               | V <sub>PORHYS</sub>    |                                                                                                                 |       | 0.2  |       | V                              |
| Quiescent Current            | ١ <sub>q</sub>         | $V_{EN} = 5V, I_{OUT} = 0mA$                                                                                    |       | 200  | 300   | uA                             |
| Shutdown Current             | I <sub>SHDN</sub>      | $V_{EN} = 0V$                                                                                                   |       | 0.1  | 1     | uA                             |
| Output Voltage               |                        |                                                                                                                 | •     |      |       |                                |
| Output Voltage Accuracy      | V <sub>OUT</sub>       | $V_{IN} = V_{NOM} + 1.0V; I_{OUT} = 1 \text{ mA}$                                                               | -1.5  |      | 1.5   | %                              |
| Output Line Regulation       | $\Delta V_{OUT(LINE)}$ | 2.5V < V <sub>IN</sub> < 5.5V, I <sub>OUT</sub> = 1mA                                                           |       | 0.01 | 0.1   | %/V                            |
| Output Load Regulation       | $\Delta V_{OUT(LOAD)}$ | $1 \text{mA} < \text{I}_{_{ m OUT}} < 300 \text{mA}, \text{V}_{_{ m IN}} = \text{V}_{_{ m NOM}} + 1.0 \text{V}$ |       | 0.4  | 1     | %/A                            |
| Output Voltage Noise         |                        | 10Hz to 1MHz; C <sub>OUT</sub> = 3.3uF, ESR < 100m $\Omega$                                                     |       | 100  |       | $\mathrm{uV}_{(\mathrm{RMS})}$ |
|                              |                        | I <sub>out</sub> = 300mA; 100Hz                                                                                 |       | 60   |       |                                |
| Power Supply Rejection Ratio | PSRR                   | I <sub>out</sub> = 300mA; 10kHz                                                                                 |       | 50   |       | dB                             |
|                              |                        | I <sub>out</sub> = 300mA; 100kHz                                                                                |       | 40   |       |                                |
| Dropout Voltage              | V <sub>DROP</sub>      | $I_{OUT} = 1A, 2.5V < V_{NOM} < 3.3V$                                                                           |       | 240  | 360   | mV                             |
| Feedback Voltage (Adjustable |                        |                                                                                                                 |       |      |       |                                |
| BP/FB Pin Voltage            | V <sub>FB</sub>        | $V_{NOM} = V_{FB}, I_{OUT} = 1mA$                                                                               | 0.784 | 0.8  | 0.816 | V                              |
| BP/FB Pin Bias Current       | l <sub>FB</sub>        | $V_{FB} = 0.8V$                                                                                                 |       | 10   | 100   | nA                             |
| Enable                       |                        |                                                                                                                 |       |      |       |                                |
| Enable High Level            | V <sub>EN</sub>        |                                                                                                                 | 2     |      |       | V                              |
| Disable Low Level            | V <sub>SD</sub>        |                                                                                                                 |       |      | 0.4   | V                              |
| EN Input Current             | I <sub>EN</sub>        | $V_{IN} = 5.5V, V_{EN} = 5.5V \text{ or } 0V$                                                                   | -1    |      | 1     | uA                             |
| Enable Delay Time            | T                      | form $V_{EN} > 2V$ to $V_{OUT} > 10\%V_{NOM}$                                                                   |       | 15   |       | us                             |
| Output Voltage Ramp Up Time  | T <sub>ss</sub>        | from V <sub>OUT</sub> = 10% to 90%, C <sub>BP</sub> = 1nF ~ 100nF                                               |       | 20   |       | US                             |
| Protection                   |                        |                                                                                                                 |       |      |       |                                |
| Current Limit Threshold      | I <sub>LIM</sub>       |                                                                                                                 | 1.6   | 2.3  | 3     | А                              |
| Short Circuit Current        | I <sub>SHORT</sub>     |                                                                                                                 |       | 1    |       | А                              |
| Thermal Shutdown Temperature | T <sub>sd</sub>        | $I_{_{OUT}} = 0mA, V_{_{IN}} = V_{_{EN}} = 5.5V$                                                                |       | 170  |       | °C                             |
| Thermal Shutdown Hysteresis  | T <sub>SDHYS</sub>     | $I_{_{OUT}} = 0mA, V_{_{IN}} = V_{_{EN}} = 5.5V$                                                                |       | 40   |       | °C                             |
| Startup Overshoot            |                        | I <sub>out</sub> = 300mA, C <sub>out</sub> = 10uF                                                               |       |      | 0.5   | %                              |







65<sup>0</sup>C

40<sup>0</sup>C

1.2



### Application Information

The uP8808 is specially designed to provide low-noise, high PSRR output voltage without a bypassing capacitor on its reference voltage. However, input and output capacitor should be well considered for optimal performance.

#### Input Capacitors

The uP8808 requires well-decoupled supply input for optimal performance. A minimum 1uF capacitor is required frominput-to-ground to provide stability. Input capacitors greater than 10uF offer superior input line transient response and will assist in maximizing the highest possible power supply ripple rejection ratio (PSRR). Ceramic, tantalum, or aluminum electrolytic capacitors may be selected for  $C_{IN}$ . There is no specific capacitor ESR requirement for  $C_{IN}$ . However, low-ESR ceramic capacitors provide optimal performance at a minimum of space and are highly recommended due to their inherent capability over tantalum capacitors to withstand input current surges from low impedance sources such as batteries in portable devices. Additional high frequency capacitors, such as small-valued NPO dielectric type capacitors, help filter out high-frequency noise and are good design practice in any RF-based circuit. Place the capacitors physically as close as possible to the device with wide and direct PCB traces.

#### **Output Capacitors and Stability**

For proper load voltage regulation and operational stability, a capacitor is required to put between VOUT and GND pins. The uP8808 is designed and optimized to work with lowvalue, low-cost ceramic capacitors in space saving and performance consideration. Typical output capacitor values for maximum output current conditions is 10uF. Larger capacitors are recommended for applications expecting low output noise and optimum power supply ripple rejection characteristics. Place the capacitors physically as close as possible to the device with wide and direct PCB traces.

X7R/X5R dielectric-type ceramic capacitors are recommended because of their temperature performance. X7R type capacitors loss capacitance by 15% over their operating temperature range and are the most stable type of ceramic capacitors. Z5U or Y5V dielectric capacitors loss their capacitance by 50% and 60% respectively over their operating temperature range. If Y5V or Z5U capacitors are used as output capacitors, the capacitance must be much higher than that of X7R capacitors to ensure the same minimum capacitance over the operating temperature range.

#### No Load Stability

The uP8808 is designed to maintain output voltage regulation and stability under operational no load conditions. This is important characteristic for CMOS RAM keep-alive applications where the output current may drop to zero.

The uP8808 integrates internal thermal limiting function to protect the device from damage during fault conditions. However, continuously keeping the junction near the thermal shutdown temperature may remain possibility to affect device reliability. It is highly recommended to keep the junction temperature below the recommended operation condition 125°C for maximum reliability. Power dissipation in the device is calculated as:

### $\mathsf{P}_{\mathsf{D}} = (\mathsf{V}_{\mathsf{IN}} - \mathsf{V}_{\mathsf{OUT}}) \times \mathsf{I}_{\mathsf{OUT}}$

This power dissipation is conducted through the package into the ambient environment and in the process, the temperature of the die (T<sub>J</sub>) rises above ambient. Large power dissipation may cause considerable temperature raise in the regulator in large dropout applications. The geometry of the package and of the printed circuit board (PCB) greatly influenced how quickly the heat is transferred to the PCB and away from the chip. The most commonly used thermal metrics for IC packages are thermal resistance from the chip junction to the ambient air surrounding the package ( $\theta_{JA}$ ):

$$\theta_{JA} = (T_J - T_A) / P_D$$

 $\theta_{JA}$  specified in the *Thermal Information* section is measured in the natural convection at  $T_A = 25^{\circ}C$  on a high effective thermal conductivity test board (4 Layers, 2S2P) of JEDEC 51-7 thermal measurement standard. The case point of ~JC is on the exposed pad. Given power dissipation  $P_D$ , ambient temperature and thermal resistance  $\theta_{JA}$ , the junction temperature is calculated as:

$$\mathbf{T}_{\mathsf{J}} = \mathbf{T}_{\mathsf{A}} + \Delta \mathbf{T}_{\mathsf{J}\mathsf{A}} = \mathbf{T}_{\mathsf{A}} + \mathbf{P}_{\mathsf{D}} \times \mathbf{\theta}_{\mathsf{J}\mathsf{A}}$$

To limit the junction temperature within its maximum rating, the allowable maximum power dissipation is calculated as:

$$\mathsf{P}_{\mathsf{D}(\mathsf{MAX})} = (\mathsf{T}_{\mathsf{J}(\mathsf{MAX})} - \mathsf{T}_{\mathsf{A}}) / \theta_{\mathsf{JA}}$$

where  $T_{J(MAX)}$  is the maximum operation junction temperature 125°C, TA is the ambient temperature and the  $\theta_{JA}$  is the junction to ambient thermal resistance.



### Package Information





- 1. Package Outline Unit Description:
  - BSC: Basic. Represents theoretical exact dimension or dimension target
  - MIN: Minimum dimension specified.
  - MAX: Maximum dimension specified.
  - REF: Reference. Represents dimension for reference use only. This value is not a device specification.
  - TYP. Typical. Provided as a general value. This value is not a device specification.
- 2. Dimensions in Millimeters.
- 3. Drawing not to scale.
- 4. These dimensions do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.15mm.



### Package Information





- 1. Package Outline Unit Description:
  - BSC: Basic. Represents theoretical exact dimension or dimension target
  - MIN: Minimum dimension specified.
  - MAX: Maximum dimension specified.
  - REF: Reference. Represents dimension for reference use only. This value is not a device specification.
  - TYP. Typical. Provided as a general value. This value is not a device specification.
- 2. Dimensions in Millimeters.
- 3. Drawing not to scale.
- 4. These dimensions do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.15mm.



### Package Information

### SOT223-3L





- 1. Package Outline Unit Description:
  - BSC: Basic. Represents theoretical exact dimension or dimension target
  - MIN: Minimum dimension specified.
  - MAX: Maximum dimension specified.
  - REF: Reference. Represents dimension for reference use only. This value is not a device specification.
  - TYP. Typical. Provided as a general value. This value is not a device specification.
- 2. Dimensions in Millimeters.
- 3. Drawing not to scale.
- 4. These dimensions do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.15mm.



### Package Information



0.23-0.35

— 0.75 MIN





- 1. Package Outline Unit Description:
  - BSC: Basic. Represents theoretical exact dimension or dimension target
  - MIN: Minimum dimension specified.
  - MAX: Maximum dimension specified.
  - REF: Reference. Represents dimension for reference use only. This value is not a device specification.
  - TYP. Typical. Provided as a general value. This value is not a device specification.
- 2. Dimensions in Millimeters.
- 3. Drawing not to scale.
- 4. These dimensions do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.15mm.



### . Package Information

### WDFN3x3-8L





- 1. Package Outline Unit Description:
  - BSC: Basic. Represents theoretical exact dimension or dimension target
  - MIN: Minimum dimension specified.
  - MAX: Maximum dimension specified.
  - REF: Reference. Represents dimension for reference use only. This value is not a device specification.
  - TYP. Typical. Provided as a general value. This value is not a device specification.
- 2. Dimensions in Millimeters.
- 3. Drawing not to scale.
- 4. These dimensions do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.15mm.



## Package Information

### VQFN5x5-24L







- 1. Package Outline Unit Description:
  - BSC: Basic. Represents theoretical exact dimension or dimension target
  - MIN: Minimum dimension specified.
  - MAX: Maximum dimension specified.
  - REF: Reference. Represents dimension for reference use only. This value is not a device specification.
  - TYP. Typical. Provided as a general value. This value is not a device specification.
- 2. Dimensions in Millimeters.
- 3. Drawing not to scale.
- 4. These dimensions do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.15mm.





### **Important Notice**

uPI and its subsidiaries reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

uPI products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgment. However, no responsibility is assumed by uPI or its subsidiaries for its use or application of any product or circuit; nor for any infringements of patents or other rights of third parties which may result from its use or application, including but not limited to any consequential or incidental damages. No uPI components are designed, intended or authorized for use in military, aerospace, automotive applications nor in systems for surgical implantation or life-sustaining. No license is granted by implication or otherwise under any patent or patent rights of uPI or its subsidiaries.

COPYRIGHT (c) 2015, UPI SEMICONDUCTOR CORP.

#### uPI Semiconductor Corp.

Headquarter 9F.,No.5, Taiyuan 1st St. Zhubei City, Hsinchu Taiwan, R.O.C. TEL : 886.3.560.1666 FAX : 886.3.560.1888 Sales Branch Office 12F-5, No. 408, Ruiguang Rd. Neihu District, Taipei Taiwan, R.O.C. TEL : 886.2.8751.2062 FAX : 886.2.8751.5064