#### iT4131D



## X2, 2-to-4 GHz Clock Multiplier

(Preliminary Information)

#### **Description**

The iT4131D is a high-speed X2 clock multiplier using 1-µm HBT GaAs technology and employs an ECL topology to guarantee high-speed operation. It is an excellent choice for digital clock multiplication, instrumentation, and edge detection. Digital clock multiplication is implemented via XOR operation between the input clock and an internal delayed replica. Several embedded electrically-controlled phase delays are also employed. Suitable regulation of the phase delay voltage controls allows duty cycle control on the clock outputs. Suitable power supply internal distribution provides the ability to disable the echo input which reduces power consumption. The iT4131D can also be stimulated via NRZ data to perform edge detection. A dedicated temperature monitoring pin is also provided.

#### **Features**

- ❖Clock input range: 2 to 4 GHz
- ❖900 mVpp typical single-ended output
- ❖Input sensitivity: Single-ended input >200 mV
- ❖Jitter RMS <1 ps</p>
- ❖50-ohm matched inputs and outputs (DC)
- ❖Compatible SCFL I/O levels
- ❖Differential or single-ended I/O
- ❖Duty cycle control
- ❖Echo inputs available
- ❖Power consumption: 1.4 W

#### **Device Diagram**



#### Absolute Maximum Ratings

Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this document is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

| Symbol           | Parameters/conditions                                      | Min. | Max. | Units |
|------------------|------------------------------------------------------------|------|------|-------|
| V <sub>EE</sub>  | Power supply voltage                                       | -5.5 | 0    | V     |
| VPc              | Phase delay voltage control (coarse duty cycle adjustment) | -3.5 | 0    | V     |
| VPf              | Phase delay voltage control (fine duty cycle adjustment)   | -3.5 | 0    | V     |
| V <sub>IH</sub>  | Data/clock input voltage level, high level                 | -1.2 | 1.2  | V     |
| V <sub>IL</sub>  | Data/clock input voltage level, low level                  | -1.2 | 1.2  | V     |
| T <sub>A</sub>   | Operating temperature range                                | -15  | 125  | °C    |
| T <sub>STG</sub> | Storage temperature                                        | -65  | 150  | °C    |

www.iterrac.com

This is a Preliminary data sheet. See "Product Status Definitions" on Web site or catalog for product development status.



# iT4131D X2, 2-to-4 GHz Clock Multiplier

(Preliminary Information)

#### Recommended Operating Conditions

| Symbol | Parameters/Conditions                                     | Min. | Тур.  | Max | Units |
|--------|-----------------------------------------------------------|------|-------|-----|-------|
| Та     | Operating temperature range                               | 0    |       | 85  | °C    |
| Vee    | Power supply voltage                                      |      | -5    |     | ٧     |
| Vih    | Data/clock input voltage level, high level (single ended) |      | 0.25  |     | V     |
| Vil    | Data/clock input voltage level, low level (single ended)  |      | -0.25 |     | V     |
| Vindc  | DC input voltage (with DC-coupled input)                  |      | 0     |     | V     |

# Electrical Characteristics

1. Electrical characteristics at ambient temperature. 2. In case of singleended inputs the unused pin has to be tied to VINDC. In case of singleended output, the unused pad must be terminated via 50 ohms to ground. 3. The pin VPmon can be left open or sensed with highimpedance load for temperature monitoring. 4. In case of echo inputs, an extra 60mA (300-mW) at -5

V must be taken into

account

| Symbol | Parameters                                                                                                       | Min       | Тур   | Max           | Units |
|--------|------------------------------------------------------------------------------------------------------------------|-----------|-------|---------------|-------|
| Vee    | Power supply voltage                                                                                             | -5.25     | -5.0  | -4.75         | V     |
| Vih    | Data/clock input voltage level, high level (single ended)                                                        | -0.5      | 0.25  | 0.5           | V     |
| Vil    | Data/clock input voltage level, low level (single ended)                                                         | -1        | -0.25 | 0             | V     |
| Vindc  | DC input voltage (with DC-coupled input) (2)                                                                     | -0.75     | 0     | 0.25          | V     |
| VPmon  | Internally generated reference voltage for 0 ps delay offset of the embedded phase delays (coarse and fine). (3) | -2.8      | -2.6  | -2.4          | V     |
| VPc    | Phase delay voltage control (coarse duty cycle adjustment)                                                       | VPmon-0.4 |       | VPmo<br>n+0.4 | V     |
| VPf    | Phase delay voltage control (fine duty cycle adjustment)                                                         | VPmon-0.4 |       | VPmo<br>n+0.4 | V     |
| Voh    | Data/clock output voltage level, high level (single ended)                                                       | -0.1      | 0     | 0             | V     |
| Vol    | Data/clock output voltage level, low level (single ended)                                                        | -1.0      | -0.9  | 0.8           | V     |
| Tdc    | Duty cycle control                                                                                               | 40        | 50    | 60            | %     |
| RLin   | Input return loss (up to 25 GHz)                                                                                 |           | 15    |               | dB    |
| RLout  | Output return loss (up to 25 GHz)                                                                                |           | 6     |               | dB    |
| Fclk   | Input clock frequency                                                                                            | 1.4       |       | 4.0           | GHz   |
| Jpp    | Peak to peak jitter                                                                                              | 4         | 5     | 6             | ps    |
| Jrms   | RMS jitter                                                                                                       | 0.7       | 0.9   | 1             | ps    |
| SHS    | Sub-harmonic suppression                                                                                         | 20        | 25    | 30            | mA    |
| Ic     | Power supply current (4)                                                                                         | 250       | 280   | 300           | mA    |
| Pd     | Power dissipation (4)                                                                                            | 1.2       | 1.4   | 1.6           | W     |

#### iT4131D



### X2, 2-to-4 GHz Clock Multiplier

(Preliminary Information)

# Eye Diagram Performance



Die measurement Vee: -5.0 V Clock input frequency: 1.5 GHz Single-ended clock input: +/-250 mVpp



Die measurement Vee: -5.0 V Clock input frequency: 3.0 GHz Single-ended clock input: +/-250 mVpp



Die measurement Vee: -5.0 V Clock input frequency: 2.5 GHz Single-ended clock input: +/-250 mVpp



Die measurement Vee: -5.0 V Clock input frequency: 4.0 GHz Single-ended clock input: +/-250 mVpp



Die measurement
(edge detection application)
Vee: -5.0 V
NRZ input rate: 3.0 Gb/s

Single-ended data input: +/-250 mVpp



### iT4131D X2, 2-to-4 GHz Clock Multiplier

(Preliminary Information)

#### Recommended Operational Setup

#### **Bias Conditions**

Apply -5.0 V at Vee1

Apply -5.0 V at Vee2 (if echo inputs must be provided)

Apply clock to the inputs

Vpc from -2.2 to -3.0 V for clock multiplication

Vpf from -2.2 to -3.0 V for duty cycle optimization (if necessary)



#### Recommended Mounting Assembly



www.iterrac.com

This is a Preliminary data sheet. See "Product Status Definitions" on Web site or catalog for product development status.

February 23, 2006 Doc. 1371 Rev 0

iTerra Communications 2400 Geng Road, Ste. 100, Palo Alto, CA 94303 Phone (650) 424-1937, Fax (650) 424-1938



## iT4131D X2, 2-to-4 GHz Clock Multiplier

(Preliminary Information)

# Pad Position and Chip Dimensions

Chip size: 1900 mm ±10 mm x 2400 mm ±10 mm

Chip thickness: 104 mm ±3 mm

Pad size: 100 mm x 100 mm

RF pad pitch: 150 mm



www.iterrac.com