# eAM Series # 16 Bits DSP Sound Processor # Product Specification Doc. Version 1.7 ELAN MICROELECTRONICS CORP. DEC 2009 #### **Trademark Acknowledgments:** IBM is a registered trademark and PS/2 is a trademark of IBM. Windows is a trademark of Microsoft Corporation. ELAN and ELAN logo are trademarks of ELAN Microelectronics Corporation. # Copyright © 2006~2009 by ELAN Microelectronics Corporation All Rights Reserved Printed in Taiwan The contents of this specification are subject to change without further notice. ELAN Microelectronics assumes no responsibility concerning the accuracy, adequacy, or completeness of this specification. ELAN Microelectronics makes no commitment to update, or to keep current the information and material contained in this specification. Such information and material may change to conform to each confirmed order. In no event shall ELAN Microelectronics be made responsible for any claims attributed to errors, omissions, or other inaccuracies in the information or material contained in this specification. ELAN Microelectronics shall not be liable for direct, indirect, special incidental, or consequential damages arising from the use of such information or material. The software (if any) described in this specification is furnished under a license or nondisclosure agreement, and may be used or copied only in accordance with the terms of such agreement. ELAN Microelectronics products are not intended for use in life support appliances, devices, or systems. Use of ELAN Microelectronics product in such applications is not supported and is prohibited. NO PART OF THIS SPECIFICATION MAY BE REPRODUCED OR TRANSMITTED IN ANY FORM OR BY ANY MEANS WITHOUT THE EXPRESSED WRITTEN PERMISSION OF ELAN MICROELECTRONICS. #### **ELAN MICROELECTRONICS CORPORATION** #### Headquarters: No. 12, Innovation Road 1 Hsinchu Science Park Hsinchu, Taiwan 30077 Tel: +886 3 563-9977 Fax: +886 3 563-9966 http://www.emc.com.tw #### Hong Kong: # Elan (HK) Microelectronics Corporation, Ltd. Flat A, 19F., World Tech Centre 95 How Ming Street, Kwun Tong Kowloon, HONG KONG Tel: +852 2723-3376 Fax: +852 2723-7780 #### Shenzhen: # Elan Microelectronics Shenzhen, Ltd. elanhk@emc.com.hk 3F, SSMEC Bldg., Gaoxin S. Ave. I Shenzhen Hi-tech Industrial Park (South Area) Shenzhen 518057 CHINA Tel: +86 755 2601-0565 Fax: +86 755 2601-0500 #### USA: # Elan Information Technology Group (USA) 1821 Saratoga Ave., Suite 250 Saratoga, CA 95070 USA Tel:+1 408 366-8225 Fax:+1 408 366-8220 #### Shanghai: # Elan Microelectronics Shanghai, Ltd. 23/Bldg. #115 Lane 572, Bibo Road Zhangjiang Hi-Tech Park Shanghai, CHINA Tel: +86 21 5080-3866 Fax: +86 21 5080-4600 # **Contents** | 1 | Genera | l Description | 1 | | | | |---|-----------------|---------------------------------------------|----|--|--|--| | 2 | Features1 | | | | | | | 3 | Block Diagram | | | | | | | 4 | Selection | on Table | 3 | | | | | 5 | Algorit | hm Selection Table | 4 | | | | | 6 | Pin Description | | | | | | | | 6.1 | Power Supply | | | | | | | 6.2 | System Control | 6 | | | | | | 6.3 | DAC Output | 6 | | | | | | 6.4 | Two-stage Amplifier & Touch Pad Positioning | 6 | | | | | | 6.5 | I/O Port | 7 | | | | | 7 | Electric | cal Characteristics | | | | | | | 7.1 | CPU Voltage – Frequency Graph | 9 | | | | | | 7.2 | Absolute Maximum Ratings | 10 | | | | | | 7.3 | DC Characteristics | 10 | | | | | 8 | Applica | ation Circuits | 12 | | | | # **Specification Revision History** | Doc. Version | Revision Description | Date | |--------------|------------------------------------------------------------------------------------------------------------------------------------|------------| | 1.0 | <ol> <li>Added eAM096, eAM192 and eAM384</li> <li>Modified the Operating Temperature Range in Section 6.2</li> </ol> | 2006/10/31 | | 1.1 | <ol> <li>Modified the Application Circuits diagram in Section 7</li> <li>Modified the Sampleing Rate Range in Section 4</li> </ol> | 2007/04/11 | | 1.2 | <ol> <li>Modified the Temperature Range in Section 6.2</li> <li>Modified the Power supply voltage in Section 6.3</li> </ol> | 2007/08/10 | | 1.3 | <ol> <li>Added package information in Section 4</li> <li>Modified Application Circuit in Section 7</li> </ol> | 2007/11/10 | | 1.4 | <ol> <li>Modified PWM current in Section 6.3</li> <li>Added PortC DC characteristic in Section 6.3</li> </ol> | 2008/01/10 | | 1.5 | Modified Application Circuit diagram in Section 7 | 2008/10/15 | | 1.6 | Modified Algorithm-realted information in Section 5 | 2009/04/15 | | 1.7 | <ol> <li>Modified PC[7:0] pull-up resister in Section 7.3</li> <li>Modified Application Circuit in Section 8</li> </ol> | 2009/12/1 | # 1 General Description The ELAN eAM Series IC is a 16-bit DSP Sound Processor with multi-channel speech and instrument playback. It is based on ELAN 16-bit DSP platform. The series has a powerful 16-bit DSP architecture that handles most of the speech and melody functions. Speech and melody can be played back simultaneously. The speech synthesis is implemented by software and supports a wide range of compression bit rates and various volume levels. The ELAN eAM Series provides real instrument waveform to obtain good quality melody. The ELAN eAM peripheral includes ADC, RTC, Timer, WDT, SPI, DAC, PWM, etc. The ELAN eAM Series IC offer Fast mode, Sleep mode, Green mode, and Slow mode of operation. The use of Green/Slow mode will further reduce the power consumption. Green mode also provides RTC function for wake-up purposes. The ELAN eAM Series enhanced features make it suitable for versatile voice and sound effect product applications. These enhanced versatile features allow users to create products with a wide variety of new fancy ideas. The ELAN eAM Series have extreme high performance in melody application based on powerful DSP architecture and good algorithm in audio compression. #### 2 Features #### ■ MCU - 16-bit RISC CPU architecture - CPU clock: 20 MHz @ 3.3V - Programmable PLL - Four CPU operation modes: fast, slow, green, sleep - Powerful DSP Instruction Set supports multiplication, division, repeat, loop and soft interrupt instructions - Saturation mode is supported for multimedia applications - Eight general purpose registers (GPR) - · 21 interrupt sources with 2-level priority #### Memory - 32K-word program memory - · 2K-word data RAM - 096/128/192/256/384/512K-word data ROM #### Peripherals - Real Time Clock (RTC) with wake-up function - Four 8-bit timers, two general purpose timers, two multiple-function timers - 8-bit Watchdog Timer (WDT) with general purpose timer capability - 40 GPIO + 8 Outputs - Serial Peripheral Interface (SPI) - 12-bit Analog to Digital Converter (ADC) with touch panel and MIC inputs # 3 Block Diagram Figure 3-1 ELAN eAM System Block Diagram # 4 Selection Table The ELAN eAM Series integrates an extensive range of features, most of which are common to all devices, except for some distinctive features like Data ROM and Coding Type. For user convenience in the choice of the most suitable product for their application, the following table is provided, which enumerates the main features of each device. | Product No. | eAM096 | eAM128 | eAM192 | eAM256 | eAM384 | eAM512 | | |---------------|-------------------------------|-----------|-----------|-----------|-----------|-----------|--| | Pin Count | | | 1 | 81 | | | | | Program ROM | | | 32k | ( × 16 | | | | | Data RAM | | | 2K | (×16 | | | | | Data ROM | 96K × 16 | 128K × 16 | 192K × 16 | 256K × 16 | 384K × 16 | 512K × 16 | | | Timer | 4 × 8-bit timers | | | | | | | | Watchdog | | Yes | | | | | | | PWM | 10-bit | | | | | | | | A/D Converter | 12-bit | | | | | | | | Current D/A | 12-bit | | | | | | | | SPI | 1 set | | | | | | | | I/O | 40 I/O ports + 8 Output ports | | | | | | | # 5 Algorithm Selection Table The ELAN eAM Series algorithm feature - 12-bit current-steering Digital to Analog Converter (DAC) - 10-bit resolution Pulse Width Modulation (PWM) - Multiple flash with volume level option - Directly controls port output value by waveform (waveform control port) - Supports mark number in waveform with ROM optimized configuration - Up to 16-channel melody or 12-channel melody + 4-channel speech | Product No. | eAM096 eAM128 eAM192 eAM256 eAM384 eAM512 | | | | | |-------------------------|-----------------------------------------------------------------|--|--|--|--| | Audio* | Up to 16-channel melody or 12-channel melody + 4-channel speech | | | | | | Coding Type* | 4-bit ADPCM<br>5-bit ADPCM | | | | | | | PCM (96K bps @ 8KHz) | | | | | | Sampling<br>Rate Range* | 6kHz ~ 48KHz | | | | | | Recording | Yes | | | | | For more detailed information, refer to the Assembler Reference Manual and C Macro Reference Manual. # 6 Pin Description # **6.1 Power Supply** | Name | Туре | Supply<br>Voltage | Description | |-----------|------|-------------------|------------------------------------------------------------| | VDD_CPU | Р | 3V | Positive power supply for CPU, digital peripheral and DRAM | | VDD_PM | Р | 3V | Positive power supply for PROM, DROM and POR | | VDD_OSC | Р | 3V | Positive power supply for Oscillator system and PLL | | IOVDD_PWM | Р | 3V, 5V | Positive power supply for Port D and PWM I/O pad | | IOVDD_PB | Р | 3V, 5V | Positive power supply for Port A.2~15 and Port B I/O pad | | IOVDD_PC | Р | 3V, 5V | Positive power supply for Port C I/O pad | | VSS_CPU | Р | GND | Negative power supply for CPU, digital peripheral and DRAM | | VSS_PM | Р | GND | Negative power supply for PROM, DROM and POR | | VSS_OSC | Р | GND | Negative power supply for Oscillator system and PLL | | IOVSS_PWM | Р | GND | Negative power supply for Port D and PWM I/O pad | | IOVSS_PB | Р | GND | Negative power supply for Port A.2~15 and Port B I/O pad | | IOVSS_PC | Р | GND | Negative power supply for Port C I/O pad | | AVDD_AD | Р | 3V | Positive power supply for A/D and MIC | | AVDD_DA | Р | 3V | Positive power supply for D/A | | AVSS_AD | Р | GND | Negative power supply for A/D and MIC | | AVSS_DA | Р | GND | Negative power supply for D/A | | VREF | Р | 3V | External reference voltage input pin for A/D and MIC | | RVIN | Р | 5V | Regulator voltage input | | RVOUT | Р | 3V | Regulator voltage output 3.0V | #### NOTE The AVDD\_AD, VREF are analog voltage input that need to separate with other digital voltage input to reduce noise issue. For example, you can use on-chip regulator to be the analog voltage source. Or you can refer to development board reference circuit. # 6.2 System Control | Name | Туре | Description | |----------|------|---------------------------------------------------------------------------------------------------------------| | RSTB | I | RSTB is the low active global reset input * | | TEST | I | Test mode select pin (High active). Internal pull down. For chip internal test only, Normally connect to VSS. | | osci | I | Crystal or RC oscillator connecting pin RC or Crystal selection is by OSCS pin | | osco | 0 | Crystal oscillator connecting pin | | oscs | I | RC or Crystal selection: <b>0</b> = RC<br><b>1</b> = Crystal | | PLLC I F | | PLL loop filter capacitor ** | <sup>\*</sup> This pin has an internal pull-up 150K $\Omega$ resistor, refer to the Application Circuit. # 6.3 DAC Output | Name | Туре | Description | |--------|------|------------------------| | DACO O | | Current D/A output pin | # 6.4 Two-stage Amplifier & Touch Pad Positioning | Name | Туре | Description | | |------------|------|--------------------------------------------------------------------------------------|--| | AMPO | 0 | Post Amplifier output | | | MIC | I | Microphone signal input (AC coupling from microphone signal) | | | AGC | 1 | Automatic Level Control adjustment pin | | | Xn | I | Touch Pad positioning for X axis under negative voltage level | | | Yn | 1 | Touch Pad positioning for Y axis under negative voltage level | | | XP/ADIN0 I | | Touch Pad positioning for X axis under positive voltage level Analog Input channel 0 | | | YP/ADIN1 I | | Touch Pad positioning for Y axis under positive voltage level Analog Input channel 1 | | <sup>\*\*</sup> This pin must connect a 47nF capacitor to ground, please refer to the application circuit. # 6.5 I/O Port #### Port A Attributes and Definitions | Name | Function | Туре | Description | |---------|----------|------|-----------------------------------------------------------------------------------------------------------------------------------------| | DAIOI | GPIO | I/O | General-purpose I/O function | | PA[0] | PWM0 | 0 | PWM Output 0 | | DA[4] | GPIO | I/O | General-purpose I/O function | | PA[1] | PWM1 | 0 | PWM Output 1 | | PA[2] | GPIO | I/O | General-purpose I/O function | | PA[3] | GPIO | I/O | General-purpose I/O function | | DAIAI | GPIO | I/O | General-purpose I/O function | | PA[4] | TEX12 | I | External Timer 2 clock input | | DAIEI | GPIO | I/O | General-purpose I/O function | | PA[5] | TEX13 | I | External Timer 3 clock input | | PA [6] | GPIO | I/O | General-purpose I/O function | | PA [7] | GPIO | I/O | General-purpose I/O function | | DA [0] | GPIO | I/O | General-purpose I/O function | | PA [8] | TCCP2 | I/O | Timer 2 capture input or compare output | | DA [0] | GPIO | I/O | General-purpose I/O function | | PA [9] | TCCP3 | I/O | Timer 3 capture input or compare output | | DA [40] | GPIO | I/O | General-purpose I/O function | | PA [10] | EXINT0 | I | External Interrupt 0 input | | DA [44] | GPIO | I/O | General-purpose I/O function | | PA [11] | EXINT1 | I | External Interrupt 1 input | | | GPIO | I/O | General-purpose I/O function with programmable high current | | PA [12] | /SS | I | SPI function In Slave mode: used as chip select input In Master mode: used as I/O pin with programmable high current | | PA [13] | GPIO | I/O | General-purpose I/O function with programmable high current | | FA[IJ] | MOSI | I/O | SPI function (Master output / Slave input) with programmable high current | | DA [14] | GPIO | I/O | General-purpose I/O function with programmable high current | | PA [14] | MISO | I/O | SPI function (Master input / Slave output) with programmable high current | | | GPIO | I/O | General-purpose I/O function with programmable high current | | PA [15] | SCK | I/O | SPI function with programmable high current<br>In Master mode: used as serial clock output<br>In Slave mode: used as serial clock input | #### Port B Attributes and Definitions | Name | Function | Туре | Description | |-----------|----------|------|-----------------------------------------------------| | | GPIO | I/O | General-purpose I/O function | | PB [7:0] | | I | Wake-up function with programmable pull-up resistor | | | | I/O | General-purpose I/O function | | PB [15:8] | GPIO | I | Wake-up function with programmable pull-up resistor | #### Port C Attributes and Definitions | Name | Function | Туре | Description | |-----------|----------|------|------------------------------------------| | PC [1:0] | GPIO | I/O | General-purpose I/O function | | 1 0 [1.0] | 0110 | I | Input with programmable pull-up resistor | | | GPIO | I/O | General-purpose I/O function | | PC [7:2] | | | Input with programmable pull-up resistor | | | ADIN2~7 | I | Analog Input channels | Note: Port C [7:2] is pin-shared with ADC input. There is no Schmitt Trigger Input when input is from Port C [7:2] #### Port D Attributes and Definitions | Name | Function | Туре | Description | |--------|----------|------|--------------------------------------------------------------------------| | PD [0] | GPO | 0 | General-purpose output function with high drive current (1 * Tg delay) * | | PD [1] | GPO | 0 | General-purpose output function with high drive current (5 * Tg delay) * | | PD [2] | GPO | 0 | General-purpose output function with high drive current (2 * Tg delay) * | | PD [3] | GPO | 0 | General-purpose output function with high drive current (6 * Tg delay) * | | PD [4] | GPO | 0 | General-purpose output function with high drive current (3 * Tg delay) * | | PD [5] | GPO | 0 | General-purpose output function with high drive current (7 * Tg delay) * | | PD [6] | GPO | 0 | General-purpose output function with high drive current (4 * Tg delay) * | | PD [7] | GPO | 0 | General-purpose output function with high drive current (8 * Tg delay) * | <sup>\*</sup> Tg = 4 nano-second for low noise design consideration ## 7 Electrical Characteristics ## 7.1 CPU Voltage - Frequency Graph The speed of a MOS device depends on voltage, temperature, and process variation. Performance analysis is based on a combination of these three factors. The central operating condition is characterized at 3.3V, 25°C, and typical process parameters. # 7.2 Absolute Maximum Ratings | Parameter | Pins | Symbol | Condition | Rated Value | Unit | | |-----------------------------|-----------|------------------|----------------------|-----------------|------|--| | Power supply voltage | VDD | $V_{DD}$ | T <sub>A</sub> =25°C | -0.3 to +6.0 | V | | | Input voltage | All Input | V <sub>IN</sub> | T <sub>A</sub> =25°C | -0.3 to VDD+0.3 | | | | Operating temperature range | _ | T <sub>A</sub> | _ | -40 to +85 | °C | | | Storage temperature range | _ | T <sub>STR</sub> | | -65 to +150 | C | | ### 7.3 DC Characteristics Standard operation conditions: VDD = 3V, GND=0V, $T_A = 25^{\circ}C$ | Parameter | Pins | Cumbal | Condition | Ra | Heit | | | | |----------------------------------------------|----------------------------------|-------------------|-------------|---------|------|----------|------|--| | Parameter | Pilis | Symbol | Condition | Min. | Тур. | Max. | Unit | | | Power supply voltage | VDD <sup>1</sup> V <sub>DD</sub> | V | 2 batteries | 2.2 | 3.0 | 3.6 | | | | | | <b>V</b> DD | 3 batteries | 3.6 | 4.5 | 5.5 | | | | Input voltage | | V <sub>IN1</sub> | | VDD×0.7 | I | VDD | V | | | | | | | 0 | I | VDD×0.3 | V | | | Input threshold voltage<br>(Schmitt Trigger) | | | | 0.5×VDD | - | 0.75×VDD | | | | | _ | _ | _ | 0.2×VDD | _ | 0.4×VDD | | | | Pull-up resistor | PC [7:0] | V <sub>PU0L</sub> | Vin=GND | 50 | 100 | 150 | | | | | /RESET | V <sub>PU1L</sub> | Vin=GND | 500 | 1000 | 1500 | | | | | /RESET | V <sub>PU1H</sub> | Vin=2V | 80 | 100 | 120 | kΩ | | | Pull-down resistor | TEST | R <sub>PD</sub> | Vin=1V | 80 | 100 | 120 | | | <sup>&</sup>lt;sup>1</sup> Refer to the User Manual Voltage Regulator section for details. | D | | | 0 1141 | Rated Value | | | 1114 | | |-------------------------------------------------|--------------|--------|--------------------------------------------------|-------------|------|------|------|--| | Parameter | Pins | Symbol | Condition | Min. | Тур. | Max. | Unit | | | Ports A,B,C output high current | IOH0 | IOH0 | VDD=3V<br>VOH=2.4V | -2 | -3 | _ | | | | Ports A,B,C output low current | IOL0 | IOL0 | VDD=3V<br>VOL=0.4V | 2 | 3 | _ | | | | Port D output high current | IOH1 | IOH1 | VDD=3V<br>VOH=2.4V | -7 | -10 | _ | | | | Port D output low current | IOL1 | IOL1 | VDD=3V<br>VOL=0.4V | 7 | 10 | _ | | | | Port A[12:15] high current (HD enabled) | IOH2 | IOH2 | VDD=3V<br>VOH=2.4V | -7 -10 - | | _ | | | | Port A[12:15] low current (HD enabled) | IOL2 | IOL2 | VDD=3V<br>VOL=0.4V | 7 | 10 | _ | | | | PWM output high current | PWM0<br>PWM1 | IPWML | VDD=3V<br>VOL=VDD/2<br>Max volume | -140 | -150 | _ | mA | | | PWM output low current | PWM0<br>PWM1 | IPWMH | VDD=3V<br>VOL=VDD/2<br>Max volume | 140 | 150 | _ | | | | DAC output current | DACO | IDAC | VDD=2.2 ~ 3.3V | 2.5 | 3 | _ | | | | Regulator output current | RVOUT | IOUT | RVIN=4.5V<br>RVOUT=3.0V<br>Fast, Slow mode | 70 | _ | - | | | | | | | RVIN = 4.5V<br>RVOUT = 3.0V<br>Green, Sleep mode | 7 | _ | ı | | | | Fast mode current consumption increment per MHz | _ | IFAST | VDD=3V<br>No load<br>DAC off | _ | 700 | 800 | | | | Slow mode current consumption | _ | ISLOW | VDD=3V<br>No load<br>DAC off | _ | 70 | 80 | . μΑ | | | Green mode current consumption | _ | IGREEN | VDD=3V | - | 8 | 10 | | | | Sleep mode current consumption | _ | ISLEEP | VDD=3V<br>Regulator on | _ | 1.5 | 2 | | | | | | | VDD = 3V<br>Regulator off | _ | 1 | 1.2 | | | | CPU operation frequency | _ | Fsys | VDD = 3V | 14 | 16 | _ | MHz | | # 8 Application Circuits Figure 8-1 ELAN eAM Series with 4.5V No ADC Application Circuit Diagram #### NOTE The AVDD\_AD, VREF are analog voltage input that need to separate with other digital voltage input to reduce noise issue. For example, you can use on-chip regulator to be the analog voltage source. Or you can refer to development board reference circuit. Figure 8-2 ELAN eAM Series Application Circuit Diagram with A/D, D/A using BJT, SPI and PWM for 4.5V Support #### **NOTE** The AVDD\_AD, VREF are analog voltage input that need to separate with other digital voltage input to reduce noise issue. For example, you can use on-chip regulator to be the analog voltage source. Or you can refer to development board reference circuit. #### **NOTE** For different package type, the system characteristic issue such as power consumption due to IO pad floating must controlled by software. For example, if user don't bonding IO pad, you must set IO pad type is input with pull-up resister or output to prevent power consumption.