

## ZL62024 4x5 Gb/s TIA/LA Receiver

**Data Sheet** 

January 2008

#### **Features**

- 4-channel integrated transimpedance and limiting amplifier operates up to 6.25 Gb/s
- 12 uA<sub>PP</sub> receiver sensitivity for 10<sup>-12</sup> BER at 5 Gb/s
- Single +3.3 V supply dissipating 110 mW per channel
- Selectable analog multiplexer provides junction temperature, supply voltage, and received signal strength for each channel
- Individual channel signal detect compares input signal strength with adjustable threshold
- Squelch automatically disables output when input signal strength falls below programmable threshold
- 2-wire interface provides access to internal registers
- CML output with selectable pre-emphasis and output amplitude control
- 250-micron channel pitch matches optical ribbon fiber and photodiode arrays
- IC dimensions 2245 x 1870 um

#### **Applications**

- QSFP transceiver optical modules
- Proprietary 4-lane intra-system parallel optics
- Single data rate (SDR) and double data rate (DDR) Infiniband®
- Single data rate (SDR) and double data rate (DDR) XAUI
- 1G, 2G, 4G Fiber Channel
- PCI Express 1.0 and 2.0
- Gigabit Ethernet

#### Description

The growing use of the Internet has created increasingly higher demand for multi-Gb/s I/O performance. The demand for 100 Gb/s bandwidth and beyond fuels the growth of short-reach 10 Gb/s infrastructures within high-end telco and datacom routers, switches, servers and other proprietary chassis-to-chassis links.

The transimpedance amplifier achieves a nominal 4 GHz bandwidth over a wide range of photodiode input capacitance. Excellent channel-to-channel isolation ensures data integrity at the receiver sensitivity limits. An internal circuit provides the photodiode reverse bias voltage supply and senses average photocurrent supplied to the photodiode array.

The transimpedance amplifier is AC-coupled internally to a high-gain, high-bandwidth, differential, limiting amplifier. The limiting amplifier provides a differential back-terminated CML output that can be used to drive 5 Gb/s per channel transceivers or other CML compatible clock and data recovery circuits. The CML output provides selectable pre-emphasis control to improve signal quality. The limiting amplifier features a circuit that senses optical modulation amplitude (OMA) to determine a loss of signal.

A selectable analog multiplexer provides junction temperature, supply voltage, and received signal strength for each channel to enable optical module diagnostic features.

Data controlling the Zarlink ZL62024 is loaded by a simple 2-wire serial serial interface reducing the number of pins required of a microcontroller.



Figure 1: Application Block Diagram Utilizing the ZL63024 VCSEL Driver and the ZL62024 Optical Receiver

#### **Functional Description**

The Zarlink ZL62024 receiver is a patented 4-channel, monolithic SiGe BiCMOS integrated circuit that combines high-sensitivity transimpedance amplifiers with high-gain limiting amplifiers to provide a complete 4-channel optical networking receiver, as illustrated in Figure 2. Other features include per-channel signal detect, channel enable, and output pre-emphasis independently controllable for each channel.

The transimpedance amplifier is a high-bandwidth, low-noise design that provides 4 GHz bandwidth over a wide range of photodiode input capacitance. This enables cost-effective optical receiver module designs by allowing the use of large aperture photodiodes with simplified optical coupling and alignment requirements. The transimpedance amplifier is insensitive to input capacitance and impedance variations to further enable robust optical receiver designs.

The Zarlink ZL62024 contains a programmable signal detect circuit that compares the input optical modulated amplitude (OMA) against a selectable threshold to determine a valid signal. When the input falls below the selectable threshold the ZL62024 asserts an external interrupt and trips the loss of signal channel register bit. The ZL62024 also has a squelch feature that disables the channel when a loss of signal condition is recognized.

The transimpedance amplifier is DC-coupled internally to a multi-stage differential limiting amplifier. The limiting amplifier features an internal offset control loop to ensure peak receiver sensitivity is maintained for all input signal strengths. The Zarlink ZL62024 CML output is back-terminated and the output common-mode may be adjusted by varying the VPP supply ensuring compatibility with most 50 ohm logic families. The back-terminated output features an adjustable output amplitude control and programmable pre-emphasis circuit for driving lossy transmission lines.

The ZL62024 provides analog diagnostics for received signal strength (RSSI), supply voltage, and junction temperature. Diagnostics are provided by a proportional current or voltage through a single programmable output.

The Zarlink ZL62024 TIA/LA provides a serial digital interface that allows internal registers to be programmed and monitored as seen in Figure 3. The simple 2-wire interface allows commonly available microcontrollers to access registers for device optimization and analog diagnostics.

For ease of manufacturing, the Zarlink ZL62024 features an alignment circuit used to optimize the optical coupling into photo diodes. The alignment circuit is activated when the power supply voltage is set to 2.0 V; under these conditions the MONITOR output sources a current that is proportional to the total detector photocurrent.



Figure 2: Simplified Block Diagram of the ZL62024

#### Photonics interface

The ZL62024 provides reverse photodiode bias current through isolated DET\_BIAS pads. Each pad is independent of each other. They are located on adjacent sides of each TIA input ensuring compatibility with both isolated aperture and common-cathode photodiode arrays. Any DET\_BIAS pad may be used with any adjacent TIA input. Note that the RSSI MONITOR feature requires isolated aperture configurations.

## **Signal Detect**

The ZL62024 has independent signal detect circuits for each channel. The channel signal detect circuits compare the input optical modulation amplitude (OMA) against a programmable threshold to determine a valid signal. The threshold may be adjusted using the SD\_TH[1:0] register bits and the hysteresis may be increased with the SD\_HYST register bit. When the input signal falls below the programmable threshold, the circuit asserts the external interrupt(s) and asserts the CH\_LOS register bit. The external interrupt will remain asserted until the optical input exceeds the loss of signal threshold while the CH\_LOS register bit will remain asserted until the clear interrupt sequence is exercised using the 2-wire interface.

The polarity of SD, SD0, and LOS11 pads may be controlled through the GLOBAL register and the output style may be configured as either CMOS or open-drain with the SD\_OD register bit.

## Squelch

The ZL62024 squelch mode forces the differential outputs of an individual channel to a logic-zero when the signal detect circuit reports a loss of signal. The SQ\_EN bit allows the squelch function to be enabled/disabled for each channel. The SQ\_SEL register bit forces the outputs of squelch enabled (SQ\_EN=1) channels to a logic-zero for test purposes.

## **Differential Data Outputs**

The differential output amplitude for each channel is controlled with the OAC[1:0] register bits. Each increment in OAC provides approximately 10% increase in output amplitude.

The pre-emphasis feature of the ZL62024 provides variable peaking control to optimize the differential output waveform. Three individual control (PRE[2:0]) register bits provide pre-emphasis disable and seven adjustable edge peaking settings. Each channel may be controlled separately.

## **Power Supplies and Ground**

The ZL62024 IC has three power supplies and two separate grounds. The V3VI power supply is for the TIAs, the V3V power supply is for the LAs, and the VPP power supply is for the CML output stages. The GND3VI ground is for the TIAs and the GND3V ground is for both the limiting amplifiers and the CML output stages. Power supply decoupling is recommended.

## **Active alignment**

For ease of manufacturing, the ZL62024 features an alignment circuit used to optimize the optical coupling into the photo diodes. The alignment circuit is activated when the power supply voltage set to 2.0 V.

#### **Identification Code**

The ZL62024 provides revision control with the addressable IDCODE register. The 8 bit register provides a unique value for each Zarlink product and IC revision.

#### **Monitor**

The MONITOR[7:0] register bits select the output of the analog multiplexer. The multiplexer output (MONITOR) sources an analog current or voltage that is proportional to the selected diagnostic parameter. Parameters include received signal strength indicator (RSSI), junction temperature, and power supply voltage as defined in Table 1. An external 4k ohm shunt resistor should be connected to MONITOR.

Please note that the RSSI feature requires that each photodiode cathode be separate. The circuit does not support common-cathode photodiode configurations.

| Setting | Description                          |
|---------|--------------------------------------|
| 0       | DET_BIAS0 photo current              |
| 1       | DET_BIAS1 photo current              |
| 2       | DET_BIAS2 photo current              |
| 3       | DET_BIAS3 photo current              |
| 4-23    | Reserved                             |
| 24      | Junction temperature (POR state)     |
| 25      | Power supply voltage monitor (Vcc/2) |
| 26      | Factory test                         |
| 27-30   | Reserved                             |
| 31      | Open circuit state (high impedance)  |

**Table 1: MONITOR Diagnostic Parameters** 

| Description           | Equation                                   |    |
|-----------------------|--------------------------------------------|----|
| Channel photo current | Ipd = Imonitor                             | uA |
| Junction temperature  | Tjunc = (Vmonitor - 1.456 V) / (0.005 V/C) | °C |
| Power supply voltage  | VCC = Vmonitor * 2                         | V  |

**Table 2: MONITOR Equations** 

## **Digital Control**

The Zarlink® ZL62024 TIA/LA provides a serial digital interface that allows internal registers to be programmed and monitored as seen in Figure 3. The simple 2-wire interface allows commonly available microcontrollers to access registers for device optimization and analog diagnostics.

The 2-wire interface is intended for use in a master-slave bus configuration. A microcontroller is the master and the Zarlink IC is the slave. The 2-wire bus consists of a unidirectional clock that is driven by the master and a bidirectional data port that may be driven by either the master or the slave. The data port (DATA) consists of a CMOS input and an open-drain output with an internal pull-up resistor and the clock input (CLK) is CMOS. The bus configuration supports multiple addressable slave devices.

ww.DataSheet4U.com



Figure 3: Block Diagram of 2-wire Bus

The ZL62024 has two address inputs (ADRS0 and ADRS1) that may be used to set the physical address of the IC (ADDRESS[3:0]). There are 8 unique addresses available for the ZL63024 and 8 unique addresses for the ZL62024 for up to 16 ICs on a single 2-wire bus. The ADRS0 and ADRS1 tri-level inputs maybe connected to VCC, ground, or no connected (NC). The physical IC addresses are shown in Table 3.

| ADRS1 | ADRS0 | ADDRESS[3:0] |
|-------|-------|--------------|
| NC    | NC    | 1000         |
| NC    | GND   | 1001         |
| NC    | VCC   | 1010         |
| GND   | NC    | 1011         |
| GND   | GND   | 1100         |
| GND   | VCC   | 1101         |
| VCC   | NC    | 1110         |
| VCC   | GND   | 1111         |
| VCC   | VCC   | 1000         |

**Table 3: Physical IC Address Settings** 

The ZL62024 has five addressable registers as defined in Table 4. Each register can be accessed independently by its specific register address (REGISTER[2:0]). It is necessary for the master to initiate and terminate write or read operations with the exact register length.

| Register | Type       | Number of bits | Address REGISTER[2:0] |
|----------|------------|----------------|-----------------------|
| GLOBAL   | Read/Write | 16             | 000                   |
| MONITOR  | Read/Write | 8              | 001                   |
| CHANNEL  | Read/Write | 32             | 010                   |
| IDCODE   | Read only  | 8              | 011                   |
| STATUS   | Read only  | 8              | 100                   |

**Table 4: Register Definitions** 

## **Write Sequence**

A register write transaction is initiated by the master with a start sequence followed by a physical IC address (ADRESS[3:0]), a register address (REGISTER[2:0]), write indicator (WR[0]=0) and register payload data. The write transaction is completed by the master with a stop sequence as show in Tables 5 and 6.

|  | START | ADDRESS[3:0] | REGISTER[2:0] | WR[0]=0 | Register data (8-72 bits) | STOP |
|--|-------|--------------|---------------|---------|---------------------------|------|
|--|-------|--------------|---------------|---------|---------------------------|------|

**Table 5: Register Write Sequence** 

| Field         | Description                                                                                                                         |
|---------------|-------------------------------------------------------------------------------------------------------------------------------------|
| START         | Start condition, initialed by the master, and consists of a falling edge on DATA while CLOCK is high                                |
| ADDRESS[3:0]  | Physical address of slave. Determined by ADRS1 and ADRS0 connections (VCC, NC, or GND)                                              |
| REGSITER[2:0] | Address for internal registers (GLOBAL, MONITOR, CHANNEL, IDCODE, and STATUS)                                                       |
| WR[0]         | Read/write indicator. WR[0]=0 for the write operation                                                                               |
| Register data | Register data. Payload must equal to the length of the register (8-32 bits)                                                         |
| STOP          | Stop condition, a rising edge on DATA with CLOCK high terminates the 2-wire transaction and resets the digital interface controller |

Table 6: Description of Fields in Write Sequence

Figure 4 shows a timing diagram for a register write operation. The binary input is clocked into DATA on the rising edge of CLOCK. It is important to have glitch-free DATA signal while CLK is high to avoid faulty start or stop conditions. The stop condition also serves as the digital reset for the digital interface controller.



#### Read Sequence

A register read transaction is initiated by the master with a start sequence followed by a physical IC address (ADRESS[3:0]), a register address (REGISTER[2:0]), and a write indicator (WR[0]=1) as seen in Table 7. The data payload that follows is always in single byte units. After reading each byte, the master must send an ACK bit to continue reading the contents of a register or a NACK after the complete register has been read. A stop sequence following the NACK will terminate the transaction.



**Table 7: Register Read Sequence** 

A timing diagram for a read transaction is shown in Figure 5. The blue-highlighted (byte\_1 and byte\_n) sections in the DATA waveform indicate that the bidirectional DATA port of the IC is in output mode. The remainder of the time, both CLOCK and DATA of the IC are in input mode.

All registers are set to default values after the IC is powered on. These values are known as power on reset (POR) values and may be seen the the register definition Tables 10-14. The POR register values may be observed by reading a register after a power cycle. Registers may be read repeatably without disturbing the contents of the register.



Figure 5: Register Read Timing Diagram

## **Clear STATUS Register Sequence**

In addition to register access, a special 2-wire sequence allows the user to clear the STATUS register. The instruction sequence is shown in Table 8 and the timing diagram is shown in Figure 6.



**Table 8: Clear STATUS Register Sequence** 



Figure 6: Clear STATUS Register Timing Diagram

## **Critical Timing**

The register read, register write, and clear STATUS register 2-wire transactions share the same timing requirements. Figures 7 and 8 show critical timing relationships and Table 9 provides worst case timing.



Figure 7: Register Write Sequence with Timing Relationships



Figure 8: Register Read Sequence with Timing Relationships

| Symbol   | Description                               | Worst Case Timing (ns) |
|----------|-------------------------------------------|------------------------|
| $t_I$    | Start condition to first clock transition | 0.2                    |
| $t_2$    | Write data to clock set time              | 1.2                    |
| $t_3$    | Write data to clock hold time             | 0.5                    |
| $t_4$    | Clock high                                | 17.0                   |
| $t_5$    | Clock low                                 | 7.0                    |
| $t_6$    | Clock period                              | 34.0                   |
| $t_7$    | Last clock to last write data transition  | 6.0                    |
| $t_8$    | Data=low before stop condition            | 0.1                    |
| $t_9$    | Between control sequences                 | 22.0                   |
| $t_{I0}$ | Read data available to clock edge         | 2.6                    |
| $t_{II}$ | Read data delay from clock                | 2.1                    |
| $t_{12}$ | Last clock to stop in read sequence       | 0.5                    |

**Table 9: Worst Case Timing for 2-wire Transactions** 

| Bit  | Name                                                                                      | POR | Description, see Note 1                                                                              |  |  |
|------|-------------------------------------------------------------------------------------------|-----|------------------------------------------------------------------------------------------------------|--|--|
| 0    | SD_TH[1]                                                                                  | 1   | Signal detect threshold – MSB                                                                        |  |  |
| 1    | SD_TH[0]                                                                                  | 0   | Signal detect threshold                                                                              |  |  |
| 2    | SD_HYST[1]                                                                                | 1   | Signal detect hysterysis – MSB                                                                       |  |  |
| 3    | SD_HYST[0]                                                                                | 0   | Signal detect hysterysis                                                                             |  |  |
| 4    | SD_INV                                                                                    | 0   | Changes the polarity of the SD output interrupts                                                     |  |  |
| 5    | Reserved                                                                                  | 0   | Reserved for future use, see Note 2                                                                  |  |  |
| 6    | Reserved                                                                                  | 0   | Reserved for future use, see Note 2                                                                  |  |  |
| 7    | SD_OD                                                                                     | 0   | Selects I/O style for all SD/LOS pads. 1 = open-drain, 0 = CMOS                                      |  |  |
| 8    | SQ_SEL                                                                                    | 0   | Selects type of squelch, 0 = normal squelch, 1 = forced squelch, gated by CHANNEL SQ_EN register bit |  |  |
| 9    | TC_DISABLE                                                                                | 0   | Disables temperature slope compensation                                                              |  |  |
| 10   | Reserved                                                                                  | 1   | Reserved for future use, see Note 2                                                                  |  |  |
| 11   | Reserved                                                                                  | 1   | Reserved for future use, see Note 2                                                                  |  |  |
| 12   | Reserved                                                                                  | 0   | Reserved for future use, see Note 2                                                                  |  |  |
| 13   | Reserved                                                                                  | 1   | Reserved for future use, see Note 2                                                                  |  |  |
| 14   | Reserved                                                                                  | 0   | Reserved for future use, see Note 2                                                                  |  |  |
| 15   | Reserved                                                                                  | 0   | Reserved for future use, see Note 2                                                                  |  |  |
| Note | Note 1: All register bits are asserted by a logic level "1" unless otherwise specified    |     |                                                                                                      |  |  |
| Note | Note 2: Reserved bits should always be programmed with POR values during write operations |     |                                                                                                      |  |  |

Table 10: GLOBAL Register Definition. Register type = Read/Write, address REGISTER[2:0] = 000

| Bit                                                                                    | Name              | Chan      | POR     | Description, see Note 1                                                             |
|----------------------------------------------------------------------------------------|-------------------|-----------|---------|-------------------------------------------------------------------------------------|
| 0                                                                                      | CH_EN             | 0         | 1       | Channel enable                                                                      |
| 1                                                                                      | OAC[1]            | 0         | 0       | Channel output amplitude control – MSB                                              |
| 2                                                                                      | OAC[0]            | 0         | 1       | Channel output amplitude control                                                    |
| 3                                                                                      | PRE[2]            | 0         | 0       | Pre-emphasis control for differential outputs – MSB                                 |
| 4                                                                                      | PRE[1]            | 0         | 0       | Pre-emphasis control for differential outputs                                       |
| 5                                                                                      | PRE[0]            | 0         | 0       | Pre-emphasis control for differential outputs                                       |
| 6                                                                                      | SQ_EN             | 0         | 0       | Enables squelch circuit or forces squelch condition, see GLOBAL register SQ_SEL bit |
| 7                                                                                      | Reserved          | 0         | 0       | Reserved for future use, see Note 2                                                 |
| 8-15                                                                                   | See bits 0 -7     | 1         | 1       | See bits 0 -7                                                                       |
| 16-23                                                                                  | See bits 0 -7     | 2         | -       | See bits 0 -7                                                                       |
| 24-31                                                                                  | See bits 0 -7     | 3         | -       | See bits 0 -7                                                                       |
| Note 1: All register bits are asserted by a logic level "1" unless otherwise specified |                   |           |         |                                                                                     |
| Note 2: Re                                                                             | eserved bits shou | ld always | be prog | rammed with POR values during write operations                                      |

Table 11: CHANNEL Register Definition. Register type = Read/Write, address REGISTER[2:0] = 010

| Bit     | Name              | Chan     | POR       | Description, see Note 1                   |
|---------|-------------------|----------|-----------|-------------------------------------------|
| 0       | CH_LOS            | 0        | 0         | Channel loss of signal indicator          |
| 1       | Reserved          | 0        | 0         | Reserved for future use                   |
| 2-3     | See bits 0 -1     | 1        | -         | See bits 0 -1                             |
| 4-5     | See bits 0 -1     | 2        | -         | See bits 0 -1                             |
| 6-7     | See bits 0 -1     | 3        | -         | See bits 0 -1                             |
| Note 1: | All register bits | are asse | rted as l | ogic level "1" unless otherwise specified |

Table 12: STATUS Register Definition. Register type = Read Only, address REGISTER[2:0] = 100

| Bit | Name      | POR | Description                  |
|-----|-----------|-----|------------------------------|
| 0   | IDCODE[7] | 1   | IC identification code – MSB |
| 1   | IDCODE[6] | 0   | IC identification code       |
| 2   | IDCODE[5] | 0   | IC identification code       |
| 3   | IDCODE[4] | 1   | IC identification code       |
| 4   | IDCODE[3] | 0   | IC identification code       |
| 5   | IDCODE[2] | 1   | IC identification code       |
| 6   | IDCODE[1] | 1   | IC identification code       |
| 7   | IDCODE[0] | 1   | IC identification code       |

Table 13: IDCODE Register Definition. Register type = Read Only, address REGISTER[2:0] = 011

| Bit  | Name                                                                                      | POR | Description                         |  |
|------|-------------------------------------------------------------------------------------------|-----|-------------------------------------|--|
| 0    | Reserved                                                                                  | 0   | Reserved for future use, see Note 1 |  |
| 1    | Reserved                                                                                  | 0   | Reserved for future use, see Note 1 |  |
| 2    | Reserved                                                                                  | 0   | Reserved for future use, see Note 1 |  |
| 3    | MONITOR[4]                                                                                | 1   | Monitor output control – MSB        |  |
| 4    | MONITOR[3]                                                                                | 1   | Monitor output control              |  |
| 5    | MONITOR[2]                                                                                | 0   | Monitor output control              |  |
| 6    | MONITOR[1]                                                                                | 0   | Monitor output control              |  |
| 7    | MONITOR[0]                                                                                | 0   | Monitor output control              |  |
| Note | Note 1: Reserved bits should always be programmed with POR values during write operations |     |                                     |  |

Table 14: MONITOR Register Definition. Register type = Read/Write, address REGISTER[2:0] = 001

## **Absolute Maximum Ratings**

The IC should be used within the limits specified in Table 15. Exceeding the specified limits may impair the useful life of the component and the device may no longer perform to the specifications within this data sheet. Functionality at or above the values listed is not implied.

| Symbol              | Description                  | Min. | Typical | Max   | Units | Remarks            |
|---------------------|------------------------------|------|---------|-------|-------|--------------------|
| V3VI, V3V, VPP      | IC supply voltage            | -0.5 | 3.3     | +3.63 | V     |                    |
| I <sub>IN</sub>     | Input current                |      |         | 2     | mA    |                    |
| I <sub>SHORT</sub>  | Output short circuit current | -50  |         | 50    | mA    | See Note 1         |
| ESD <sub>HBM</sub>  | ESD tolerance, (HBM)         | 2    |         |       | kV    | ESD on all pins    |
| T <sub>ATTACH</sub> | Die attach temperature       |      |         | 260   | °C    | 60 second duration |
| T <sub>JUNC</sub>   | Junction temperature         |      |         | 125   | °C    |                    |
| T <sub>STG</sub>    | Storage temperature          | -65  |         | 150   | °C    |                    |

**Table 15: Absolute Maximum Rating** 

Note 1: To any voltage between 3.3 V and ground

## **Recommended Operating Conditions**

| Symbol           | Description             | Min.  | Typical | Max   | Units | Remarks                    |
|------------------|-------------------------|-------|---------|-------|-------|----------------------------|
| V3VI, V3V        | Positive supply range   | 2.97  | 3.3     | 3.63  | V     | For 2.5/3.3V CML operation |
|                  |                         | 3.135 | 3.3     | 3.465 | V     | For 1.8V CML operation     |
| VPP              | CML output supply range | 2.97  | 3.3     | 3.63  | V     | For 3.3V CML operation     |
|                  |                         | 2.25  | 2.5     | 2.75  | V     | For 2.5V CML operation     |
|                  |                         | 1.71  | 1.8     | 1.89  | V     | For 1.8V CML operation     |
| ICC              | Supply current          |       | 140     |       | mA    | V3VI=V3V=VPP=3.3V          |
|                  |                         |       |         | 3     | mA    | All channels disabled      |
| P <sub>DIS</sub> | Power dissipation       |       | 460     |       | mW    | V3VI=V3V=VPP=3.3V          |
|                  |                         |       |         | 10    | mW    | All channels disabled      |

**Table 16: Recommended Operating Conditions** 

#### **DC Characteristics**

(V3VI=V3V=3.3 V +/- 10%, VPP=3.3 V +/- 10%, T<sub>JUNC</sub>=0-100 °C)

| Symbol                | Description                 | Min. | Typical | Max | Units | Remarks |
|-----------------------|-----------------------------|------|---------|-----|-------|---------|
| V <sub>INPUT</sub>    | DC voltage present at RX_IN |      | 0.5     |     | V     |         |
| C <sub>DET</sub>      | Detector capacitance        |      | 600     |     | fF    |         |
| Z <sub>INPUT</sub>    | Input impedance             |      | 50      |     | ohms  |         |
| $V_{DET\_BIAS}$       | Detector bias voltage       |      | 2.5     |     | V     |         |
| I <sub>DET BIAS</sub> | Detector current            |      |         | 1   | mA    |         |

**Table 17: TIA Detector Interface** 

| Symbol            | Description                   | Min. | Typical | Max. | units     | Remarks, See Note 1 |
|-------------------|-------------------------------|------|---------|------|-----------|---------------------|
| $V_{AMP\_DIFF}$   | Differential output amplitude | 500  |         |      | $mV_{pp}$ |                     |
| $V_{AMP\_SING}$   | Single-ended output amplitude | 250  |         |      | $mV_{pp}$ |                     |
| R <sub>TERM</sub> | Termination resistance        |      | 50      |      | ohms      | Terminated to VPP   |

#### **Table 18: Limiting Amplifier**

Note 1: For 1.8V CML operation, the output must be DC-coupled to a CML input

| Symbol          | Description               | Min.    | Typical | Max.    | units | Remarks                                        |
|-----------------|---------------------------|---------|---------|---------|-------|------------------------------------------------|
| V <sub>IH</sub> | High-level input voltage  | 2       |         | V3V+0.3 | V     | $V_{OUT} >= V_{OH}$ (min) or                   |
| V <sub>IL</sub> | Low-level input voltage   | -0.3    |         | 0.8     | V     | V <sub>OUT</sub> <= V <sub>OL</sub> (max)      |
| DataSheet4U.co  | mInput current            |         |         | +/-5    | μA    | $V_{IN} = 0 \text{ V or } V_{IN} = \text{VDD}$ |
| V <sub>OH</sub> | High-level output voltage | V3V-0.2 |         |         | V     | I <sub>OH</sub> = -100 μA                      |
| $V_{OL}$        | Low-level output voltage  |         |         | 0.2     | V     | I <sub>OH</sub> = 100 μA                       |

Table 19: CMOS I/O

#### **AC Characteristics**

 $(V3VI=V3V=3.3\ V\ +/-\ 10\%,\ VPP=3.3\ V\ +/-\ 10\%,\ T_{JUNC}=0-100\ ^{\circ}C)$ 

| Symbol           | Description                  | Min. | Typical | Max. | units            | Remarks    |
|------------------|------------------------------|------|---------|------|------------------|------------|
| I <sub>SEN</sub> | Receiver sensitivity         |      | 12      |      | μA <sub>PP</sub> | See Note 1 |
| F <sub>3dB</sub> | 3dB bandwidth                |      | 4       |      | GHz              |            |
| I <sub>IN</sub>  | Input referred current noise |      | 0.7     |      | $\mu A_{RMS}$    | See Note 1 |
| I <sub>SAT</sub> | Input saturation level       | 1    |         |      | $mA_PP$          |            |

#### **Table 20: Transimpedance Amplifier**

Note 1:  $C_{det}$ =450 fF, 6.25 Gb/s PRBS23 pattern, BER 10<sup>-12</sup>

| Symbol              | Description          | Min. | Typical | Max. | units | Remarks |
|---------------------|----------------------|------|---------|------|-------|---------|
| F <sub>CUTOFF</sub> | Low-frequency cutoff |      | 175     |      | kHz   |         |
| $T_R$               | Rise time            |      | 60      |      | ps    |         |
| T <sub>F</sub>      | Fall time            |      | 60      |      | ps    |         |
| $D_R$               | Data rate            |      |         | 6.25 | Gb/s  |         |

**Table 21: Limiting Amplifier** 

Note 1: Rise and fall times measured 20% to 80%

## **Signal Pin Definitions**

| Pad       | Pad No. | I/O                | Style                        | Description                                                                      |
|-----------|---------|--------------------|------------------------------|----------------------------------------------------------------------------------|
| GND3V     | 1       | -                  | Ground                       | Ground for limiting amplifier and CML output driver                              |
| GND3V     | 2       | -                  | Ground                       | Ground for limiting amplifier and CML output driver                              |
| RX_OUT3_P | 3       | Output             | Digital                      | Differential output data for channel 3, positive                                 |
| RX_OUT3_N | 4       | Output             | Digital                      | Differential output data for channel 3, negative                                 |
| RX_OUT2_P | 5       | Output             | Digital                      | Differential output data for channel 2, positive                                 |
| RX_OUT2_N | 6       | Output             | Digital                      | Differential output data for channel 2, negative                                 |
| RX_OUT1_P | 7       | Output             | Digital                      | Differential output data for channel 1, positive                                 |
| RX_OUT1_N | 8       | Output             | Digital                      | Differential output data for channel 1, negative                                 |
| RX_OUT0_P | 9       | Output             | Digital                      | Differential output data for channel 0, positive                                 |
| RX_OUT0_N | 10      | Output             | Digital                      | Differential output data for channel 0, negative                                 |
| GND3V     | 11      | -                  | Ground                       | Ground for limiting amplifier and CML output driver                              |
| MONITOR   | 12      | Output             | Analog                       | Analog multiplexer output. See Note 2                                            |
| VPP       | 13      | -                  | Supply                       | +1.8/2.5/3.3V CML output power supply                                            |
| VPP       | 14      | -                  | Supply                       | +1.8/2.5/3.3V CML output power supply                                            |
| V3V       | 15      | -                  | Supply                       | Limiting amplifier +3.3V power supply                                            |
| V3V       | 16      | -                  | Supply                       | Limiting amplifier +3.3V power supply                                            |
| GND3V     | 17      | -                  | Ground                       | Ground for limiting amplifier and CML output driver                              |
| GND3V     | 18      | -                  | Ground                       | Ground for limiting amplifier and CML output driver                              |
| CLK       | 19      | Input              | Digital                      | Clock input for 2-wire interface. See Notes 1 and 4                              |
| ADRS0     | 20      | Input              | Tri-level                    | Sets IC physical address. Connect to +3.3 V, ground or NC                        |
| DATA      | 21      | Bi-<br>directional | Input=CMOS Output=open-drain | Data for 2-wire interface, see Notes 1 and 4                                     |
| 0.0       | 00      |                    |                              |                                                                                  |
| SD        | 22      | Output             | Digital                      | Indicates status of all channel signal detect circuits.<br>See Notes 2, 3, and 4 |
| RX_EN     | 23      | Input              | Digital                      | Enables high-speed channels. See Notes 1 and 4                                   |
| V3VI      | 24      | -                  | Supply                       | TIA +3.3V power supply                                                           |
| V3VI      | 25      | -                  | Supply                       | TIA +3.3V power supply                                                           |
| GND3VI    | 26      | -                  | Ground                       | Ground for TIA                                                                   |
| GND3VI    | 27      | -                  | Ground                       | Ground for TIA                                                                   |
| GND3VI    | 28      | -                  | Ground                       | Ground for TIA                                                                   |
| DET_BIAS0 | 29      | -                  | Analog                       | Photo diode bias                                                                 |
| RX_IN0    | 30      | Input              | Analog                       | Channel 0 TIA input                                                              |
| DET_BIAS1 | 31      | -                  | Analog                       | Photo diode bias                                                                 |
| RX_IN1    | 32      | Input              | Analog                       | Channel 1 TIA input                                                              |
| DET_BIAS2 | 33      | -                  | Analog                       | Photo diode bias                                                                 |
| RX_IN2    | 34      | Input              | Analog                       | Channel 2 TIA input                                                              |
| DET_BIAS3 | 35      | -                  | Analog                       | Photo diode bias                                                                 |

**Table 22: Signal Pin Definitions** 

| Pad                       | Pad No. | I/O            | Style             | Description                                                                      |
|---------------------------|---------|----------------|-------------------|----------------------------------------------------------------------------------|
| RX_IN3                    | 36      | Input          | Analog            | Channel 3 TIA input                                                              |
| DET_BIAS4                 | 37      | -              | Analog            | Photo diode bias                                                                 |
| GND3VI                    | 38      | -              | Ground            | Ground for TIA                                                                   |
| GND3VI                    | 39      | -              | Ground            | Ground for TIA                                                                   |
| GND3VI                    | 40      | -              | Ground            | Ground for TIA                                                                   |
| GND3VI                    | 41      | -              | Ground            | Ground for TIA                                                                   |
| V3VI                      | 42      | -              | Supply            | TIA +3.3V power supply                                                           |
| V3VI                      | 43      | -              | Supply            | TIA +3.3V power supply                                                           |
| RX_EN                     | 44      | Input          | Digital           | Enables high-speed channels. See Notes 1 and 4                                   |
| w.DataShe <b>S</b> DU.com | 45      | Output         | Digital           | Indicates status of all channel signal detect circuits.<br>See Notes 2, 3, and 4 |
| DATA                      | 46      | Bi-directional | Input=CMOS        | Data for 2-wire interface, see Notes 1 and 4                                     |
|                           |         |                | Output=open-drain |                                                                                  |
| ADRS1                     | 47      | Input          | Tri-level         | Sets IC physical address. Connect to +3.3V, ground, or NC                        |
| CLK                       | 48      | Input          | Digital           | Clock input for 2-wire interface. See Notes 1 and 4                              |
| GND3V                     | 49      | -              | Ground            | Ground for limiting amplifier and CML output driver                              |
| GND3V                     | 50      | -              | Ground            | Ground for limiting amplifier and CML output driver                              |
| V3V                       | 51      | -              | Supply            | Limiting amplifier +3.3V supply                                                  |
| V3V                       | 52      | -              | Supply            | Limiting amplifier +3.3V supply                                                  |
| VPP                       | 53      | -              | Supply            | +1.8/2.5/3.3V CML output power supply                                            |
| VPP                       | 54      | -              | Supply            | +1.8/2.5/3.3V CML output power supply                                            |

**Table 22: Signal Pin Definitions (continued)** 

Note 1: Internal 40 k ohm pull-up to VCC

**Note 2:** Pad functionality programmed through serial interface **Note 3:** Selectable CMOS or open-drain output style

Note 4: Two pads on the IC exist with the same name. They are electrically equivalent and only one should be connected.



Figure 9: Pad Layout Diagram

| Symbol | Description                    | Length     | Unit |
|--------|--------------------------------|------------|------|
| Α      | Pad to pad pitch               | 125        | um   |
| В      | Bond pad length/width          | 114        | um   |
| С      | Corner pad to corner pad pitch | 125        | um   |
| D      | Pad center to edge of die      | 122.5      | um   |
| Х      | Overall IC dimensions          | 2245 +/-25 | um   |
| Υ      | Overall IC dimensions          | 1870 +/-25 | um   |
| Z      | Standard die thickness         | 17         | mils |

**Table 23: Critical Dimensions** 



www.DataSheet411.com

# For more information about all Zarlink products visit our Web Site at www.zarlink.com

Information relating to products and services furnished herein by Zarlink Semiconductor Inc. or its subsidiaries (collectively "Zarlink") is believed to be reliable. However, Zarlink assumes no liability for errors that may appear in this publication, or for liability otherwise arising from the application or use of any such information, product or service or for any infringement of patents or other intellectual property rights owned by third parties which may result from such application or use. Neither the supply of such information or purchase of product or service conveys any license, either express or implied, under patents or other intellectual property rights owned by Zarlink or licensed from third parties by Zarlink, whatsoever. Purchasers of products are also hereby notified that the use of product in certain ways or in combination with Zarlink, or non-Zarlink furnished goods or services may infringe patents or other intellectual property rights owned by Zarlink.

This publication is issued to provide information only and (unless agreed by Zarlink in writing) may not be used, applied or reproduced for any purpose nor form part of any order or contract nor to be regarded as a representation relating to the products or services concerned. The products, their specifications, services and other information appearing in this publication are subject to change by Zarlink without notice. No warranty or guarantee express or implied is made regarding the capability, performance or suitability of any product or service. Information concerning possible methods of use is provided as a guide only and does not constitute any guarantee that such methods of use will be satisfactory in a specific piece of equipment. It is the user's responsibility to fully determine the performance and suitability of any equipment using such information and to ensure that any publication or data used is up to date and has not been superseded. Manufacturing does not necessarily include testing of all functions or parameters. These products are not suitable for use in any medical products whose failure to perform may result in significant injury or death to the user. All products and materials are sold and services provided subject to Zarlink's conditions of sale which are available on request.

Purchase of Zarlink's I<sup>2</sup>C components conveys a licence under the Philips I<sup>2</sup>C Patent rights to use these components in and I<sup>2</sup>C System, provided that the system conforms to the I<sup>2</sup>C Standard Specification as defined by Philips.

Zarlink, ZL and the Zarlink Semiconductor logo are trademarks of Zarlink Semiconductor Inc.

Copyright Zarlink Semiconductor Inc. All Rights Reserved.

TECHNICAL DOCUMENTATION - NOT FOR RESALE