# PRELIMINARY CUSTOMER PROCUREMENT SPECIFICATION # **Z86C60/65**CMOSZ8® ## 32KROMMICROCONTROLLER #### **FEATURES** | Part | ROM<br>(KB) | RAM*<br>(Bytes) | I/O | Speed<br>(MHz) | • | |--------|-------------|-----------------|-----|----------------|---| | Z86C60 | 16 | 256 | 22 | 16 | X | | Z86C65 | 32 | 256 | 22 | 16 | X | \*General-Purpose ■ 28-Pin DIP Package ■ 3.0V to 5.5V Operating Range ■ Low-Power Consumption: 200 mW ■ Fast Instruction Pointer: 0.75 µs @ 16 MHz ■ Two Standby Modes: STOP and HALT - Low EMI Mode Option - Auto Latches - Two Programmable 8-Bit Counter/Timers Each with 6-Bit Programmable Prescaler - Three Vectored, Priority Interrupts from Three Different Sources - On-Chip Oscillator that Accepts a Crystal Ceramic Resonator, LC, or External Clock Source - ROM Mask Options: - ROM Protect - RAM Protect #### **GENERAL DESCRIPTION** The Z86C60/65 microcontrollers introduce a new level of sophistication to single-chip architecture. The Z86C65 is a member of the Z8 single-chip microcontroller family with 32 Kbytes of ROM and 256 bytes of RAM. The Z86C60 is identical, except that it only has 16 Kbytes of ROM. The Z86C60/65 are housed in a 28-pin DIP package, and manufactured in CMOS technology. The Z86C96 ROMless Z8 will support the Z86C60/65. Zilog's CMOS microcontroller offers fast execution, more efficient use of memory, more sophisticated interrupts, input/output bit manipulation capabilities, and easy hardware/software system expansion along with low cost and low power consumption. The Z86C60/65 architecture is characterized by Zilog's 8-bit microcontroller core. The device offers a flexible I/O scheme, an efficient register and address space structure, multiplexed capabilities between address/data, I/O, and a number of ancillary features that are useful in many industrial and advanced scientific applications. For applications which demand powerful I/O capabilities, the Z86C60/65 fulfills this with 22 pins dedicated to input and output. These lines are grouped into four ports. Each port is configurable under software control to provide timing, status signals, serial or parallel I/O with or without handshake, and an address/data bus for interfacing external memory. There are three basic address spaces available to support this wide range of configurations: Program Memory, Data Memory, and 236 General-Purpose Registers. To unburden the program from coping with the real-time problems such as counting/timing and serial data communication, the Z86C60/65 offers two on-chip counter/timers with a large number of user selectable modes. #### Notes: All Signals with a preceding front slash, "/", are active Low, e.g., B//W (WORD is active Low); /B/W (BYTE is active Low, only). Power connections follow conventional descriptions below: | Connection | Circuit | Device | | |-----------------|------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Power<br>Ground | V <sub>cc</sub><br>GND | $egin{array}{c} egin{array}{c} \egin{array}{c} \egin{array}{c} \egin{array}{c} \egin{array}{c} \egin{array}{c} \egin{array}$ | | CP96Z8X0400 (5/96) #### **GENERAL DESCRIPTION** Figure 1. Z86C60/65 Functional Block Diagram #### **PIN DESCRIPTION** Figure 2. Z86C60/65 28-Pin DIP Pin Assignments #### Z86C60/65 28-Pin DIP Pin Identification | Pin # | Symbol | Function | Direction | |-------|-----------------|--------------------------------------------------------------|-----------| | 1 | V <sub>cc</sub> | Power Supply | Input | | 2 3 | XTAL2 | Crystal, Oscillator Clock | Output | | | XTAL1 | Crystal, Oscillator Clock | Input | | 4 | /RESET | Reset Data Strobe Port 3, Pin 5 | Input | | 5 | /DS | | Output | | 6 | P35 | | Output | | 7 | GND | Ground Port 0, Pins 0,1,2,3,4,5 Port 1, Pins 0,1,2,3,4,5,6,7 | Input | | 8-13 | P05-P00 | | In/Output | | 14-21 | P17-P10 | | In/Output | | 22-26 | P25-P21 | Port 2, Pins 1,2,3,4,5 | In/Output | | 27 | P31 | Port 3, Pin 1 | Input | | 28 | P36 | Port 3, Pin 6 | Output | #### **ABSOLUTE MAXIMUM RATINGS** | Symbol | Description | Min | Max | Units | |-------------------------------------------------------|------------------------------------------------------|------------------|-------------------|--------| | $egin{array}{c} V_{CC} \ T_{STG} \ T_{A} \end{array}$ | Supply Voltage*<br>Storage Temp<br>Oper Ambient Temp | -0.3<br>-65<br>† | +7.0<br>+150<br>† | V<br>C | #### Notes: - \* Voltages on all pins with respect to GND. - † See ordering information Stresses greater than those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; operation of the device at any condition above those indicated in the operational sections of these specifications is not implied. Exposure to absolute maximum rating conditions for an extended period may affect device reliability. #### STANDARD TEST CONDITIONS The characteristics listed below apply for standard test conditions as noted. All voltages are referenced to GND. Positive current flows into the referenced pin (Test Load). Figure 3. Test Load Diagram ## DC ELECTRICAL CHARACTERISTICS Z86C60/65 | Sym | Parameter | T <sub>A</sub> = to +7 | | Typical<br>at<br>25°C | Units | Conditions | |----------------------------------------------------|------------------------------|------------------------|------------------------|-----------------------|-------|----------------------------------------| | $V_{cc}$ | Operating Voltage | 4.5 | 5.5 | | V | [3] | | | MaxInputVoltage | | 7 | | V | [3]I <sub>N</sub> <250μA | | V <sub>CH</sub> | ClockInputHighVoltage | 0.85V <sub>cc</sub> | $V_{cc}$ +0.3 | | V | Drivenby External Clock Generator | | V <sub>a</sub> | ClockInputLowVoltage | V <sub>SS</sub> 0.3 | 0.8 | | V | Driven by External Clock Generator | | $\overline{V_{H}}$ | InputHighVoltage | 2 | V <sub>cc</sub> +0.3 | | V | | | V. | InputLowVoltage | $V_{ss}$ –0.3 | $0.2V_{cc}$ | | V | | | V <sub>H</sub><br>V <sub>L</sub><br>V <sub>H</sub> | OutputHighVoltage | 24 | $V_{cc}$ | | V | I <sub>OH</sub> =-2.0mA | | $\overline{V_{OH}}$ | Output High Voltage | | V <sub>cc</sub> -100mV | | V | I <sub>0H</sub> =-100μA | | V <sub>OH</sub> | OutputHighVoltage(LowEMI) | 24 | | | V | I <sub>OH</sub> =-0.5mA | | V <sub>a</sub> | OutputLowVoltage | | 0.4 | | V | $I_{OL} = +5.0 \text{mA}[2]$ | | Va<br>Va | OutputLowVoltage(LowEMI) | | 0.4 | | V | $I_{OI} = +2.0 \text{mA}[2]$ | | $V_{RH}$ | ResetInputHighVoltage | $0.85V_{\rm cc}$ | $V_{cc}$ +0.3 | | V | <del></del> | | $\overline{V_R}$ | ResetInputLowVoltage | -0.3 | 0.2V <sub>cc</sub> | | V | | | I <sub>L</sub> | InputLeakage | -2 | 2 | | μA | $V_{IN}=0V,V_{CC}$ | | la. | OutputLeakage | <del>-</del> 2 | 2 | | μA | $V_{IN} = 0$ V, $V_{CC}$ | | I <sub>R</sub> | ResetInputCurrent | | -180 | | μA | V <sub>RL</sub> =0V | | i<br>c | SupplyCurrent(StandardMode) | | 35 | 24 | m/A | [1j]@16MHz | | l <sub>c</sub> | SupplyCurrent(LowEMI) | | 6.0 | 4.0 | m/A | @4MHz | | J <sub>CC1</sub> | StandbyCurrent(StandardMode) | | 15 | 4.5 | m/A | [1]HALTMode $V_N = 0V, V_{CC} @ 16MHz$ | | I <sub>CC1</sub> | StandbyCurrent(LowEMI) | | 1.6 | 0.8 | m/A | @4MHz | | I <sub>002</sub> | StandbyCurrent | | 10 | 5 | μA | [1]STOPMode $V_{IN}$ =0 $V,V_{CC}$ | | I <sub>ALL</sub> | AutoLatchLowCurrent | <b>–14</b> | +14 | 5 | μA | $V_{cc}$ =5.0V | <sup>[1]</sup> All inputs driven to either 0V or $V_{CC}$ , outputs floating. [2] $V_{CC} = 4.5V$ to 5.5V [3] /Reset pin must be a maximum of $V_{CC} + 0.3V$ . ## **AC CHARACTERISTICS** Additional Timing Diagram Figure 4. Additional Timing #### **AC CHARACTERISTICS** Additional Timing Table Z86C60/65 (Standard Mode Only) | | | T <sub>A</sub> = 0°C<br>to +70°C<br>16 MHz | | | | | | |-----|-------------|--------------------------------------------|-------|-----|-------|-------|--| | No | Symbol | Parameter | Min | Max | Units | Notes | | | 1 | ТрС | Input Clock Period | 62.5 | DC | ns | [1] | | | 2 | TrC,TfC | Clock Input Rise & Fall Times | | 10 | n s | [1] | | | 3 | TwC | Input Clock Width | 31 | | n s | [1] | | | 4 | TwTinL | Timer Input Low Width | 75 | | n s | [2] | | | 5 | TwTinH | Timer Input High Width | 5 TpC | | n s | [2] | | | 6 | TpTin | Timer Input Period | 8 TpC | | n s | [2] | | | 7 | TrTin,TfTin | Timer Input Rise and Fall Times | 100 | | n s | [2] | | | 8 a | TwIL | Interrupt Request Input Low Times | 70 | | n s | [2,4] | | | 8 b | TwIL | Interrupt Request Input Low Times | 5 TpC | | n s | [2,5] | | | 9 | TwIH | Interrupt Request Input High Times | 5 TpC | | n s | [2,3] | | - [1] Clock timing references use $0.85V_{\rm CC}$ for a logic 1 and 0.8V for a logic 0. [2] Timing references use 2.0V for a logic 1 and 0.8V for a logic 0. - [3] Interrupt references request through Port 3. - [4] Interrupt request through Port 3 (P33-P31). - [5] Interrupt request through Port 30. #### **Pre-Characterization Product:** The product represented by this CPS is newly introduced and Zilog has not completed the full characterization of the product. The CPS states what Zilog knows about this product at this time, but additional features or non-conformance with some aspects of the CPS may be found, either by Zilog or its customers in the course of further application and characterization work. In addition, Zilog cautions that delivery may be uncertain at times, due to start-up yield issues. © 1996 by Zilog, Inc. All rights reserved. No part of this document may be copied or reproduced in any form or by any means without the prior written consent of Zilog, Inc. The information in this document is subject to change without notice. Devices sold by Zilog, Inc. are covered by warranty and patent indemnification provisions appearing in Zilog, Inc. Terms and Conditions of Sale only. Zilog, Inc. makes no warranty, express, statutory, implied or by description, regarding the information set forth herein or regarding the freedom of the described devices from intellectual property infringement. Zilog, Inc. makes no warranty of merchantability or fitness for any purpose. Zilog, Inc. shall not be responsible for any errors that may appear in this document. Zilog, Inc. makes no commitment to update or keep current the information contained in this document. Zilog's products are not authorized for use as critical components in life support devices or systems unless a specific written agreement pertaining to such intended use is executed between the customer and Zilog prior to use. Life support devices or systems are those which are intended for surgical implantation into the body, or which sustains life whose failure to perform, when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in significant injury to the user. Zilog, Inc. 210 East Hacienda Ave. Campbell, CA 95008-6600 Telephone (408) 370-8000 FAX 408 370-8056 Internet: http://www.zilog.com