

www.DataSheet4U.com



# XE1202A TrueRF™

## 433 MHz / 868 MHz / 915 MHz

## Low-Power, Integrated UHF Transceiver

#### **GENERAL DESCRIPTION**

The XE1202A TrueRF<sup>™</sup> is a single chip transceiver operating in the 433, 868 and 915 MHz license free ISM (Industry Scientific and Medical) frequency bands. Its highly integrated architecture allows for minimum external components while maintaining design flexibility. All major RF communication parameters are programmable and most of them can be dynamically set. The XE1202A TrueRF<sup>™</sup> offers a wide range of channel bandwidths, without the need to modify the number or parameters of the external components. The XE1202A TrueRF<sup>™</sup> is optimized for low power consumption whilst offering high RF output power and channelized operation suitable for both the European (ETSI-300-220) and the North American (FCC part 15) regulatory standards.

#### **APPLICATIONS**

Security systems Voice and data over an RF link Process and building control Access control Home automation Home appliances interconnection

#### **KEY PRODUCT FEATURES**

Programmable RF output power: up to +15 dBm High reception sensitivity: down to -116 dBm consumption: RX power Low = 14 mA: TX = 62mA @15 dBm output power Supply voltage down to 2.4 V Data rates from 4.8 kbits/s to 76.8 kbits/s, NRZ codina Channel filter bandwidths from 20 kHz to 400 kHz On-chip frequency synthesizer with minimum frequency resolution of 500 Hz Continuous phase 2-level FSK modulation Incoming data pattern recognition Built-in Bit-Synchronizer for incoming data and clock synchronization and recovery RSSI (Received Signal Strength Indicator) and FEI (Frequency Error Indicator)

#### **ORDERING INFORMATION**

| Part number     | Temperature range | Package |
|-----------------|-------------------|---------|
| XE1202AI027TRLF | -40 °C to +85 °C  | LQFP44  |



www.DataSheet4U.com

### TABLE OF CONTENTS

| 1     | Functional Block Diagram                             | . 4 |
|-------|------------------------------------------------------|-----|
| 2     | Pin description                                      | . 5 |
| 3     | Electrical Characteristics                           | . 6 |
| 3.1   | Absolute Maximum Operating Ranges                    | . 6 |
| 3.2   | Specifications                                       | . 6 |
| 3.2.1 | Operating Range                                      | . 6 |
| 3.2.2 | Electrical Specifications                            | . 6 |
| 4     | Description                                          | . 9 |
| 4.1   | Detailed description                                 | . 9 |
| 4.1.1 | Receiver                                             | . 9 |
| 4.1.2 | Receiver LNA modes                                   | 10  |
| 4.1.3 | RSSI                                                 | 11  |
| 4.1.4 | Frequency Error Indicator - FEI                      | 11  |
| 4.1.5 | Transmitter                                          | 14  |
| 4.1.6 | Pattern recognition                                  | 15  |
| 4.1.7 | Frequency synthesizer                                | 15  |
| 5     | Serial Interface Definition, Principles of Operation | 16  |
| 5.1   | Serial Control Interface                             | 16  |
| 5.1.1 | General description                                  | 16  |
| 5.1.2 | Write sequence                                       | 16  |
| 5.1.3 | Read sequence                                        | 16  |
| 5.2   | Configuration and Status registers                   | 17  |
| 5.2.1 | RTParam configuration register                       | 17  |
| 5.2.2 | FSParam configuration register                       | 19  |
| 5.2.3 | DataOut register                                     | 20  |
| 5.2.4 | ADParam configuration register                       | 20  |
| 5.2.5 | Pattern register                                     | 21  |
| 5.3   | Operating Modes                                      | 23  |
| 5.4   | Transmitted Data Interface                           | 25  |
| 5.5   | Received Data Interface                              | 25  |
| 5.6   | Pattern Recognition Interface                        | 26  |
| 5.7   | Clock Output Interface                               | 26  |
| 5.8   | Default settings at power-up                         | 26  |
| 6     | Application Information                              | 27  |
| 6.1   | Receiver matching network                            | 27  |
| 6.2   | Transmitter matching network                         | 27  |
| 6.3   | VCO tank                                             | 29  |
| 6.4   | Loop filter of the frequency synthesizer             | 30  |
| 6.5   | Reference crystal for the frequency synthesizer      | 30  |
| 7     | Packaging information                                | 32  |



The XE1202A TrueRF<sup>™</sup> UHF Transceiver IC provides a single chip solution intended for use as a low cost FSK transceiver to establish a frequency-agile, half-duplex, bi-directional RF link, with non-return to zero data coding. The device is available in an LQFP44 package and is designed to provide a fully functional multi-channel FSK transceiver. It is intended for applications in the 433 and 868 MHz European bands and the North American 902-928 MHz ISM band. The single chip transceiver operates down to 2.4 V and provides low power consumption solutions for battery-operated and power sensitive applications. Thanks to the low external components count, the XE1202A is ideal for small size, low-cost UHF links. Its reference board has no tunable components, which facilitates high volume cost sensitive production.

The XE1202A TrueRF<sup>™</sup> can easily be interfaced to a controller such as the XEMICS' XE8000 Series of ultra lowpower microcontrollers. The XE1202A TrueRF<sup>™</sup> serial control registers are programmed by the MCU and the MCU manages the communication protocol.



## 1 Functional Block Diagram

Figure 1: XE1202A TrueRF™ block diagram

## ww2DaPinet4 Description

| PIN | NAME    |     | DESCRIPTION                                                        |
|-----|---------|-----|--------------------------------------------------------------------|
| 1   | MODE(1) | In  | Transmit/Receive/Standby/Sleep Mode Select                         |
| 2   | MODE(0) | In  | Transmit/Receive/Standby/Sleep Mode Select                         |
| 3   | /EN     | In  | Chip Enable                                                        |
| 4   | VSSF    |     | RF Analog Ground                                                   |
| 5   | RFA     | In  | RF Input                                                           |
| 6   | RFB     | In  | RF Input                                                           |
| 7   | VSSP    | In  | Power Amplifier Ground                                             |
| 8   | VSSP    | In  | Power Amplifier Ground                                             |
| 9   | RFOUT   | Out | RF Output                                                          |
| 10  | VDDP    |     | Power Amplifier Supply Voltage                                     |
| 11  | VSSP    |     | Power Amplifier Ground                                             |
| 12  | VDD     |     | RF Analog Supply Voltage                                           |
| 13  | TKA     | I/O | VCO Tank                                                           |
| 14  | TKB     | I/O | VCO Tank                                                           |
| 15  | VSSF    |     | RF Analog Ground                                                   |
| 16  | LFB     | I/O | PLL Loop Filter                                                    |
| 17  | VDDD    |     | RF Digital Supply Voltage                                          |
| 18  | VSSD    |     | RF Digital Ground                                                  |
| 19  | TSUPP   |     | Test Circuit Supply Voltage (connected to VSS in normal operation) |
| 20  | SCAN    | In  | Scan Test Input (connected to VSS in normal operation)             |
| 21  | OPT     |     | (connected to VSS in normal operation)                             |
| 22  | TMOD[0] |     | (connected to VSS in normal operation)                             |
| 23  | TMOD[1] |     | (connected to VSS in normal operation)                             |
| 24  | VSSA    |     | Analog Ground                                                      |
| 25  | XTA     | I/O | Ref Xtal / Input of external clock                                 |
| 26  | VSSA    |     | Analog Ground                                                      |
| 27  | ХТВ     | I/O | Reference Xtal                                                     |
| 28  | VDDA    |     | Analog Supply Voltage                                              |
| 29  | QAMP    | Out | Buffered Q Output                                                  |
| 30  | IAMP    | Out | Buffered I Output                                                  |
| 31  | TMOD[2] |     | (connected to VSS in normal operation)                             |
| 32  | TMOD[3] |     | (connected to VSS in normal operation)                             |
| 33  | TIBIAS  |     | (connected to VSS in normal operation)                             |
| 34  | VDD     |     | Digital Supply Voltage                                             |
| 35  | SO      | Out | Configuration Register Serial Output                               |
| 36  | SI      | In  | Configuration Register Serial Input                                |
| 37  | SCK     | In  | Configuration Register Serial Clock                                |
| 38  | CLKOUT  | Out | Output clock at reference frequency divided by 4, 8, 16 or 32      |
| 39  | VSS     |     | Digital Ground                                                     |
| 40  | DCLK    | Out | Recovered Received Data Clock                                      |
| 41  | DATAOUT | Out | Received Data                                                      |
| 42  | DATAIN  | In  | Transmit Data                                                      |
| 43  | PATTERN | Out | Output of the pattern recognition block                            |
| 44  | MODE(2) | In  | Transmit/Receive/Standby/Sleep Mode Select                         |

Table 1: Pin Description



ww3pa Electrical Characteristics

### 3.1 Absolute Maximum Operating Ranges

Stresses above those values listed below may cause permanent device failure. Exposure to absolute maximum ratings for extended periods may affect device reliability.

| Symbol | Description          | Min. | Max. | Unit |
|--------|----------------------|------|------|------|
| VDDmax | Supply voltage       | -0.4 | 3.9  | V    |
| ML     | Receiver input level |      | -5   | dBm  |
| Tmax   | Storage temperature  | -55  | 125  | °C   |

Table 2: Absolute Maximum Operating Ranges

The device is ESD sensitive and should be handled with precaution.

#### 3.2 Specifications

#### 3.2.1 Operating Range

| Symbol | Description                       | Min.    | Max. | Unit |
|--------|-----------------------------------|---------|------|------|
| VDD    | Supply voltage                    | 2.4 (*) | 3.6  | V    |
| Т      | Temperature                       | -40     | 85   | °C   |
| CLop   | Load capacitance on digital ports | -       | 25   | pF   |

#### Table 3: Operating Range

(\*) For narrow-band configurations (base-band filter bandwidths of 10, 20 and 40 kHz), the minimum operating supply voltage is 2.4 V. For 200 kHz base-band filter bandwidth setting the minimum operating supply voltage is 2.7 V.

#### 3.2.2 Electrical Specifications

The table below gives the electrical specifications of the transceiver under the following conditions: Supply Voltage = 3.3 V, temperature = 25 °C, 2-level FSK without pre-filtering,  $f_c = 434$ , 869 and 915 MHz,  $\Delta f = 5$  kHz, Bit rate = 4.8 kbits/s, BW<sub>SSB</sub> = 10 kHz, BER = 1 % (measured at the output of the bit synchronizer), LNA input and PA output matched to 50  $\Omega$ , environment as defined in section 6, unless otherwise specified.

| Symbol | Description                        | Conditions                             | Min | Тур                        | Max          | Unit                                   |
|--------|------------------------------------|----------------------------------------|-----|----------------------------|--------------|----------------------------------------|
| IDDSL  | Supply current in sleep mode       |                                        | -   | 0.2                        | 1            | μA                                     |
| IDDST  | Supply current in standby mode     | Crystal oscillator (39 MHz)<br>enabled | -   | 0.85                       | 1.10         | mA                                     |
| IDDR   | Supply current in receive mode     |                                        | -   | 14                         | 16.5         | mA                                     |
| IDDT   | Supply current in transmitter mode | RFOP = 5 dBm<br>RFOP = 15 dBm          |     | 33<br>62                   | 40<br>75     | mA<br>mA                               |
| RFS    | RF sensitivity 869 / 915 MHz       | A-mode<br>B-mode                       | -   | -116<br>-103               | -113<br>-100 | dBm<br>dBm                             |
|        | RF sensitivity 434 MHz             | A-mode<br>B-mode                       | -   | -114<br>-100               | -111<br>-98  | dBm<br>dBm                             |
| FDA    | Frequency deviation                | Programmable                           |     | 5<br>10<br>20<br>40<br>100 |              | kHz<br>kHz<br>kHz<br>kHz<br>kHz<br>kHz |
| CCR    | Co-channel rejection               |                                        | -13 | -10                        | -            | dBc                                    |

SEMTECH

# XE1202A TrueRF™

## WIRELESS AND SENSING PRODUCTS

| Symbol                | Description                                                  | Conditions                                                                               | Min      | Тур  | Max | Unit                            |
|-----------------------|--------------------------------------------------------------|------------------------------------------------------------------------------------------|----------|------|-----|---------------------------------|
| all <b>P3</b> eet4U.c | Input intercept point (from<br>LNA input to base-band filter | $f_1 = f_{LO} + 1$ MHz,<br>$f_2 = f_{LO} + 1.995$ MHz                                    |          |      |     |                                 |
|                       |                                                              | A-mode                                                                                   |          | -33  | -   | dBm                             |
|                       |                                                              | B-mode                                                                                   | -36      | -18  | -   | dBm                             |
|                       | Page band filter bandwidth                                   | Dragrammabla                                                                             | -21      | 10   |     |                                 |
| DVV                   | Base band liller bandwidth                                   | Programmable                                                                             |          | 20   |     | кпz<br>kHz                      |
|                       |                                                              |                                                                                          | _        | 40   | _   | kHz                             |
|                       |                                                              |                                                                                          | -        | 200  | -   | kHz                             |
| ACR                   | Adjacent channel rejection<br>869 / 915 MHz                  | funw = f <sub>LO</sub> + 65 kHz<br>Pw=-107 dBm, A-mode                                   | 45       | 48   | -   | dBc                             |
|                       | Adjacent channel rejection 434 MHz                           | funw = f <sub>LO</sub> + 65 kHz<br>Pw=-102 dBm, A-mode                                   | 42       | 45   | -   | dBc                             |
| BR                    | Bit rate                                                     | Programmable                                                                             | -        | 4.8  | -   | kbits/                          |
|                       |                                                              |                                                                                          | -        | 9.6  | -   | S<br>khita/                     |
|                       |                                                              |                                                                                          | -        | 38.4 | -   | KDIIS/                          |
|                       |                                                              |                                                                                          | -        | 76.8 | -   | kbits/                          |
|                       |                                                              |                                                                                          |          |      |     | s<br>kbits/<br>s<br>kbits/<br>s |
| RFOP                  | RF output power                                              | Programmable                                                                             | 2        | 0    |     | dBm                             |
|                       |                                                              | RFOP1<br>RFOP2                                                                           | -3<br>+2 | +5   | -   | dBm                             |
|                       |                                                              | RFOP3                                                                                    | +7       | +10  | -   | dBm                             |
|                       |                                                              | RFOP4                                                                                    | +12      | +15  | -   | dBm                             |
| FR                    | Synthesizer frequency range                                  | Programmable                                                                             | 433      | -    | 435 | MHz<br>MHz                      |
|                       |                                                              | external components                                                                      | 902      | -    | 928 | MHz                             |
| TS_BBR                | Receiver baseband wake-up time (first step)                  | Crystal oscillator enabled                                                               | -        | 200  | 250 | μs                              |
| TS_TR                 | Transmitter wake-up time                                     | Frequency synthesizer enabled                                                            | -        | 100  | 150 | μs                              |
| TS_FS                 | Frequency synthesizer wake-<br>up time                       | Crystal oscillator enabled                                                               | -        | 200  | 250 | μs                              |
| TS_BB2                | Receiver RF Front-End wake-up time                           | Frequency synthesizer<br>enabled<br>RTParam_WBB=0                                        | -        | 500  | 600 | μs                              |
| TS_FSW                | Frequency synthesizer switching time                         | Between 2 channels at 1<br>MHz channel spacing                                           |          | 100  | 150 | μs                              |
| TS_RS                 | RSSI wake-up time (receiver operation in mode 100)           | RSSI enabled during<br>mode 010 0.5 ms before<br>switching to mode 100<br>(see figure 8) | -        | -    | 1.0 | ms                              |
|                       |                                                              | RSSI enabled during mode 100                                                             | -        | -    | 1.5 | ms                              |
| TS_RSM                | RSSI measurement time                                        |                                                                                          | -        | 0.5  | -   | ms                              |
| TS_OS                 | Crystal oscillator wake-up time                              |                                                                                          | -        | 0.3  | 0.5 | ms                              |



# XE1202A TrueRF™

|  | WIRELESS / | AND SENSIN | IG PRODUCTS |
|--|------------|------------|-------------|
|--|------------|------------|-------------|

|       | Symbol                         | Description                                                                           | Conditions                                                                            | Min              | Тур                                      | Max           | Unit                                   |
|-------|--------------------------------|---------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|------------------|------------------------------------------|---------------|----------------------------------------|
| ww.Da | ₩S <u>h</u> FE <sup>4U.d</sup> | FEI wake-up time<br>(RTParam_Fsel = 1)<br>FEI counting duration<br>(RTParam_Fsel = 0) | Receiver enabled<br>RTParam_Fsel = 1<br>RTParam_Fsel = 0                              | -                | -                                        | 20/BR<br>4/BR | ms<br>ms                               |
|       | FXTAL                          | Crystal oscillator frequency                                                          |                                                                                       | -                | 39                                       | -             | MHz                                    |
|       | FSTEP                          | Frequency synthesizer step                                                            | Exact step is XTAL /<br>77824                                                         | -                | 500                                      | -             | Hz                                     |
|       | VTHR                           | Equivalent RSSI input thresholds                                                      | A-mode,low range:VTHR1<br>VTHR2<br>VTHR3<br>A-mode,high range:VTHR1<br>VTHR2<br>VTHR3 | -<br>-<br>-<br>- | -105<br>-100<br>-95<br>-90<br>-85<br>-80 |               | dBm<br>dBm<br>dBm<br>dBm<br>dBm<br>dBm |
|       | FERR                           | FEI error threshold                                                                   | Pw=-100 dBm, A-mode<br>RTParam_Fsel = 1                                               | -                | 0.5                                      | -             | -                                      |
|       | SPR                            | Spurious emission in receiver mode                                                    | (1)                                                                                   | -                | -65                                      | -             | dBm                                    |
|       | VIH                            | Digital input level high                                                              | % VDD                                                                                 | 75               | -                                        | -             | %                                      |
|       | VIL                            | Digital input level low                                                               | % VDD                                                                                 | -                | -                                        | 25            | %                                      |
| Ī     | VOH                            | Digital output level high                                                             | % VDD                                                                                 | 75               | -                                        | -             | %                                      |
|       | VOL                            | Digital output level low                                                              | % VDD                                                                                 | -                | -                                        | 25            | %                                      |

Table 4: Electrical Specifications

SPR strongly depends on the design of the application board and the choice of the external components. Values down to -70 dBm can be achieved with careful design.



www.DataSheet4U.com

### 4 Description

The XE1202A TrueRF<sup>™</sup> is a direct conversion (Zero-IF) half-duplex data transceiver. It includes a receiver, a transmitter, a frequency synthesizer and some service blocks. The circuit operates in the 3 ISM frequency bands (433 MHz, 868 MHz, 915 MHz) and uses 2-level FSK modulation/demodulation to provide a complete transmission link.

In a typical application, the XE1202A TrueRF<sup>™</sup> is programmed by a microcontroller via the 3-wire serial bus, SI, SO, SCK to write to and read from the configuration registers.

The circuit consists of 5 main functional blocks:

**The Receiver** converts the incoming 2-level FSK modulated signal into a synchronized bit stream. The receiver is composed of a low-noise amplifier, down-conversion mixers, baseband filters, baseband amplifiers, limiters, demodulator and the bit synchronizer. The bit synchronizer transforms the data output of the demodulator into a glitch-free bit stream DATAOUT and generates a synchronized clock, DCLK, which can be used to sample DATAOUT without requiring external signal processing. In addition, the receiver includes a Received Signal Strength Indicator (RSSI) function, a Frequency Error Indicator (FEI) function that provides an indication of local oscillator frequency error, and pattern recognition function to detect programmable reference words in the received bit stream. The bandwidth of the base-band filters, the frequency deviation of the expected incoming FSK signal as well as the bit rate of the received data are all programmable.

**The Transmitter** performs the modulation of the carrier by an input bit stream and the transmission of the modulated signal. Carrier modulation is achieved directly through the frequency synthesizer via a Sigma-Delta modulator. The frequency deviation and bit rate of the modulated carrier are programmable. An on-chip power amplifier then amplifies the signal. The output power can be programmed to one of 4 possible settings.

**The Frequency Synthesizer** generates the local oscillator (LO) signal for the receiver section as well as the continuous phase FSK (CPFSK) modulated signal for the transmitter section. The core of the synthesizer is implemented with a PLL structure. The frequency is programmable with a step size of 500 Hz in the 3 ISM frequency bands at 433, 868 and 915 MHz. This frequency synthesizer includes a crystal oscillator which provides the reference for the PLL. This reference frequency can be divided by 4, 8, 16 or 32 and available as CLKOUT to provide a clock signal for an external processor.

The Digital Interface provides internal control signals for the whole circuit according to the configuration register settings.

The Service Block provides the internal voltage and current sources and provides all the necessary functions for the circuit to work properly.

#### 4.1 Detailed description

#### 4.1.1 Receiver

The outputs of the receiver are the two signals DATAOUT and DCLK. When "RTParam\_Bits" is set to "1" (see the Configuration register section below), the bit synchronizer is enabled, and the two output signals are the output NRZ demodulated data and the sampling clock, respectively. The function of the bit synchronizer is to remove the glitches from DATAOUT and to provide the output clock DCLK to sample the data. The value of DATAOUT is valid at the rising edge of DCLK.

To ensure correct operation of the bit synchronizer, the following three conditions must be satisfied:

the received data must start with a preamble of 24 bits for synchronization; this preamble must be a sequence of alternating "0" and "1",

the received data must have at least one transition from "0" to "1" or from "1" to "0" every 8 bits,

the accuracy of the bit rate must be within  $\pm$  5 % of that programmed (assuming the reference Xtal oscillator is 39 MHz).

# XE1202A TrueRF™

#### WIRELESS AND SENSING PRODUCTS

MTEC

When "RTParam\_Bits" is set to "0", the bit synchronizer is turned off, and DATAOUT is the output of the www.demodulator. In this case DCLK is not used and its value is set "low".

For guaranteed operation of the demodulator, the modulation index,  $\beta$ , of the modulated carrier should meet the following condition:  $\beta = \frac{2 \cdot \Delta f}{BR} \ge 2$ ,

where  $\Delta f$  is the frequency deviation, and BR the bit rate.

Table 5 details typical sensitivity figures for different bit rates, frequency deviations and baseband filter bandwidths:

| Bit rate<br>[kbits/s | ∆f<br>[kHz] | BW<br>[kHz] | Sensitivity fo<br>[dBm] | r 1 % BER |
|----------------------|-------------|-------------|-------------------------|-----------|
| 1                    |             |             | mode A                  | mode B    |
| 4.8                  | 5           | 10          | -116                    | -103      |
|                      | 20          | 40          | -117                    | -104      |
| 9.6                  | 10          | 20          | -115                    | -101      |
|                      | 20          | 40          | -115.5                  | -102.5    |
| 19.2                 | 20          | 40          | -112.5                  | -99.5     |
|                      | 40          | 200         | -109                    | -97.5     |
| 38.4                 | 40          | 200         | -107                    | -95       |
|                      | 100         | 200         | -109                    | -97.5     |
| 76.8                 | 100         | 200         | -106.5                  | -95       |
|                      |             |             |                         |           |

Table 5: Sensitivity for 1 % BER

Figure 2 illustrates the typical BER curve under narrowband conditions:



Figure 2: BER versus Rx input power with BR=4.8 kbits/s, Δf=5 kHz, BW=10 kHz

#### 4.1.2 Receiver LNA modes

The receiver can be operated in two different modes that provide the highest sensitivity (for reception of weak signals) or the highest linearity (in areas of strong signals). The receiver mode is determined by the programming of the "RTParam\_Rmode" register (see the Configuration register section below).

A-mode: high sensitivity mode (see RFS parameter)

B-mode: high linearity mode (see IIP3 parameter)



#### 4.1.3 RSSI

When enabled, this function provides an RSSI (Received Signal Strength Indication) based on the signal at the output of the base-band filter. To enable the RSSI function, the bit "RTParam\_RSSI" should be set to "1" (see the Configuration register section below). When enabled, the status of the RSSI is a 2-bit word stored in register "DataOut\_RSSI", which can be read via the serial control interface. The contents of the register are defined in Table 6 below, where V<sub>RFFIL</sub> is the differential amplitude of the equivalent input RF signal when the receiver is operated in A-mode. The thresholds VTHRi are the thresholds at the output of the base-band filter divided by the gain between the input of the receiver and this output.

| DataOut_RSSI | Description                    |
|--------------|--------------------------------|
| 0 0          | $V_{RFFIL} \leq VTHR1$         |
| 0 1          | $VTHR1 < V_{RFFIL} \leq VTHR2$ |
| 10           | $VTHR2 < V_{RFFIL} \leq VTHR3$ |
| 11           | VTHR3 < V <sub>RFFIL</sub>     |

Table 6: RSSI status description

Two ranges, each of three VTHRi thresholds are defined and selected via the setting of the register "RTParam\_RSSR", to provide an overall RSSI range of typically 25 dB.

The timing diagram of an RSSI measurement is illustrated by Figure 3 below. When the RSSI function has been activated the signal strength is periodically measured and the result is stored in the register "DataOut\_RSSI" at each rising edge of DATAIN. TS\_RS is the wake-up time required after the function has been enabled to ensure that a valid reading of RSSI is obtained. For a proper operation, the pulse length on DATAIN has to be higher than  $8\mu$ s.



Figure 3: RSSI measurement timing diagram

For applications where a valid RSSI reading is required within as short a time frame as possible, enabling the RSSI during receiver mode 010 instead of 100 (see the definition of TS\_RS in Table 4) allows a valid RSSI within 1 ms of valid data being received.

#### 4.1.4 Frequency Error Indicator - FEI

When enabled, this function provides an indication of the frequency error of the local oscillator compared with the received carrier frequency. For guaranteed operation of the FEI function, the following two conditions should be satisfied.



The modulation index, b, of the modulated carrier should meet the following condition:

$$\beta = \frac{2 \cdot \Delta f}{RR} \ge 2,$$

where  $\Delta f$  is the frequency deviation and BR is the bit rate.

The bandwidth of the baseband filter (BBW) must be greater than the sum of the frequency offset and the received signal bandwith, as defined below:

 $BBW > f_{OFFSET} + BW_{SIGNAL}$ 

where BBW is the baseband filter bandwidth defined by the RTParam\_BW parameter (see the Configuration Registers section below),  $f_{OFFSET}$  is the difference between the carrier frequency and the LO frequency, and

BW<sub>SIGNAL</sub> is equal to  $\left(\frac{BR}{2} + \Delta f\right)$ .

The FEI function has two modes of operation, defined by the value set in the register "RTParam\_Fsel" (see the Configuration register section below).

#### 4.1.4.1 "RTParam\_Fsel" = 1

With the "RTParam\_FEI" bit set to "1" and the "RTParam\_Fsel" bit set to "1", the FEI uses frequency correlation to provide a 2-bit status word, which is stored in the register "DataOut\_FEI". The contents of this register are defined below in Table 7. The status of this register is provided in the following table, where  $f_{LO}$  is the internal local oscillator frequency, and  $f_{RF}$  is the carrier frequency of the received signal.

| DataOut_FEI | Meaning                        |
|-------------|--------------------------------|
| 0 0         | $ f_{LO}-f_{RF}  \leq f_{ERR}$ |
| 0 1         | -                              |
| 1 0         | $(f_{LO}-f_{RF}) > f_{ERR}$    |
| 1 1         | $(f_{LO}-f_{RF}) < -f_{ERR}$   |

Table 7: FEI status description

The value  $f_{ERR} = FERR * BR$ , where BR is the bit rate and FERR is a ratio given in the electrical specifications. As an example, for a bit rate of 4.8kbits/s and with FERR = 0.5,  $f_{ERR}$  is 2.4 kHz.

The FEI-Correlator function works properly only if the input signal is the preamble sequence defined under the Receiver section above, and if the frequency error to be detected is lower than 20 kHz.

The time diagram of an FEI measurement is similar to that of an RSSI measurement, and is illustrated in Figure 4 below. When the FEI is enabled, the frequency error is periodically measured and the result is stored in the register "DataOut\_FEI" at each rising edge of DATAIN. TS\_FE is the wake-up time required after the function has been enabled to obtain a valid result. For a proper operation, the pulse length on DATAIN has to be higher than 8µs.





Figure 4: FEI measurement timing diagram when "RTParam\_Fsel" = 1

#### 4.1.4.2 "RTParam\_Fsel" = 0

With the "RTParam\_FEI" bit set to "1" and the RTParam\_Fsel" bit set to "0", the FEI function uses over sampling of the signal at the output of the demodulator. When activated by the rising edge of DATAIN, this function provides an 8-bit word equivalent to the duty cycle of the demodulated preamble, stored in register "DataOut\_FEI".

Each sample is used to control an up/down counter, when the sample is "1" the content of the counter is incremented, when the sample is "0" the content of the counter is decremented. As a consequence, the final 8-bit value of the counter stored in "DataOut\_FEI" gives an indication of the duty cycle of the demodulated signal. The range of stored values is from -128 and +127. The further from 0 the value of DataOut\_FEI, the higher the error on the LO frequency. If the stored value in "DataOut\_FEI" is typically zero, then the duty cycle of the preamble is about 50 %, and the LO frequency is nominally correct.

Since this FEI uses the signal before the bit synchronizer, its value can vary from one measurement to another, due to the presence of jitter and glitches in the signal. If possible, it is advised to make 4-5 measurements and take the average value.

The timing diagram for this FEI measurement is illustrated in Figure 5 below. The FEI function is activated at the rising edge of the /EN signal when the RTParam\_FEI bit is set to "1". Then, the internal FEI counter is activated at the rising edge of DATAIN. After a period TS\_FE equal to the duration of 4 bits (see Electrical Specifications), the counter is stopped and the contents are stored in the register DataOut\_FEI. For a proper operation, the pulse length on DATAIN has to be higher than 8µs.

The maximum delay between the rising edge of DATAIN and the first clock on the internal FEI counter is 1/(16\*BR), where BR is the bit rate.



www.DataSheet4U.com



Figure 5: Timing diagram of an FEI measurement when "RTParam\_Fsel" = 0 (the number of transitions on "counter\_out" is for illustration only)

#### 4.1.5 Transmitter

The output power of the power amplifier is programmable on four values with the register "RTParam\_Tpow" (see the Configuration register section below), as shown in the table below, where RFOP values are given in Electrical Specifications section.

| RTParam_Tpow | Output power |
|--------------|--------------|
| 0 0          | RFOP1        |
| 0 1          | RFOP2        |
| 1 0          | RFOP3        |
| 11           | RFOP4        |

Table 8: output power settings

The degree of filtering of the baseband data prior to the modulation of the LO carrier frequency is programmable via the RTParam\_Filter register:

- the input bit stream is directly applied to the frequency synthesizer without any pre-filtering (RTParam\_Filter=0)
- the input bit stream is pre-filtered before being applied to the frequency synthesizer; with this filtering, each edge of the bit stream is linearly smoothed with a staircase transition (RTParam\_Filter=1)

This is illustrated in Figure 6, where DATAIN is the input bit stream to be transmitted:





Figure 6: Modulation without and with pre-filtering

The characteristic of the smoothing filter is the ratio  $t_{rise}/t_{bit}$ . The value of this ratio is programmable with the register "RTParam\_Stair", as illustrated in Table 9:

| FSParam_Stair | t <sub>rise</sub> /t <sub>bit</sub> |
|---------------|-------------------------------------|
| 0             | 10 %                                |
| 1             | 20 %                                |

| Table  | 9: | Smoothina  | filter |
|--------|----|------------|--------|
| i ubio | σ. | onnoouning |        |

#### 4.1.6 Pattern recognition

XE1202A TrueRF<sup>™</sup> includes a pattern recognition function. When "ADParam\_Pattern" (see the Configuration register section below) is set to "1" pattern recognition is enabled, providing that the bit synchronizer is also enabled. With the pattern recognition function enabled, the demodulated data is compared with a pattern stored in the "Pattern" register. The length of this pattern can be 8, 16, 24, or 32 bits, as defined by "ADParam\_Psize". When comparing the streams 0, 1, 2, or 3 errors, as defined by "ADParam\_Psize" can be allowed to detect a match. The PATTERN output is driven by the output of this comparator. It is "high" when a match is detected, otherwise "low".

When the feature is disabled, the PATTERN output is set to "low".

#### 4.1.7 Frequency synthesizer

The exact frequency step of the frequency synthesizer can be obtained from the following equation:

FSTEP = FXTAL / 77 824.

As an example, if FXTAL is exactly 39 MHz, FSTEP = 501.13 Hz.

Mode (MODE[2:0] = 000), CLKOUT is disabled.

XE1202A TrueRF<sup>™</sup>

When the "RTParam\_Clkout" bit is set high, FXTAL is frequency divided by 4, 8, 16, or 32, depending on the value wof register "ADParam\_Clkfreq" (see the Configuration register section below), and made available as CLKOUT, for use as clock signal for an MCU or external circuitry. If the reference frequency is 39 MHz, the available output frequency of CLKOUT is 1.22, 2.44, 4.87, or 9.75 MHz, respectively. When the XE1202A TrueRF™ is in Sleep

### 5 Serial Interface Definition, Principles of Operation

### 5.1 Serial Control Interface

#### 5.1.1 General description

A 3-wire bi-directional bus (SCK, SI, SO) is used to program the XE1202A TrueRF<sup>™</sup> and read data from it. SCK and SI are input signals, for example generated by a microcontroller. SO is an output signal controlled by the XE1202A TrueRF<sup>™</sup>. In write mode, at the falling edge of the SCK signal, the logic data on the SI line is written into an internal shift register. In read mode, at the rising edge of the SCK signal, the data on the SO line becomes valid and should be sampled at the next falling edge of SCK.

The signal /EN must be low during the complete write and read sequences. In write mode the actual content of the configuration register is updated at the rising edge of the /EN signal. Before this, the new data is stored in temporary registers whose content does not affect the transceiver settings.

#### 5.1.2 Write sequence

The time diagram of a write sequence is illustrated in Figure 7 below. This sequence is initiated when a Start condition is detected, defined by the SI signal being set to "0" during a period of SCK. The next bit is a read/write (R/W) bit which should be "0" to indicate a write operation. The next 5 bits are the address of the control register A[4:0] to be accessed, MSB first. Then the next 8 bits contain the data to be written in the register. The sequence ends with 2 stop bits set to "1". The data on SI should change at the rising edges of SCK, and is sampled at the falling edge of SCK. After the 2 stop bits, the data transfer is terminated, even if the SI line stays at "1". After this the SI line should be at "1" for at least one clock cycle on SCK before a new write or read sequence can start. This mode of operation allows data to be written to multiple registers without the need to alter the status of EN.

The maximum frequency of SCK is 1 MHz. The minimum clock pulse width is 0.5us. Set-up and hold time for SI on the falling edge of SCK is 200 ns, over the operating supply and temperature range.



Figure 7: Write sequence into configuration register

#### 5.1.3 Read sequence

The time diagram of a read sequence is illustrated in Figure 8. The sequence is initiated when a Start condition is detected, defined by the SI signal being set to "0" during a period of SCK. The next bit is a read/write (R/W) bit which should be "1" to indicate a read operation. The next 5 bits are the address of the control register A[4:0] to be accessed, MSB first. The data from the register is then output on the SO pin.

The data becomes valid at the rising edges of SCK and should be sampled at the falling edge of SCK. After this the data transfer is terminated. The SI line must stay high for at least one clock cycle on SCK to start a new write or read sequence. The maximum current drive on SO is 2 mA for a supply voltage of 2.7 V, and the maximum load is CLop, as defined in the Electrical Specifications.



When the serial interface is not used for read or write operations, both SCK and SI should be set to "1". Note that except in read mode, SO is set to "0" and cannot be configured in a high-impedance mode.

#### 5.2 Configuration and Status registers

XE1202A TrueRF<sup>™</sup> has a series of configuration registers programmable through the serial control interface described above. Their details are listed in Table 10 below. The size of these registers is 1, 2, 3, or 4 bytes. Their byte address is a 5 bit address, A[4:0]. In addition, there is one register, DataOut, from which users can read various transceiver status information.

| Name    | Size      | Byte Address | Description                        |  |
|---------|-----------|--------------|------------------------------------|--|
| RTParam | 2 x 8 bit | 00000        | Receiver and transmitter           |  |
|         | 2 × 0 5   | 00001        | parameters registers               |  |
| FSParam | 3 x 8 bit | 00010        | Frequency parameters               |  |
|         |           | 00011        |                                    |  |
|         |           | 00100        |                                    |  |
| DataOut | 1 x 8 bit | 00101        | Transceiver data register          |  |
| ADParam | 2 x 8 bit | 00110        | Additional parameters              |  |
|         |           | 00111        |                                    |  |
| Pattern | 4 x 8 bit | 01000        | Reference pattern for the "pattern |  |
|         |           | 01001        | recognition" function              |  |
|         |           | 01010        |                                    |  |
|         |           | 01011        |                                    |  |

Table 10: Configuration registers

All the bits that are referred to as "reserved" in this section should be set to "0" during write operations.

#### 5.2.1 RTParam configuration register

| Name          | Bits | Byte Address | Description                    |
|---------------|------|--------------|--------------------------------|
| RTParam_Rmode | 7    | 00000        | Receiver modes:                |
|               |      |              | 0 -> A-mode (high sensitivity) |
|               |      |              | 1 -> B-mode (high linearity)   |
| RTParam_Bits  | 6    | 00000        | Bit synchronizer on/off:       |
|               |      |              | 0 -> off; 1 -> on              |
| RTParam_RSSI  | 5    | 00000        | RSSI on/off:                   |
|               |      |              | 0 -> off; 1 -> on              |
| RTParam_FEI   | 4    | 00000        | FEI on/off:                    |
|               |      |              | 0 -> off; 1 -> on              |



# XE1202A TrueRF™

## WIRELESS AND SENSING PRODUCTS

| w DataShe | Name           | Bits | Byte Address | Description                                                                                                 |
|-----------|----------------|------|--------------|-------------------------------------------------------------------------------------------------------------|
| W.Dataone | RTParam_BW     | 3-2  | 00000        | Bandwidth of the BB filter:<br>0 0 -> 10 kHz<br>0 1 -> 20 kHz<br>1 0 -> 40 kHz<br>1 1 -> 200 kHz            |
|           | RTParam_Tpow   | 1-0  | 00000        | Transmitter output power:<br>0 0 -> 0 dBm<br>0 1 -> 5 dBm<br>1 0 -> 10 dBm<br>1 1 -> 15 dBm                 |
|           | RTParam_Osc    | 7    | 00001        | Source for the reference frequency:<br>0 -> on-chip crystal oscillator<br>1 -> external signal              |
|           | RTParam_WBB    | 6    | 00001        | Receiver wake-up type selection<br>0 -> "Boost" power up sequence<br>1 -> Standard power-up sequence        |
| •         | RTParam_Filter | 5    | 00001        | Pre-filtering of bit stream in transmitter mode:<br>0 -> no filtering; 1 -> filtering                       |
|           | RTParam_Fsel   | 4    | 00001        | FEI mode:<br>0 -> FEI_Demodulator<br>1 -> FEI_Correlator                                                    |
|           | RTParam_Stair  | 3    | 00001        | Rise and fall time when<br>RTParam_Filter = 1:<br>0 -> 10 % of bit duration<br>1 -> 20 % of bit duration    |
|           | RTParam_Modul  | 2    | 00001        | Modulation switch:<br>0 -> modulation enabled;<br>1 -> modulation disabled                                  |
|           | RTParam_RSSR   | 1    | 00001        | RSSI range:<br>0 -> low range; 1 -> high range                                                              |
|           | RTParam_Clkout | 0    | 00001        | CLKOUT enable:<br>0 -> CLKOUT disabled<br>1 -> CLKOUT enabled (equal to<br>FXTAL divided by 4, 8, 16 or 32) |

Table 11: RTParam configuration register



### 5.2.2 FSParam configuration register

| Name         | Bits       | Byte Address   | Description                                                            |
|--------------|------------|----------------|------------------------------------------------------------------------|
| FSParam Band | 7-6        | 00010          | Frequency band:                                                        |
| _            |            |                | 0 0 -> not valid                                                       |
|              |            |                | 0 1 -> 433 – 435 MHz                                                   |
|              |            |                | 1 0 -> 868 – 870 MHz                                                   |
|              |            |                | 1 1 -> 902 – 928 MHz                                                   |
| FSParam_Dev  | 5-3        | 00010          | Frequency deviation:                                                   |
|              |            |                | 0 0 0 -> 5 kHz                                                         |
|              |            |                | 0 0 1 -> 10 kHz                                                        |
|              |            |                | 0 1 0 -> 20 kHz                                                        |
|              |            |                | 0 1 1 -> 40 kHz                                                        |
|              |            |                | 1 0 0 -> 100 kHz                                                       |
| FSParam_BR   | 2-0        | 00010          | Bit rate:                                                              |
|              |            |                | 0 0 0 -> 4.8 kbits/s                                                   |
|              |            |                | 0 0 1 -> 9.6 kbits/s                                                   |
|              |            |                | 0 1 0 -> 19.2 kbits/s                                                  |
|              |            |                | 0 1 1 -> 38.4 kbits/s                                                  |
|              |            |                | 1 0 0 -> 76.8 kbits/s                                                  |
|              |            |                | others -> not valid                                                    |
| FSParam_Freq | 7-0<br>7-0 | 00011<br>00100 | LO frequency in 2's-complement representation:                         |
|              |            |                | $000 \rightarrow f_{LO} = middle of the range$                         |
|              |            |                | $0XX \rightarrow f_{LO} =$ higher than the middle of the range         |
|              |            |                | $1XX \rightarrow f_{LO} =$ lower than the middle of the range          |
|              |            |                | MSB = bit 7 of byte at pos. 00011<br>LSB = bit 0 of byte at pos. 00100 |
|              |            |                | See example below                                                      |

Table 12: FSParam configuration register

Table 13 below provide an example of LO frequency setting in FSParam\_Freq:

| Byte<br>00011 | Address                          | Byte Address<br>00100 |                 | LO frequency<br>Note: FXTAL = 39.0 MHz                                                                                                                                                                     |  |
|---------------|----------------------------------|-----------------------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Bit 7         | Bit 0                            | Bit 7                 | Bit 0           |                                                                                                                                                                                                            |  |
| 0000          | 00000                            | 00000000              |                 | F0, where F0 depends on the selected<br>frequency band (see FSParam_Band)<br>F0 = 434.0 MHz for the 433-435 MHz band<br>F0 = 869.0 MHz for the 868-870 MHz band<br>F0 = 915.0 MHz for the 902-928 MHz band |  |
| 0000          | 00000                            | 0000001               |                 | F0 + 500 Hz                                                                                                                                                                                                |  |
| 0000          | 00000000 0000010 F0 + 2 * 500 Hz |                       | F0 + 2 * 500 Hz |                                                                                                                                                                                                            |  |
| 111           | 11111                            | 11111111              |                 | F0 – 500 Hz                                                                                                                                                                                                |  |
| 111           | 11111                            | 11111110              |                 | F0 – 2 * 500 Hz                                                                                                                                                                                            |  |

| Table  | 13: LO | Frequency  | settina |
|--------|--------|------------|---------|
| 1 0010 | 10. 20 | 1109401109 | county  |

### 5.2.3 DataOut register

| Name                                    | Bits | Byte Address | Description                                                                                                                       |
|-----------------------------------------|------|--------------|-----------------------------------------------------------------------------------------------------------------------------------|
| DataOut_RSSI                            | 7-6  | 00101        | RSSI output:<br>$0 \ 0 \ ->$ lowest level<br>$0 \ 1 \ -> 2^{nd}$ level<br>$1 \ 0 \ -> 3^{rd}$ level<br>$1 \ 1 \ ->$ bighest level |
| DataOut_FEI<br>When<br>RTParam_Fsel = 0 | 7-0  | 00101        | FEI output:<br>Output of the up/down counter in<br>2's-complement representation<br>MSB = bit 7                                   |
| DataOut_FEI<br>When<br>RTParam_Fsel = 1 | 5-4  | 00101        | FEI output:<br>0 0 -> frequency OK<br>1 0 -> frequency too low<br>1 1 -> frequency too high                                       |

Table 14: DataOut register

#### 5.2.4 ADParam configuration register

| Name            | Bits | Byte Address | Description                                             |
|-----------------|------|--------------|---------------------------------------------------------|
| ADParam_Pattern | 7    | 00110        | Pattern recognition enable:<br>0 -> Disabled            |
|                 |      |              | 1 -> Enabled                                            |
| ADParam_Psize   | 6-5  | 00110        | Size of reference pattern recognition word:             |
|                 |      |              | 0 0 -> 8 bits                                           |
|                 |      |              | 0 1 -> 16 bits                                          |
|                 |      |              | 1 0 -> 24 bits                                          |
|                 |      |              | 1 1 -> 32 bits                                          |
| ADParam_Ptol    | 4-3  | 00110        | Number of tolerated errors for the pattern recognition: |
|                 |      |              | 0 0 -> 0 error                                          |
|                 |      |              | 0 1 -> 1 error                                          |
|                 |      |              | 1 0 -> 2 errors                                         |
|                 |      |              | 1 1 -> 3 errors                                         |
| ADParam_Clkfreq | 2-1  | 00110        | Frequency of CLKOUT:                                    |
|                 |      |              | 0 0 -> 1.22 MHz (div. ratio: 32)                        |
|                 |      |              | 0 1 -> 2.44 MHz (div. ratio: 16)                        |
|                 |      |              | 1 0 -> 4.87 MHz (div. ratio: 8)                         |
|                 |      |              | 1 1 -> 9.75 MHz (div. ratio: 4)                         |
| ADParam IQA     | 0    | 00110        | IQ amplifiers enable:                                   |
|                 |      |              | 0 -> Disabled                                           |
|                 |      |              | 1 -> Enabled                                            |
| ADParam_Res1    | 7    | 00111        | Reserved. Should be set to "0"                          |
| ADParam_Invert  | 6    | 00111        | Inversion of the Rx output data:                        |
|                 |      |              | 0 -> non-inverted data                                  |
|                 |      |              | 1 -> inverted data                                      |



# XE1202A TrueRF<sup>™</sup>

|  | Name            | Bits | Byte Address | Description                                                                                                                                                                                                                                                  |
|--|-----------------|------|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|  | ADParam_RegBW   | 5    | 00111        | Baseband filter bandwidth<br>regulation:<br>0 -> Enabled<br>1 -> Disabled                                                                                                                                                                                    |
|  | ADParam_Regfreq | 4    | 00111        | Periodicity of baseband filter<br>bandwidth regulation:<br>0 -> only at start-up of the receiver<br>1 -> every 60 seconds whilst<br>receiver enabled                                                                                                         |
|  | ADParam_Regcond | 3    | 00111        | Regulation process of the baseband<br>filter bandwidth according to the<br>selected bandwidth:<br>0 -> regulation restarted each time<br>the bandwidth is changed<br>1 -> no regulation when                                                                 |
|  | ADParam_WBBcond | 2    | 00111        | <ul> <li>bandwidth is changed</li> <li>Boosting process of the baseband filter according to the selected bandwidth:</li> <li>0 -&gt; boosting restarted each time the bandwidth is changed</li> <li>1 -&gt; no boosting when bandwidth is changed</li> </ul> |
|  | ADParam_Xsel    | 1    | 00111        | Selection of the XOSC load<br>capacitance mode:<br>0 -> CLop + C0 = 15 pF<br>1 -> CLop + C0 = 11 pF (low-current<br>mode)                                                                                                                                    |
|  | RESERVED        | 0    | 00111        | RESERVED                                                                                                                                                                                                                                                     |

Table 15: ADParam configuration register

#### 5.2.5 Pattern register

The pattern register may be used to automatically detect the reception of a user-defined pattern and asserts the PATTERN signal for one bit duration. In this register, a reference pattern length of 8, 16, 24, or 32 bits (see ADParam\_Psize parameter) may be defined. The first byte of the pattern is always stored at byte address A[4:0] (= 01000). If defined, the second and subsequent byte(s) are stored at address A[4:0] = 01001, and so on.

The MSB of the reference pattern is always bit 7 of the address 01000 and the LSB is bit 0 of address 01000, 01001, 01010, or 01011 if the pattern length is 8, 16, 24, or 32 bits, respectively.

Comparing the demodulated data, the first bit received of the last word (or second, third or fourth from last word, depending upon the value stored in the ADParam\_Psize register) is compared with bit 7 (the MSB) of byte address 01000. The last bit received is compared with bit 0 (the LSB) in the Pattern register.

| Name    | Bits | Byte Address                     | Description                                                                                                           |
|---------|------|----------------------------------|-----------------------------------------------------------------------------------------------------------------------|
| Pattern | 7-0  | 01000<br>01001<br>01010<br>01011 | 1 <sup>st</sup> byte of the reference pattern<br>2 <sup>nd</sup> byte<br>3 <sup>rd</sup> byte<br>4 <sup>th</sup> byte |

Table 16: Pattern register addresses

WTable 17 below shows an example of pattern recognition with a 32-bit pattern:

| Byte<br>01000 | Address | Byte Ado<br>0100           | dress<br>1 | Byte Ad<br>010 <sup>2</sup> | ldress<br>10 | Byte Ad<br>0101 | dress<br>I 1 |
|---------------|---------|----------------------------|------------|-----------------------------|--------------|-----------------|--------------|
| Bit 7         | Bit 0   | Bit 7                      | Bit 0      | Bit 7                       | Bit 0        | Bit 7           | Bit 0        |
| 100           | 10011   | 10101010                   |            | 10010011                    |              | 10101010        |              |
| 101 100       | 10011   | 10101010                   |            | 10010011                    |              | 10101010        | •            |
|               |         | previous bi<br>demodulator | its from   |                             |              | last bit receiv | /ed          |

Table 17: Pattern recognition example (32-bit)

Table 18 below shows an example of pattern recognition with an 8-bit pattern.

| Byte<br>01000  | Address                 | Byte Ad<br>010 | ldress<br>01 | Byte Address<br>01010 |       | Byte Address<br>01011 |       |
|----------------|-------------------------|----------------|--------------|-----------------------|-------|-----------------------|-------|
| Bit 7          | Bit 0                   | Bit 7          | Bit 0        | Bit 7                 | Bit 0 | Bit 7                 | Bit 0 |
| 100            | 010011                  | XXXXXXXX       |              | XXXXXXXX              |       | xxxxxxx               |       |
| 101 100        | 10011 👞                 |                |              |                       |       |                       |       |
| previou<br>dem | s bits from<br>odulator | last bit re    | eceived      |                       |       |                       |       |

Table 18: Pattern recognition example (8-bit)

#### 5.2.6 Supplementary configuration

Configuration settings to optimize device performance under certain operation conditions are described in Table 19 below:

| Name       | Bits | Byte Address | Description                                                                                                                |
|------------|------|--------------|----------------------------------------------------------------------------------------------------------------------------|
| TParam_BW  | 2    | 10011        | Bandwidth decoding map:                                                                                                    |
|            |      |              | Baseband filter bandwidth<br>(RTParam_BW):                                                                                 |
|            |      |              | 0 -> default values:                                                                                                       |
|            |      |              | RTParam_BW(1:0) = 00 => 10 kHz                                                                                             |
|            |      |              | RTParam_BW(1:0) = 01 => 20 kHz                                                                                             |
|            |      |              | RTParam_BW(1:0) = 10 => 40 kHz                                                                                             |
|            |      |              | RTParam_BW(1:0) = 11 => 200 kHz                                                                                            |
|            |      |              | 1 -> new values:                                                                                                           |
|            |      |              | $RIParam_BW(1:0) = 00 => 14.3 \text{ kHz}$                                                                                 |
|            |      |              | $RTParam_BW(1:0) = 01 => 28.5 \text{ KHz}$                                                                                 |
|            |      |              | RTParam_BW(1:0) = $10 = 200.7$ KHz<br>RTParam_BW(1:0) = $11 = > 100$ kHz                                                   |
| TParam_HPF | 5-3  | 10110        | Cut-off frequency of the HPF stages<br>allowing to cancel the DC and low-<br>frequency offsets in the baseband<br>circuit: |
|            |      |              | 0 0 0 -> 660 Hz (default value)                                                                                            |
|            |      |              | 0 0 1 -> 1.48 kHz                                                                                                          |
|            |      |              | 0 1 0 -> 1.75 kHz                                                                                                          |
|            |      |              | 0 1 1 -> 1.96 kHz                                                                                                          |
|            |      |              | 1 0 0 -> 2.55 kHz                                                                                                          |
|            |      |              | 1 0 1 -> 3.34 kHz                                                                                                          |
|            |      |              | 1 1 0 -> 5.11 kHz                                                                                                          |
|            |      |              | 1 1 1 -> 10.2 kHz                                                                                                          |

Table 19: Supplementary configuration

Using TParam\_BW allows intermediate bandwidths to be accessed; these additional bandwidths can be selected to optimize the sensitivity and the selectivity of the applications for which the signal bandwidth is different from the 4 default filter bandwidths.

The wake-up time of the receiver may be reduced by increasing the cut-off frequency of the HPF stages. This is accomplished by changing the value of TParam\_HPF.

Note that the selected cut-off frequency should be less than  $(\Delta f - (BR/2))$  to avoid sensitivity degradation.

#### 5.3 Operating Modes

The XE1202A TrueRF<sup>™</sup> has 4 main operating modes as set by the MODE[2:0] inputs as illustrated in Table 20 below. Switching between modes is only possible when the /EN signal is low. The actual change will be applied to the transceiver upon the rising edge of the /EN signal.

Over the operating supply and temperature range, set-up and hold time for MODE[2:0] on the rising edge of /EN is 200 ns, while the negative pulse duration on /EN is 2 µs minimum. Please refer to Figure 9:



# XE1202A TrueRF<sup>™</sup>

WIRELESS AND SENSING PRODUCTS

| eet4UMODE[2:0] | ХХХ                     |   | YXY                         | -<br>- |
|----------------|-------------------------|---|-----------------------------|--------|
| EN             |                         | 1 |                             | —      |
|                | Transceiver in Mode XXX |   | <br>Transceiver in Mode YXY | _      |

Figure 9: Switching mode sequence

| Name             | MODE(2:0) | Description                                                 |
|------------------|-----------|-------------------------------------------------------------|
| Sleep mode       | 000       | -                                                           |
| Standby mode     | 001       | Xtal oscillator enabled                                     |
| Receiver mode    | 100       | Xtal oscillator, Frequency synthesizer, Receiver enabled    |
| Transmitter mode | 111       | Xtal oscillator, Frequency synthesizer, Transmitter enabled |

Table 20: XE1202A Main operating modes

Three additional operating modes are defined and should be used when the transceiver is switched from the standby mode to the receiver or transmitter mode. These additional operating modes are illustrated in Table 21 below.

| Name             | MODE(2:0) | Description                                                           |  |  |
|------------------|-----------|-----------------------------------------------------------------------|--|--|
| Receiver mode    | 010       | Xtal oscillator, Baseband enabled (first step)                        |  |  |
|                  | 011       | Xtal oscillator, Frequency synthesizer, Baseband enabled (first step) |  |  |
| Transmitter mode | 110       | Xtal oscillator, Frequency synthesizer enabled                        |  |  |

Table 21: XE1202A Additional operating modes

The power up sequence from sleep to receiver mode is selected by setting the RTParam\_WBB parameter to "0". The sequence is described in Table 22 below:

| Mode = 000 | Mode = 001                        | Mode = 010                                    | Mode = 011                                                                                                | Mode = 100                                                                                                             | Mode=001                        |
|------------|-----------------------------------|-----------------------------------------------|-----------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------|---------------------------------|
| - Sleep    | - Xtal<br>oscillator<br>enenabled | - Baseband<br>- Xtal<br>oscillator<br>enabled | <ul> <li>Frequency<br/>synthesizer</li> <li>Baseband</li> <li>Xtal oscillator</li> <li>enabled</li> </ul> | <ul> <li>RF Front End</li> <li>Frequency synthesizer</li> <li>Baseband</li> <li>Xtal oscillator<br/>enabled</li> </ul> | - Xtal<br>oscillator<br>enabled |
|            | ≥TS_OS                            | ≥TS_BBR                                       | ≥TS_FS                                                                                                    | ≥TS_BB2                                                                                                                |                                 |

Received data valid

Table 22: Power up sequence from Standby to Receive Mode

WIRELESS AND SENSING PRODUCTS

итес

\*\*\*The typical current consumption values during the power-up sequence from Standby to Receive Mode are shown in Table 23 as follows:

|           |           |          |           | 14.0 mA    |   |  |
|-----------|-----------|----------|-----------|------------|---|--|
|           |           |          | 11.5 mA   |            |   |  |
|           |           | 3.0 mA   |           |            |   |  |
|           | 0.85 mA   |          |           |            |   |  |
| <1 uA     |           | · ·      |           | l          |   |  |
| Mode= 000 | Mode= 001 | Mode=010 | Mode =011 | Mode = 100 |   |  |
|           | ≥TS_OS    | ≥TS_BBR  | ≥TS_FS    | ≥TS_BB2    |   |  |
|           |           |          |           |            | 1 |  |

Table 23: Typical current consumption profile during the power up sequence from Standby to Receive Mode

The power up sequence from sleep to transmit mode is described in Table 24:

|            |                                 |                                                                                        | Transr                                                            | nission                |                                 |
|------------|---------------------------------|----------------------------------------------------------------------------------------|-------------------------------------------------------------------|------------------------|---------------------------------|
| Mode = 000 | Mode = 001                      | Mode = 110                                                                             | Mode =111                                                         |                        | Mode=001                        |
| - Sleep    | - Xtal<br>oscillator<br>enabled | <ul> <li>Frequency<br/>synthesizer</li> <li>Xtal<br/>oscillator<br/>enabled</li> </ul> | - Power Amplifier<br>- Frequency synthesizer<br>- Xtal<br>enabled | <b>∢</b><br>oscillator | - Xtal<br>oscillator<br>enabled |
|            | ≥TS_OS                          | ≥TS_FS                                                                                 | ≥TS_TR                                                            |                        |                                 |

Table 24: Standard power up sequence from Standby to Transmit Mode

#### 5.4 Transmitted Data Interface

When in transmit mode (MODE[2:0] = 111), the DATAIN signal is used as input for the on-chip modulator. DATAIN is not sampled, so the bit duration should match the bit rate setting of the receiver. Whenever XE1202A TrueRF<sup>TM</sup> are used on both sides of the communication link, the bit rate should be one of those defined in Table 4 (BR). In this case the bit rate error should be less than 5 % compared to the specified value.



Figure 10: DATAIN timing

#### 5.5 Received Data Interface

The outputs of the receiver are the two signals DATAOUT and DCLK. When the bit "RTParam\_Bits" is "1", the bit synchronizer is turned on, and the two output signals are respectively the output NRZ bit stream and the sampling clock. The value of DATAOUT is valid at the rising edge of DCLK (see Figure 11 on next page):



# XE1202A TrueRF<sup>™</sup>

WIRELESS AND SENSING PRODUCTS



Figure 11: DATAOUT timing

When "RTParam\_Bits" is "0", the bit synchronizer is turned off, and the signal DATAOUT is the output of the demodulator. In this case DCLK is not used and its value is set to "low". The maximum current drive on DATAOUT and DCLK is 2 mA @ 2.7 V, the maximum load is CLop.

#### 5.6 Pattern Recognition Interface

When this feature is enabled, the incoming NRZ bit stream is compared with a pattern stored in the "Pattern" register. The PATTERN output (active-low) is driven by the output of this comparator and is synchronized by DCK. It is asserted when a match is detected, otherwise negated (please see Figure 12, below). Changes occur at the rising edge of DCK.



Figure 12: Pattern Recognition timing

When the feature is disabled, the PATTERN output is always negated. The maximum current drive on PATTERN is 2 mA @ 2.7 V, the maximum load is CLop.

#### 5.7 Clock Output Interface

CLKOUT is a clock signal at 1.22, 2.44, 4.87, or 9.75 MHz, depending on user-programming. When the XE1202A TrueRF<sup>™</sup> is in Sleep Mode (MODE[2:0] = 000) or when "RTParam\_Clkout" is low, this clock is disabled.

#### 5.8 Default settings at power-up

Upon power-up all RTParam, FSParam, ADParam and Pattern registers are set to 00H.

At power-up, the XE1202A TrueRF<sup>™</sup> is in Standby mode, which means that the Xtal oscillator is enabled; additionally a clock signal at 1.22 MHz (reference frequency divided by 32) is present at CLKOUT. However, internally, RTParam\_Clkout is low, which means that if the configuration register remains unaltered, the clock signal at CLKOUT will be disabled on the first rising edge of /EN; in addition, at the first rising edge of /EN, the circuit will be put in the mode corresponding to the status of the signals at MODE(2:0) inputs. Thus, to keep the circuit in Standby mode and the clock signal present on CLKOUT, RTParam\_Clkout has to be set high during the first communication through the 3-wire bus, and the MODE(0) has to be set high before the first rising edge of /EN.



www.DataSheet4U.con

### 6 Application Information

This section provides details of the recommended component values for the frequency dependant blocks of the XE1202A TrueRF<sup>™</sup>. Note that these values are dependent upon circuit layout and PCB structure, and that decoupling components have been omitted for clarity.

#### 6.1 Receiver matching network

The schematic of the matching network at the input of the receiver is given Figure 13 below (for a source impedance of 50  $\Omega$ ).



Figure 13: Receiver matching network

The typical recommended values for the external components are given in Table 25:

| Name | 434 MHz      | 868 MHz      | 915 MHz       |
|------|--------------|--------------|---------------|
| CR1  | 1.5 pF ± 5 % | 1.2 pF ± 5 % | 0.82 pF ± 5 % |
| CR2  | 1.5 pF ± 5 % | 1.5 pF ± 5 % | 0.82 pF ± 5 % |
| CR3  | NC           | NC           | NC            |
| LR1  | 100 nH ± 5 % | 27 nH ± 5 %  | 27 nH ± 5 %   |

Table 25: External Matching Components

#### 6.2 Transmitter matching network

The optimum load impedances for 15 dBm output power at the three main frequencies are given in Table 26:

|                 | 434 MHz | 868 MHz  | 915 MHz  |
|-----------------|---------|----------|----------|
| PA optimum load | 66 — 5j | 66 + 14j | 64 + 13j |

Table 26: Optimum load impedance versus frequency



# XE1202A TrueRF<sup>™</sup>

#### RELESS AND SENSING PRODUCTS W

The Smith charts in Figure 14 and Figure 15 below show curves of output power versus load impedance when the wwhighest output level is selected (15 dBm mode):



Figure 14: Output power versus load impedance at 868 MHz





RELESS AND SENSING PRODUCTS

The schematic of the recommended matching network at the output of the transmitter is given in Figure 16 below.



Figure 16: Transmitter output network

| Name | Typical Value<br>for 434 MHz | Typical Value<br>for 869 MHz | Typical Value<br>for 915 MHz | Tolerance |
|------|------------------------------|------------------------------|------------------------------|-----------|
| CT1  | 6.8 pF                       | 1.5 pF                       | 1.8 pF                       | ± 5 %     |
| CT2  | 1.0 pF                       | 0.56 pF                      | NC                           | ± 5 %     |
| CT3  | 22 pF                        | 15 pF                        | 33 pF                        | ± 5 %     |
| CT4  | 6.8 pF                       | 3.3 pF                       | 3.3 pF                       | ± 5 %     |
| CT5  | 4.7 pF                       | 2.2 pF                       | 2.2 pF                       | ± 5 %     |
| LT1  | 33 nH                        | 39 nH                        | 47 nH                        | ± 5 %     |
| LT2  | 22 nH                        | 10 nH                        | 10 nH                        | ± 5 %     |
| LT3  | 22 nH                        | 8.2 nH                       | 8.2 nH                       | ± 5 %     |

The typical component values of this matching circuit are given Table 27 below:

Table 27: Matching circuit component values

#### 6.3 VCO tank

The tank of the VCO is implemented with an inductor in parallel with an (optional) capacitor. The recommended values for these components are given in Table 28 below:

| Name | 434 MHz     | 869 MHz      | 915 MHz      |
|------|-------------|--------------|--------------|
| LR1  | 39 nH ± 2 % | 6.8 nH ± 2 % | 5.6 nH ± 2 % |
| CR1  | NC          | NC           | NC           |

| Table 28: | VCO tan | k component | values |
|-----------|---------|-------------|--------|
|-----------|---------|-------------|--------|

In order to optimize the tuning range of the VCO, the value of the inductance should be as high as possible and external capacitance must be avoided if possible. It is recommended that the PCB layout includes two 'footprints' in order to place two inductances in parallel; this enables the tank of the VCO to be centered more precisely.



#### 6.4 Loop filter of the frequency synthesizer

The loop filter of the frequency synthesizer is shown in Figure 17 below:



Figure 17: Loop filter of the frequency synthesizer

The recommended values for the external components are given in the following table:

| Name | 434 MHz       | 869 MHz       | 915 MHz       |
|------|---------------|---------------|---------------|
| CL1  | 22 nF ± 10 %  | 22 nF ± 10 %  | 22 nF ± 10 %  |
| CL2  | 1 nF ± 5 %    | 1 nF ± 5 %    | 1 nF ± 5 %    |
| RL1  | 0.56 kΩ ± 5 % | 0.47 kΩ ± 5 % | 0.47 kΩ ± 5 % |

| Table 29: loop fil | ter component values |
|--------------------|----------------------|
|--------------------|----------------------|

#### Reference crystal for the frequency synthesizer 6.5

For narrow band applications, (lowest frequency deviation and the narrowest baseband filter), the crystal for reference oscillator of the frequency synthesizer should have characteristics as shown in Table 30:

| Name                  | Description                       | Min. value | Typ. Value    | Max. value |
|-----------------------|-----------------------------------|------------|---------------|------------|
| Fs                    | Nominal frequency                 | -          | 39.0 MHz      | -          |
|                       |                                   |            | (fundamental) |            |
| CL                    | Load capacitance for fs (on-chip) | -          | 8 pF (*)      | -          |
| Rm                    | Motional resistance               | -          | -             | 40 Ω       |
| Cm                    | Motional capacitance              | -          | -             | 30 fF      |
| C0                    | Shunt capacitance                 | -          | -             | 7 pF (*)   |
| ∆fs(0)                | Calibration tolerance at 25 °C    | -          | -             | 10 ppm     |
| $\Delta fs(\Delta T)$ | Stability over temperature range  | -          | -             | 10 ppm     |
|                       | (-40 °C to 85 °C)                 |            |               |            |
| $\Delta fs(\Delta t)$ | Aging tolerance in first 5 years  | -          | -             | 5 ppm      |

Table 30: Recommended crystal characteristics

(\*) The on-chip oscillator is implemented in two selectable versions: the first for CL = 8 pF and C0 = 7 pF, and the second for CL = 8 pF and C0 = 3 pF; the latter will allow larger amplitude for the internal signal with slightly lower power consumption.

The electrical specifications given in Section 3.2.2 are valid provided the crystal satisfies the specifications given in Table 30.

For less demanding applications (wider signal bandwidth and/or reduced temperature range), it is possible to use a crystal with larger values for  $\Delta fs(0)$ ,  $\Delta fs(\Delta T)$ , and/or  $\Delta fs(\Delta t)$ . In this case  $f_{OFFSET}$  + BWssb should be lower than BBW, where  $f_{OFFSET}$  is the offset (error) from the carrier frequency (the sum of  $\Delta fs(0)$ ,  $\Delta fs(\Delta T)$ , and/or  $\Delta fs(\Delta t)$ ),



# XE1202A TrueRF<sup>™</sup>

BWssb is the single side-band bandwidth of the signal, and BBW is the single side-band bandwidth of the base-weband filter:<sup>4U.com</sup>

The XE1202A TrueRF<sup>TM</sup> can be used with a  $3^{rd}$  overtone reference crystal operating on its  $3^{rd}$  harmonic at 39.00 MHz. Note however that:

- the oscillator start-up time is higher than in fundamental mode,
- an extra 1.5 k 16 k $\Omega$  resistor has to be placed in parallel with the crystal. In this case, the crystal should have C<sub>L</sub> = 8 to 10 pF, Rm < 60  $\Omega$ , C0 < 7 pF.



RELESS AND SENSING PRODUCTS

#### **Packaging information** 7

XE1202A TrueRF<sup>™</sup> is assembled in a 44-lead LQFP package as shown in Figure 18





Figure 18: Package pinning and dimensions



www.DataSheet4U.com

#### © Semtech 2005

All rights reserved. Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner. The information presented in this document does not form part of any quotation or contract, is believed to be accurate and reliable and may be changed without notice. No liability will be accepted by the publisher for any consequence of its use. Publication thereof does not convey nor imply any license under patent or other industrial or intellectual property rights. Semtech. assumes no responsibility or liability whatsoever for any failure or unexpected operation resulting from misuse, neglect improper installation, repair or improper handling or unusual physical or electrical stress including, but not limited to, exposure to parameters beyond the specified maximum ratings or operation outside the specified range.

SEMTECH PRODUCTS ARE NOT DESIGNED, INTENDED, AUTHORIZED OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT APPLICATIONS, DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF SEMTECH PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE UNDERTAKEN SOLELY AT THE CUSTOMER'S OWN RISK. Should a customer purchase or use Semtech products for any such unauthorized application, the customer shall indemnify and hold Semtech and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs damages and attorney fees which could arise.

#### **Contact Information**

Semtech Corporation Wireless and Sensing Products Division 200 Flynn Road, Camarillo, CA 93012 Phone (805) 498-2111 Fax : (805) 498-3804