

**Dual N-Channel MOSFET** 

## **General Description**

The WSD3055GDN56 is the highest performance SGT Dual N-Channel MOSFET with extreme high cell density, which provide excellent  $R_{DS(ON)}$  and gate charge for most of the synchronous buck converter applications.

The WSD3055GDN56 meet the RoHS and Green Product requirement, 100%  $E_{AS}$  guaranteed with full function reliability approved.

#### **Features**

- 100% UIS Tested.
- Reliable and Rugged
- Lead Free and Green Devices Available (RoHS Compliant)

#### **Product Summery**

| BV <sub>DSS</sub> | R <sub>DS(ON)</sub> | I <sub>D</sub> |
|-------------------|---------------------|----------------|
| 30V               | 5.5mΩ               | 45A            |

# **Applications**

- Power Management for Industrial DC/DC Converters
- Ldeal for high-frequency switching and synchronous rectification

#### **DFN5\*6-8L Pin Configuration**



# **Absolute Maximum Ratings** (T<sub>A</sub>=25°C, Unless Otherwise Noted)

| Symbol                          | Parameter                              |                       | Rating     | Units                                  |  |
|---------------------------------|----------------------------------------|-----------------------|------------|----------------------------------------|--|
| V <sub>DS</sub>                 | Drain-Source Voltage                   |                       | 30         | V                                      |  |
| V <sub>GS</sub>                 | Gate-Source Voltage                    |                       | ±20        | \[ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ |  |
| . 7                             | Out time and Desire Outstand           | T <sub>C</sub> =25°C  | 45         |                                        |  |
| I <sub>D</sub> <sup>7</sup>     | Continuous Drain Current               | T <sub>C</sub> =100°C | 30         | Α                                      |  |
| I <sub>DM</sub> <sup>3</sup>    | Pulse Drain Current                    |                       | 90         |                                        |  |
| P <sub>D</sub> <sup>2</sup>     | Power Dissipation T <sub>C</sub> =25°C |                       | 27         | W                                      |  |
| I <sub>AS</sub> <sup>3</sup>    | Single pulse Avalanche Current         |                       | 60         | А                                      |  |
| E <sub>AS</sub> <sup>3</sup>    | Single pulse Avalanche Energy L=0.5mH  |                       | 90         | mJ                                     |  |
| T <sub>STG</sub>                | Storage Temperature Range              |                       | -55 to 150 | - °C                                   |  |
| TJ                              | Operating Junction Temperature Range   |                       | -55 to 150 |                                        |  |
| D 14                            | Thermal Desistance Junction to Ambient | t≤10s                 | 30         |                                        |  |
| R <sub>θJA</sub> <sup>1,4</sup> | Thermal Resistance-Junction to Ambient | Steady State          | 60.5       | °C/W                                   |  |
| R <sub>θJC</sub>                | Thermal Resistance-Junction to Case    |                       | 3.1        |                                        |  |

**Dual N-Channel MOSFET** 

#### Electrical Characteristics (T<sub>J</sub>=25°C, Unless Otherwise Noted)

| Symbol              | Parameter                         | Conditions                                   | Min. | Тур. | Max. | Units |  |
|---------------------|-----------------------------------|----------------------------------------------|------|------|------|-------|--|
| BV <sub>DSS</sub>   | Drain-Source Breakdown Voltage    | V <sub>GS</sub> =0V , I <sub>D</sub> =250μA  | 30   |      |      | V     |  |
|                     |                                   | V <sub>GS</sub> =10V , I <sub>D</sub> =20A   |      | 5.5  | 6.3  |       |  |
| R <sub>DS(ON)</sub> | Static Drain-Source On-Resistance | T <sub>J</sub> =125°C                        |      | 11   |      | mΩ    |  |
|                     |                                   | $V_{GS}$ =4.5V , $I_{D}$ =15A                |      | 6.0  | 7.4  |       |  |
| $V_{GS(th)}$        | Gate Threshold Voltage            | $V_{GS}=V_{DS}$ , $I_D=250\mu A$             | 1.0  | 1.4  | 2.0  | V     |  |
|                     | Drain Sayman Lankama Cymrant      | V <sub>DS</sub> =30V , V <sub>GS</sub> =0V   |      |      | 1.0  |       |  |
| I <sub>DSS</sub>    | Drain-Source Leakage Current      | T <sub>J</sub> =55°C                         |      |      | 5.0  | μA    |  |
| I <sub>GSS</sub>    | Gate-Source Leakage Current       | $V_{DS}$ =0V , $V_{GS}$ =±10V                |      |      | ±100 | nA    |  |
| 9 <sub>fs</sub>     | Forward Transconductance          | $V_{DS}$ =5V , $I_{D}$ =20A                  |      | 30   |      | S     |  |
| $R_G$               | Gate Resistance                   | f=1.0MHz                                     | 1.0  | 2.0  | 3.0  | Ω     |  |
| $Q_g$               | Total Gate Charge (10V)           |                                              |      | 15   |      |       |  |
| $Q_{gs}$            | Gate-Source Charge                | $V_{DS}$ =15V , $V_{GS}$ =10V , $I_{D}$ =20A |      | 2.9  |      | nC    |  |
| $Q_{gd}$            | Gate-Drain Charge                 |                                              |      | 2.1  |      |       |  |
| T <sub>d(on)</sub>  | Turn-On Delay Time                |                                              |      | 6.5  |      |       |  |
| T <sub>r</sub>      | Rise Time                         | $V_{DD}$ =5V , $V_{GS}$ =10V , $I_{D}$ =20A  |      | 2.5  |      | no    |  |
| T <sub>d(off)</sub> | Turn-Off Delay Time               | $R_{l} = 1\Omega$ , $R_{GEN} = 3\Omega$      |      | 17   |      | ns    |  |
| T <sub>f</sub>      | Fall Time                         |                                              |      | 2.3  |      |       |  |
| C <sub>iss</sub>    | Input Capacitance                 |                                              |      | 780  |      |       |  |
| C <sub>oss</sub>    | Output Capacitance                | $V_{DS}$ =15V , $V_{GS}$ =0V , $f$ =1.0MHz   |      | 220  |      | pF    |  |
| C <sub>rss</sub>    | Reverse Transfer Capacitance      |                                              |      | 15.3 |      |       |  |

#### **Diode Characteristics**

| Symbol                      | Parameter                 | Conditions                               | Min. | Тур. | Max. | Units |
|-----------------------------|---------------------------|------------------------------------------|------|------|------|-------|
| I <sub>S</sub> <sup>7</sup> | Continuous Source Current |                                          |      |      | 45   | Α     |
| V <sub>SD</sub>             | Diode Forward Voltage     | V <sub>GS</sub> =0V , I <sub>S</sub> =1A |      | 0.7  | 1.2  | V     |
| t <sub>rr</sub>             | Reverse Recovery Time     | I <sub>E</sub> =20A , di/dt=500A/µs      |      | 10   |      | ns    |
| Q <sub>rr</sub>             | Reverse Recovery Charge   | 1 <sub>F</sub> -20A , αι/αι-300A/μs      |      | 19   |      | nC    |

#### Note:

- 1. The value of R<sub>BJA</sub> is measured with the device mounted on 1in² FR-4 board with 2oz. Copper, in a still air environment with T<sub>A</sub>=25°C. The Power dissipation P<sub>DSM</sub> is based on R<sub>BJA</sub> t≤ 10s and the maximum allowed junction temperature of 150°C. The value in any given application depends on the user's specific board design.
- 2. The power dissipation P<sub>D</sub> is based on T<sub>J(MAX)</sub>=150°C, using junction-to-case thermal resistance, and is more useful in setting the upper dissipation limit for cases where additional heatsinking is used.
- 3. Single pulse width limited by junction temperature  $T_{J(MAX)}$ =150°C.
- 4. The  $R_{\theta JA}$  is the sum of the thermal impedance from junction to case  $R_{\theta JC}$  and case to ambient.
- 5. The static characteristics in Figures 1 to 6 are obtained using  $<300\mu s$  pulses, duty cycle 0.5% max.
- 6. These curves are based on the junction-to-case thermal impedance which is measured with the device mounted to a large heatsink, assuming a maximum junction temperature of T<sub>J(MAX)</sub>=150°C. The SOA curve provides a single pulse rating.
- 7. The maximum current rating is package limited.
- 8. These tests are performed with the device mounted on 1 in<sup>2</sup> FR-4 board with 2oz. Copper, in a still air environment with T<sub>A</sub>=25°C.
- 9. The maximum current rating is silicon limited



## **Typical Characteristics**



Figure 1 Output Characteristics



Figure 2 Transfer Characteristics



Figure 3 Rdson- Drain Current



Figure 4 Rdson-Junction Temperature



Figure 5 Gate Charge



Figure 6 Source- Drain Diode Forward





30 25 Power Dissipation (W) 20 15 10 5 0 0 75 100 125 150 T<sub>J</sub>-Junction Temperature(°C)

Figure 7 Capacitance vs Vds

Figure 9 Power De-rating





Figure 8 Safe Operation Area

Figure 10 Current De-rating



Figure 11 Normalized Maximum Transient Thermal Impedance

Page 4 Rev 3.0: Jun. 2025 www.winsok.net



# **Packaging information**



| SYMBOLS |           | MILLIMETERS |      |  |
|---------|-----------|-------------|------|--|
|         | MIN.      | NOM.        | MAX. |  |
| Α       | 0.90      | 1.05        | 1.20 |  |
| b       | 0.35      | 0.40        | 0.50 |  |
| С       | 0.20      | 0.25        | 0.35 |  |
| D       | 4.90      | 5.05        | 5.20 |  |
| D1/D2   | 1.51      | 1.61        | 1.71 |  |
| d       | 0.50      | 0.60        | 0.70 |  |
| E       | 6.00      | 6.15        | 6.30 |  |
| E1      | 5.60      | 5.75        | 5.90 |  |
| E2      | 3.47      | 3.57        | 3.67 |  |
| е       | 1.27 BSC. |             |      |  |
| Н       | 0.48      | 0.58        | 0.68 |  |
| K       | 1.17      | 1.27        | 1.37 |  |
| L       | 0.64      | 0.74        | 0.84 |  |
| L1/L2   | 0.20 REF. |             |      |  |
| θ       | 8°        | 10°         | 12°  |  |
| M       | 0.08 REF. |             |      |  |
| N       | 0         | - 0.15      |      |  |
| 0       | 0.25 REF. |             |      |  |
| Р       | 1.28 REF. |             |      |  |





**Dual N-Channel MOSFET** 

#### **Attention**

- 1, Any and all Winsok power products described or contained herein do not have specifications that can handle applications that require extremely high levels of reliability, such as life–support systems, aircraft's control systems, or other applications whose failure can be reasonably expected to result in serious physical and/or material damage. Consult with your Winsok power representative nearest you before using any Winsok power products described or contained herein in such applications.
- 2, Winsok power assumes no responsibility for equipment failures that result from using products at values that exceed, even momentarily, rated values (such as maximum ratings, operating condition ranges, or other parameters) listed in products specifications of any and all Winsok power products described or contained herein.
- 3, Specifications of any and all Winsok power products described or contained herein stipulate the performance, characteristics, and functions of the described products in the independent state, and are not guarantees of the performance, characteristics, and functions of the described products as mounted in the customer's products or equipment. To verify symptoms and states that cannot be evaluated in an independent device, the customer should always evaluate and test devices mounted in the customer's products or equipment.
- 4, Winsok power Semiconductor CO., LTD. strives to supply high–quality high–reliability products. However, any and all semiconductor products fail with some probability. It is possible that these probabilistic failures could give rise to accidents or events that could endanger human lives that could give rise to smoke or fire, or that could cause damage to other property. When designing equipment, adopt safety measures so that these kinds of accidents or events cannot occur. Such measures include but are not limited to protective circuits and error prevention circuits for safe design, redundant design, and structural design.
- 5, In the event that any or all Winsok power products (including technical data, services) described or contained herein are controlled under any of applicable local export control laws and regulations, such products must not be exported without obtaining the export license from the authorities concerned in accordance with the above law.
- 6, No part of this publication may be reproduced or transmitted in any form or by any means, electronic or mechanical, including photocopying and recording, or any information storage or retrieval system, or otherwise, without the prior written permission of Winsok power Semiconductor CO., LTD.
- 7, Information (including circuit diagrams and circuit parameters) herein is for example only; it is not guaranteed for volume production. Winsok power believes information herein is accurate and reliable, but no guarantees are made or implied regarding its use or any infringements of intellectual property rights or other rights of third parties.
- 8, Any and all information described or contained herein are subject to change without notice due to product/technology improvement, etc. When designing equipment, refer to the "Delivery Specification" for the Winsok power product that you Intend to use.
- 9, this catalog provides information as of Sep.2014. Specifications and information herein are subject to change without notice.