WD90C31 High Performance VGA Controller **WESTERN DIGITAL** 9000-2613 # Copyright © 1992 Western Digital Corporation All rights reserved Information furnished by Western Digital Corporation is believed to be accurate and reliable. However, no responsibility is assumed by Western Digital Corporation for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Western Digital Corporation. Western Digital Corporation reserves the right to change specifications at any time without notice. Western Digital is a registered trademark of Western Digital Corporation. All other marks mentioned herein belong to their respective companies. Western Digital Corporation Western Digital Plaza, 8105 Irvine Center Drive, Irvine, CA 92718 For Service and Literature, call: (714) 932-4900 |--| | Section | Title Pag | e | |---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------| | 1.0 | 1.1 Features 1.2 General Description 1.2.1 Hardware Cursor | 1<br>1<br>2<br>2 | | 2.0 | WD90C31 ARCHITECTURE | 3 | | 3.0 | 3.1 CPU And BIOS ROM Interface 3.2 DRAM Interface 3.3 Video Interface 3.4 Clock Interface | 444455 | | 4.0 | CIONAL DECORPTION | 7 | | 5.0 | ABSOLUTE MAXIMUM RATINGS | ) | | 6.0 | AC TIMING CHARACTERISTICS | Į | | 7.0 | WD90C31 REGISTERS 7.1 General Registers 7.1.1 Miscellaneous Output Register, Read Port = 3CCH, Write Port = 3C2H 33 | 5 | | | 7.1.3 Input Status Register 1, Read Only Port = 3?AH | | | | Write Port = 3?AH 7.2 Sequencer Registers 7.2.1 Sequencer Index Register, Read/Write Port = 3C4H 7.2.2 Reset Register, Read/Write Port = 3C5H, Index = 00H 7.2.3 Clocking Mode Register, Read/Write Port = 3C5H, Index = 01H 38 | 3 | | | 7.2.4 Map Mask Register, Read/Write Port = 3C5H, Index = 02H | ) | | | 7.2.6 Memory Mode Register, Read/Write Port = 3C5H, Index = 04H 40 | | | Section | Title | | | Page | |---------|-------|--------|---------------------------------------------------------------------------|-------| | | 7.3 | CRT Co | ontroller Registers | . 42 | | | | 7.3.1 | CRT Register Index, Read/Write Port = 3?4H | . 42 | | | | 7.3,2 | Horizontal Total Register, Read/Write Port = 3?5H, Index = 00H . | . 42 | | | | 7.3.3 | Horizontal Display Enable End Register, Read/Write Port = 375H, Index 01H | | | | | 7.3.4 | Start Horizontal Blanking Register, Read/Write Port = 3?5H, Index = 02H | | | | | 7.3.5 | End Horizontal Blanking, Read/Write Port = 3?5H, Index = 03H | | | | | 7.3.6 | Start Horizontal Retrace Pulse Register, Read/Write Port = 3?5H, | | | | | 7.3.7 | Index = 04H | . 43 | | | | | Index = 05H | . 43 | | | | 7.3.8 | Vertical Total Register, Read/Write Port = 3?5H, Index = 06H | . 43 | | | | 7.3.9 | Overflow Vertical Register, Read/Write Port = 3?5H, Index = 07H | . 44. | | | | 7.3.10 | Preset Row Scan Register, Read/Write Port = 375H, Index = 08H | . 44 | | | | 7.3.11 | Maximum Scan Line Register, Read/Write Port = 3?5H, Index = 09H | . 45 | | | | 7.3.12 | Block Cursor Start Register, Read/Write Port = 3?5H, Index = 0AH | . 45 | | | - | 7.3.13 | Block Cursor End Register, Read/Write Port = 3?5H, | | | | | 7.3.14 | Index = 0BH | . 46 | | | | 7.0.14 | Index = 0CH | . 46 | | | | 7.3.15 | Start Address Low Register, Read/Write Port = 3?5H, Index = 0DH | . 46 | | | | 7.3.16 | Block Cursor Location High Register, Read/Write Port = 3?5H, Index = 0EH | | | | | 7,3.17 | Block Cursor Location Low Register, Read/Write Port = 3?5H, | | | | | 7.3.18 | Index = 0FH | . 47 | | | | 7.0.10 | Index = 10H | . 47 | | | | 7.3.19 | Vertical Retrace End Register, Read/Write Port = 3?5H, Index = 11H | . 47 | | | | 7.3.20 | Vertical Display Enable End Register, Read/Write Port = 3?5H, Index = 12H | | | | | 7.3.21 | Offset Register, Read/Write Port = 3?5H, Index = 13H | 48 | | | | 7.3.22 | - · · · · · · · · · · · · · · · · · · · | . 48 | | | | 7.3.23 | Start Vertical Blank Register, Read/Write Port = 3?5H, | . 40 | | | | 7.0.20 | Index =15H | . 49 | | | | 7.3.24 | End Vertical Blank Register, Read/Write Port = 3?5H, Index = 16H | . 49 | | | | 7.3.25 | CRT Mode Control Register, Read/Write Port = 3?5H, Index = 17H | . 49 | | | | 7.3.26 | Line Compare Register, Read/Write Port = 3?5H, Index = 18H | . 51 | | | | | | | | | | | · · · · · · · · · · · · · · · · · · · | 30031 | |--------|-------|--------|--------------------------------------------------------------------------------------------------------------|---------------| | ection | Title | | | Page | | | 7.4 | Graphi | cs Controller Registers | . 51 | | | | 7.4.1 | Graphics Index Register, Read/Write Port = 3CEH | | | | | 7,4,2 | Set/Reset Register, Read/Write Port = 3CFH, Index = 00H | | | | | 7.4.3 | Enable Set/Reset Register, Read/Write Port = 3CFH, Index = 01H | | | | | 7.4.4 | Color Compare Register, Read/Write Port = 3CFH, Index = 02H | | | | | 7.4.5 | Data Rotate Register, Read/Write Port = 3CFH, Index = 03H | | | | | 7.4.6 | Read Map Select Register, Read/Write Port = 3CFH, Index = 04H | | | | | 7.4.7 | Graphics Mode Register, Read/Write Port = 3CFH, Index = 05H | | | | | 7.4.8 | Miscellaneous Register, Read/Write Port = 3CFH, Index = 06H | . 55 | | | | 7.4.9 | Color Don't Care Register, Read/Write Port = 3CFH, Index = 07H | | | | | 7.4.10 | Bit Mask Register, Read/Write Port = 3CFH, Index = 08H | | | | 7.5 | | e Controller Registers | | | | | 7.5.1 | Attribute Index Register, Read/Write Port = 3C0H | | | | | 7.5.2 | Palette Registers, Read Port = 3C1H, Write Port = 3C0H. | . <b>3</b> /. | | | | | Index 00-0FH | 57 | | | | 7.5.3 | Attribute Mode Control Register, Read Port = 3C1H, | | | | | | Write Port = 3C0H, Index = 10H | 57 | | | | 7.5.4 | Overscan Color Register, Read Port = 3C1H, Write Port = 3C0H, | • | | | | | Index = 11H | 58 | | | | 7.5.5 | Color Plane Enable Register, Read Port = 3C1H, Write Port = 3C0H, | | | | | | Index = 12H | . 58 | | | | 7.5.6 | Horizontal Pel Panning Register, Read Port = 3C1H, Write Port = 3C | | | | | | Index = 13H | 59 | | | | 7.5.7 | Color Select Register, Read Port = 3C1H, Write Port = 3COH, | | | | 7.6 | 0 | Index = 14H | | | | 7.0 | 7.6.1 | tibility Registers | 60. | | | | 7.0.1 | Hercules/MDA Mode Control Register, MDA Operation Write Only<br>Port = 3B8H | - | | | | 7.6.2 | | | | | | 7.6.3 | | | | | | 7.6.4 | Enable Mode Register Port 388H | 61 | | | | 7.6.5 | Hercules Compatibility Register, Write Only Port = 3BFH Color CGA Operation Register, Write Only Port = 3D8H | | | | | 7.6.6 | | | | | | 7.6.7 | | | | | | 7.6.8 | CRT Status Register, MDA Operation, Read Only Port = 3BAH | 63 | | | | 7.6.9 | CRT Status Register, CGA Operation, Read Only Port = 3DAH | 64 | | | 7.7 | | AT&T/M24 Register, Write Only Port = 3DEH | | | | 1.1 | | 31 PR Registers | 65 | | | | 7.7.1 | Address Offset Registers PROA And PROB | | | | | 7.7.2 | PR1 - Memory Size, Read/Write Port = 3CFH, Index = 0BH | 66 | | | | 7.7.3 | PR2-Video Select Register, Read/Write Port = 3CFH, | | | | | | Index = OCH | 70 | 7.7.4 7.7.5 WD90C31 CRT Controller Register Locking . PR3 - CRT Lock Control Register, Read/Write Port = 3CFH, 71 72 T-52-33-45 | 7.7.6 PR4 - Video Control Register, Read/Write Port = 3CFH, Index = 0EH | Section | Title | | | Da | na. | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|-------|----------------|------------------------------------------------------------------|-------|------| | 7.7.7 PR5 - General Purpose Status Bits, Read/Write Port = 3CFH, Indox = 0FH Indox = 0FH 7.7.8 PR10 Unlock, PR14-PR11 Read/Write Port = 375H, Index = 29H 7.7.9 PR11 EGA Switches, Read/Write Port = 375H, Index = 28H 7.7.10 PR12 Scratch Pad, Read/Write Port = 375H, Index = 2BH 7.7.11 PR13 Interlace H/2 End, Read/Write Port = 375H, Index = 2DH 7.7.12 PR14 Interlace H/2 End, Read/Write Port = 375H, Index = 2DH 7.7.13 PR15 Miscellaneous Control 1, Read/Write Port = 375H, Index = 2DH 1.0 Index = 2FH 7.7.14 PR16 Miscellaneous Control 2, Read/Write Port = 375H, Index = 2FH 1.0 Index = 2FH 1.0 Index = 2FH 1.0 Index = 30H 1.0 Index = 30H 1.0 Index = 30H 1.0 Index = 3FH 1. | | | 7.7.6 | | | .ge | | Index = 0FH | | | 777 | | • , | 73 | | 7.7.8 PR10 Unlock, PR1A-PR11 Read/Write Port = 375H, Index = 29H 74 7.7.9 PR11 EGA Switches, Read/Write Port = 375H, Index = 2AH 75 7.7.10 PR12 Scratch Pad, Read/Write Port = 375H, Index = 2BH 76 7.7.11 PR13 Interlace H/2 Start, Read/Write Port = 375H, Index = 2DH 76 7.7.12 PR14 Interlace H/2 End, Read/Write Port = 375H, Index = 2DH 76 7.7.13 PR15 Miscellaneous Control 1, Read/Write Port = 375H, Index = 2DH 77 7.7.14 PR16 Miscellaneous Control 2, Read/Write Port = 375H, Index = 2FH 77 7.7.15 PR17 Miscellaneous Control 3, Read/Write Port = 375H, Index = 30H 77 7.7.16 PR18 CRTC Vertical Timing Overflow, Read/Write Port = 375H, Index = 3EH 80 7.7.17 PR19 Video Signature Analyzer Control Read/Write Port = 375H, Index = 3FH 81 7.7.18 PR1A Shadow Register Control, Read/Write Port = 375H, Index = 3PH 81 7.7.19 PR20 Unlock Sequencer Extended Registers, Read/Write Port = 375H, Index = 3DH 81 7.7.20 PR20 Unlock Sequencer Extended Registers, Read/Write Port = 375H, Index = 3DH 81 7.7.21 PR22 Scratch Pad Register, Read/Write Port = 3C5H, Index = 4B 82 7.7.22 PR23 Scratch Pad Register, Read/Write Port = 3C5H, Index = 7H 82 7.7.23 PR30 Memory Interface, Write Buffer and FIFO Control Register, Read/Write Port = 3C5H, Index = 9H 82 7.7.24 PR31 System Interface Control, Read/Write Port = 3C5H, Index = 9H 82 7.7.25 PR32 Miscellaneous Control 4, Read/Write Port = 3C5H, Index = 9H 82 7.7.26 PR32 Miscellaneous Control 4, Read/Write Port = 3C5H, Index = 11H, Reset State = 00 7.7.26 PR32 Miscellaneous Control 4, Read/Write Port = 3C5H, Index = 12H, Reset State = 00 7.7.27 PR34 Video Memory Mapping Register, Read/Write Port = 3C5H, Index = 13H 85 7.7.28 PR35 USRO, USR1 Output Select Register, Read/Write Port = 3C5H, Index = 14H 86 7.7.81 AT Mode Setup, Enable, Write Only Port 46E8H (Also at Port 56E8H, 66E8H, 76E8H) 7.82 Setup Mode Video Enable (AT and Micro Channel Modes) | | | | | | | | 7.7.9 PR11 EGA Switches, Read/Write Port = 375H, Index = 2AH 7.7.10 PR12 Scratch Pad, Read/Write Port = 375H, Index = 2BH 7.7.11 PR13 Interlace H/2 Start, Read/Write Port = 375H, Index = 2DH 7.7.12 PR14 Interlace H/2 End, Read/Write Port = 375H, Index = 2DH 7.7.13 PR15 Miscellaneous Control 1, Read/Write Port = 375H, Index = 2DH 7.7.14 PR16 Miscellaneous Control 2, Read/Write Port = 375H, Index = 2EH 7.7.15 PR17 Miscellaneous Control 3, Read/Write Port = 375H, Index = 30H 7.7.16 PR18 CRTC Vertical Timing Overflow, Read/Write Port = 375H, Index = 3EH 7.7.17 PR19 Video Signature Analyzer Control Read/Write Port = 375H, Index = 3EH 7.7.18 PR14 Shadow Register Control, Read/Write Port = 375H, Index = 3DH 7.7.19 PR20 Unlock Sequencer Extended Registers, Read/Write Port 305H, Index = 3DH 7.7.19 PR21 Display Configuration Status and Scratch Pad Bits Register, Bits 74 Read/Write Bits 3:0, Read Only Port 305H, Index = 7H 7.7.21 PR22 Scratch Pad Register, Read/Write Port = 3C5H, Index = 9H 7.7.22 PR23 Scratch Pad Register, Read/Write Port = 3C5H, Index = 9H 7.7.23 PR30 Memory Interface, Write Buffer and FIFO Control Register, Read/Write Port = 3C5H, Index = 1H, Index = 11H, Reset State = 00 7.7.24 PR31 System Interface Control, Read/Write Port = 3C5H, Index = 11H, Reset State = 00 7.7.25 PR32 Miscellaneous Control 4, Read/Write Port = 3C5H, Index = 11H, Reset State = 00 7.7.26 PR32 Miscellaneous Control 4, Read/Write Port = 3C5H, Index = 12H, Reset State = 00 7.7.26 PR32 Miscellaneous Control 4, Read/Write Port = 3C5H, Index = 13H 7.7.27 PR34 Video Memory Mapping Register, Read/Write Port = 3C5H, Index = 13H 7.7.28 PR35 USRO, USR1 Output Select Register, Read/Write Port = 3C5H, Index = 13H 7.7.29 PR35 USRO, USR1 Output Select Register, Read/Write Port = 3C5H, Index = 15H 7.8 Internal I/O Ports 7.8.1 AT Mode Setup, Enable, Write Only Port 46E8H 7.8.2 Setup Mode Video Enable (AT and Micro Channel Modes) | | | 7.7.8 | | •. | | | 7.7.10 PR12 Scratch Pad, Read/Write Port = 375H, Index = 2BH 7.7.11 PR13 Interlace H/2 Start, Read/Write Port = 375H, Index = 2CH 7.7.12 PR14 Interlace H/2 End, Read/Write Port = 375H, Index = 2DH 7.7.13 PR15 Miscellaneous Control 1, Read/Write Port = 375H, Index = 2DH 7.7.14 PR16 Miscellaneous Control 2, Read/Write Port = 375H, Index = 2FH 7.7.15 PR17 Miscellaneous Control 3, Read/Write Port = 375H, Index = 30H 7.7.16 PR18 CRTC Vertical Timing Overflow, Read/Write Port = 375H, Index = 30H 7.7.17 PR19 Video Signature Analyzer Control Read/Write Port = 375H, Index = 3FH 7.7.18 PR1A Shadow Register Control, Read/Write Port = 375H, Index = 3FH 7.7.19 PR20 Unlock Sequencer Extended Registers, Read/Write Port 3C5H, Index = 6H, (Reset State = Locked) 7.7.20 PR21 Display Configuration Status and Scratch Pad Bits Register, Bits 7:4 Read/Write Bits 3:0, Read Only Port 3C5H, Index = 7H 7.7.21 PR22 Scratch Pad Register, Read/Write Port = 3C5H, Index = 9H 7.7.22 PR23 Scratch Pad Register, Read/Write Port = 3C5H, Index = 9H 7.7.23 PR30 Memory Interface, Write Buffer and FIFO Control Register, Read/Write Port = 3C5H, Index 10H 7.7.24 PR31 System Interface Control, Read/Write Port = 3C5H, Index = 11H, Reset State = 00 7.7.25 PR32 Miscellaneous Control 4, Read/Write Port = 3C5H, Index = 12H, Reset State = 00 7.7.26 PR33 DRAM Timing and Zero Wait State Control Register, Read/Write Port = 3C5H, Index = 13H 7.7.27 PR34 Video Memory Mapping Register, Read/Write Port = 3C5H, Index = 14H 7.7.28 PR35 USRO, USR1 Output Select Register, Read/Write Port = 3C5H, Index = 15H 7.8.1 Index = 15H 7.8.2 Setup Mode Video Enable (AT and Micro Channel Modes) | | | | PR11 FGA Switches Read/Write Port = 375H Index = 29H | • | | | 7.7.11 PR13 Interlace H/2 Start, Read/Write Port = 375H, Index = 2CH 76 7.7.12 PR14 Interlace H/2 End, Read/Write Port = 375H, Index = 2DH 76 7.7.13 PR15 Miscellaneous Control 1, Read/Write Port = 375H, Index = 2EH | | | | | • | | | 7.7.12 PR14 Interlace H/2 End, Read/Write Port = 3?5H, Index = 2DH 76 7.7.13 Miscellaneous Control 1, Read/Write Port = 3?5H, Index = 2EH | | | | | • | | | 7.7.13 PR15 Miscellaneous Control 1, Read/Write Port = 375H, Index = 2EH | | | | | • | | | Index = 2EH | | • | | | • . | 76 | | 7.7.14 PR16 Miscellaneous Control 2, Read/Write Port = 3?5H, Index = 2FH | | | 7.7.13 | | | 77 | | Index = 2FH | | | 7714 | | • | " | | 7.7.15 PR17 Miscellaneous Control 3, Read/Write Port = 3?5H, Index = 30H | • | | <i>(./.</i> 14 | | | 70 | | Index = 30H | | | 7715 | | • | 1.5 | | 7.7.16 PR18 CRTC Vertical Timing Overflow, Read/Write Port = 3?5H, Index = 3EH | | | 7.7.10 | | | 80 | | Index = 3EH | | | 7.7.16 | | • | - | | 7.7.17 PR19 Video Signature Analyzer Control Read/Write Port = 375H, Index = 3FH | | | ,,,,,, | · · · · · · · · · · · · · · · · · · · | | 80 | | Index = 3FH | | | 7.7.17 | | | | | 7.7.18 PR1A Shadow Register Control, Read/Write Port = 3?5H, Index = 3DH | | | | | | 81 | | Index = 3DH | - | | 7.7.18 | | | | | Read/Write Port 3C5H, Index = 6H, (Reset State = Locked) Read/Write Port 3C5H, Index = 7H Read/Write Bits 7:4 Read/Write Bits 3:0, Read Only Port 3C5H, Index = 7H Read/Write Bits 7:4 Read/Write Bits 3:0, Read Only Port 3C5H, Index = 7H Read/Write Port = 3C5H, Index = 8H Read/Write Port = 3C5H, Index = 9H Read/Write Port = 3C5H, Index = 9H Read/Write Port = 3C5H, Index = 9H Read/Write Port = 3C5H, Index = 9H Read/Write Port = 3C5H, Index = 10H Read/Write Port = 3C5H, Index = 11H, Reset State = 00 Read/Write Port = 3C5H, Index = 11H, Reset State = 00 Read/Write Port = 3C5H, Index = 12H, Reset State = 00 Read/Write Port = 3C5H, Index = 12H, Reset State = 00 Read/Write Port = 3C5H, Index = 13H Read/Write Port = 3C5H, Index = 13H Read/Write Port = 3C5H, Index = 14H Read/Write Port = 3C5H, Index = 14H Read/Write Port = 3C5H, Index = 14H Read/Write Port = 3C5H, Index = 15H | | | | | | 81 | | 7.7.20 PR21 Display Configuration Status and Scratch Pad Bits Register, Bits 7:4 Read/Write Bits 3:0, Read Only Port 3C5H, Index = 7H | | | 7.7.19 | | | | | Bits 7:4 Read/Write Bits 3:0, Read Only Port 3C5H, Index = 7H | | | | Read/Write Port 3C5H, Index = 6H, (Reset State = Locked) | | 81 | | 7.7.21 PR22 Scratch Pad Register, Read/Write Port = 3C5H, Index = 8H | | | 7.7.20 | PR21 Display Configuration Status and Scratch Pad Bits Register, | | | | 7.7.22 PR23 Scratch Pad Register, Read/Write Port = 3C5H, Index = 9H 7.7.23 PR30 Memory Interface, Write Buffer and FIFO Control Register, Read/Write Port = 3C5H, Index 10H 7.7.24 PR31 System Interface Control, Read/Write Port = 3C5H, Index = 11H, Reset State = 00 7.7.25 PR32 Miscellaneous Control 4, Read/Write Port = 3C5H, Index = 12H, Reset State = 00 7.7.26 PR33 DRAM Timing and Zero Wait State Control Register, Read/Write Port = 3C5H, Index = 13H 7.7.27 PR34 Video Memory Mapping Register, Read/Write Port = 3C5H, Index = 14H 7.7.28 PR35 USR0, USR1 Output Select Register, Read/Write Port = 3C5H, Index = 15H 86 7.8 Internal I/O Ports 7.8.1 AT Mode Setup, Enable, Write Only Port 46E8H (Also at Port 56E8H, 66E8H, 76E8H) 7.8.2 Setup Mode Video Enable (AT and Micro Channel Modes) | | | ÷ | Bits 7:4 Read/Write Bits 3:0, Read Only Port 3C5H, Index = 7H . | • | 82 | | 7.7.23 PR30 Memory Interface, Write Buffer and FIFO Control Register, Read/Write Port = 3C5H, Index 10H | | | 7.7.21 | PR22 Scratch Pad Register, Read/Write Port = 3C5H, Index = 8H | • | 82 | | Read/Write Port = 3C5H, Index 10H | | | 7.7.22 | PR23 Scratch Pad Register, Read/Write Port = 3C5H, Index = 9H | | 82 | | 7.7.24 PR31 System Interface Control, Read/Write Port = 3C5H, Index = 11H, Reset State = 00 | | | 7.7.23 | PR30 Memory Interface, Write Buffer and FIFO Control Register, | | | | Index = 11H, Reset State = 00 | | | | | į. | 82 | | 7.7.25 PR32 Miscellaneous Control 4, Read/Write Port = 3C5H, Index = 12H, Reset State = 00 | | | 7.7.24 | | | | | Index = 12H, Reset State = 00 | | | | | • | 83 | | 7.7.26 PR33 DRAM Timing and Zero Wait State Control Register, Read/Write Port = 3C5H, Index = 13H | | | 7.7.25 | | | | | Read/Write Port = 3C5H, Index = 13H | | | | | ٠ | 84 | | 7.7.27 PR34 Video Memory Mapping Register, Read/Write Port = 3C5H, Index = 14H | | | 7.7.26 | | | | | Read/Write Port = 3C5H, Index = 14H | | | | | • • . | 85 | | 7.7.28 PR35 USR0, USR1 Output Select Register, Read/Write Port = 3C5H, Index = 15H | | | 7.7.27 | | | | | Read/Write Port = 3C5H, Index = 15H | | | | | • | 86 | | 7.8 Internal I/O Ports | | | 7.7.28 | | | 00 | | 7.8.1 AT Mode Setup, Enable, Write Only Port 46E8H (Also at Port 56E8H, 66E8H, 76E8H) | | | | | • | | | (Also at Port 56E8H, 66E8H, 76E8H) | | 7.8 | | | • | 87 | | 7.8.2 Setup Mode Video Enable (AT and Micro Channel Modes) | | | 7.8.1 | | ٠ | | | | | | | | • | 8/ | | | | | 7.8.2 | | - | . פס | | Section | Title | | | •. | | | | , | | | Page | |---------|-------|--------------------------------------------------|-----|------|------|----|------|-----|-----|-------|------| | | 7.9 | Video RAMDAC Ports | | | | | | _ | | | . 87 | | | 7.10 | WD90C31 Configuration Register Bits CNF(18:0) . | • | | • .• | • | | • | • | • | . 88 | | 8.0 | HAR | DWARE CURSOR | | | • | ٠ | | | | | . 91 | | | 8.1 | Cursor Control Register, index 0 | | | | | | | | | | | | 8.2 | Cursor Pattern Address | • | • | | | | | | • | . 91 | | | | 8.2.1 Cursor Pattern Address Low, Index 1 | | | • | • | | . • | | • | . 92 | | | | 8.2.2 Cursor Pattern Address High, Index 2 | | | • • | | | | | •. | . 92 | | | 8.3 | Cursor Origin, Index 5 | | | | | | | | | | | | 8.4 | Cursor Display Position | | | • • | | , | | | | . 92 | | • | | 8.4.1 Cursor Display Position X, Index 6 | | | | | | • | | , | . 92 | | | | 8.4.2 Cursor Display Position Y, Index 7 | | | | • | | | | | . 92 | | | 8.5 | Cursor Color Registers | | | | | | | | | | | | | 8.5.1 Cursor Primary Color, Index 3 | • | • | | • | • | • . | | | . 93 | | | | 8.5.2 Cursor Secondary Color, Index 4 | | | | | | | | | | | | | 8.5.3 Cursor Auxiliary Color, Index 8 | • | | | ٠ | | • | * | | . 93 | | | 8.6 | Cursor Register Updates | | | | | | | | | . 93 | | | | 8.6.1 Cursor Address Mapping | | | | | | | | | | | | | 8.6.2 Two-Bit Cursor Pattern Format | .•. | | | ٠. | •., | • | | • | . 95 | | | | 8.6.2.1 Cursor Pattern - 2-Bit, 64 x 64 Cu | | | | | | | | | | | | | 8.6.2.2 Cursor Pattern - 2-Bit, 32 x 32 Cu | | | | | | | | | | | | | 8.6.3 Loading The Cursor Pattern | | | | | | | | | | | | | 8.6.4 Cursor Color Modes | | | | | | | | | | | | | 8.6.5 Compatibility Differences Between Hardware | Aı | nd S | Soft | wa | re ( | Сu | rsc | 10 | 96 | | | | 8.6.6 Cursor Plane Protection | • | • | • • | • | • | • | • | • | 96 | | 9.0 | | OWARE BITBLT | | | | | | | | | | | | 9.1 | Control And Status | | •, • | | | • | ě | • | | 97 | | | 9.2 | Source And Destination | | | | | | | | | | | | | 9.2.1 BITBLT Source Low, Index 2 | | | | | | | | | | | | | 9.2.2 BITBLT Source High, Index 3 | | | | | | | | | | | | | 9.2.3 BITBLT Destination Low, Index 4 | | | | | | | | | | | | | 9.2.4 BITBLT Destination High, Index 5 | • | | | •: | | | | | 100 | | | 9.3 | Address Mapping | | | | | | | | • 1 | 100 | | | | 9.3.1 Monochrome And Planar Modes | | | | | | | | • | 100 | | | | 9.3.2 Packed Modes | | | | | - | • | | • . • | 100 | | | 9.4 | Dimensions And Row Pitch | | | | | | | | | | | | | 9.4.1 BITBLT Dimension X, Index 6 | | | | | | | | | 101 | | | | 9.4.2 BITBLT Dimension Y, Index 7 | | | | | | | | | 101 | | | | 9.4.3 BITBLT Row Pitch, Index 8 | | | | | | | • | • • | | | | 9.5 | Foreground And Background Colors | | | | | | | • | • • | 102 | | | 9.6 | Map And Plane Mask | | | | | | | | | | | | 9.7 | Raster Operations | | | | • | | | | | 103 | | Section | Title | | Page | |---------|-------|----------------------------------------------------------------|------| | | 9.8 | Patterns | 103 | | | | 9.8.1 BITBLT Pattern Storage - Monochrome And Planar Modes | 104 | | | | 9.8.2 BITBLT Pattern Storage - Packed Modes | 104 | | | 9.9 | Monochrome To Color Expansion | 104 | | | 9.10 | Extracting Monochrome Data | 105 | | | 9.11 | Color Transparency | 105 | | | | 9.11.1 BITBLT Transparency Color, Index C | 105 | | | | 9.11.2 BITBLT Transparency Mask, Index D | 105 | | | 9.12 | Filled Rectangles | 106 | | | 9.13 | System Memory To Display Memory Operations | 106 | | | 9.14 | Display Memory To System Memory Operations | 106 | | | 9.15 | System Memory To Display Memory Transfers With Color Expansion | 107 | | 10.0 | EXTE | ENDED REGISTER ACCESS | 108 | | | 10.1 | Accessing Indexed Registers | 108 | | | 10.2 | Index Control Register Port 23C0H/23C1H | 108 | | | 10.3 | Interrupt Status Register, Index 0 | 109 | | | 10,0 | 10.3.1 Global Interrupt Map | 109 | | 11.0 | ADDI | ICATION AND PROGRAMMING NOTES | 110 | | 11.0 | 11.1 | Use Of The Hardware Cursor In 16-bit Per Color Mode | 110 | | | 11.2 | BITBLT In VGA Modes 4, 5, And 6 | 110 | | | 11.3 | BITBLT Operations In Text Mode | | | | 11.4 | Use Of BITBLT In 16-bit Per Color mode | 111 | | | 11.5 | Use Of BITBLT For Arbitrary Sized Patterns | 111 | | | 11.6 | Patterns Built On-screen | :111 | | | 11.7 | Use Of Patterns In Text Mode | 112 | | | 11.8 | Support For KANJI Characters | | | | • | | | | 12.0 | | MODE | 113 | | | 12.1 | EGA Mode Entry | 113 | | | 12.2 | EGA General Registers | 115 | | | | 12.2.1 Miscellaneous Output Register, Write Port = 3C2H | 115 | | | | 12.2.2 Input Status Register 0, Read Port = 3C2H | 115 | | | | 12.2.3 Input Status Register 1, Read Port = 3?AH | 115 | | | | 12.2.4 Feature Control Register, Write Port = 3?AH | 115 | | | 12.3 | Sequencer Registers, Port = 3C5H | 116 | | | | 12.3.1 Clocking Mode Register, Read/Write Index = 01H | 116 | | | | 12.3.2 Character Map Select Register, Read/Write Index = 03H | 116 | | | | 12.3.3 Memory Mode Register, Read/Wrte Index = 04H | 116 | | | 12.4 | | 117 | | | ÷ | 12.4.1 Index Register, Port = 3?4H | 117 | | | | 40 à 0 . Hadaanial Taisl Danistan Inday . 0011 | 447 | | Section | Title | | | | Page | |---------|--------------|---------------|---------------------------------------------------------------------------------|-------|-------| | | | 12.4.3 E | nd Horizontal Blanking Register, Index = 03H | | 117 | | | | 12.4.4 E | nd Horizontal Retrace Register, Index = 05H | | 117 | | | | 12.4.5 V | ertical Total Register, Index = 06H | | | | | | | RT Controller Overflow Register, Index = 08H | . , , | 117 | | | | 12.4.7 M | laximum Scan Line Register, Index = 09H | | 118 | | | | 12.4.8 C | ursor Start Register, Index = 0AH | | | | | | | ursor End Register, Index = 0BH | | 118 | | | | 12.4.10 | Vertical Retrace Start Register, Write Index = 10H | | 118 | | | | 12.4.11 | Vertical Retrace End Register, Write Index = 11H | • | 118 | | | | 12,4,12 | Underline Location Register, Index = 14H | • • | 118 | | | | 12.4.13 | End Vertical Blanking Register, Index = 16H | • • | 119 | | | | 12,4,14 | Mode Control Register, Index = 17H | • | 119 | | | 12.5 | Graphics C | controller Registers, Port = 3CFH | | 119 | | | | 12.5.1 R | ead Map Select Register, Read/Write Index = 04H | | 119 | | | • | | ode Register, Index = 05H | | 119 | | | 12.6 | Attribute Co | ontroller Registers, Ports = 3C0H/3C1H | • • | 119 | | | | 12.6.1 Pa | alette Registers, Read Port = 3C1H, Write Port = 3C0H,<br>dex = 00H - 0FH | | 119 | | | | 12,6.2 At | tribute Mode Control Register, Read Port = 3C1H, rite Port = 3C0H, Index = 10H | | 120 | | | | 12.6.3 O | verscan Color Register, Read Port = 3C1H, Write Port = 3C0H<br>dex = 11H | | | | | | 12.6.4 Cd | plor Plane Enable Register, Read Port = 3C1H, Write Port = 3Cdex = 12H | сон. | 120 | | | | 12.6.5 Ho | orizontal PEL Panning Register, Read Port = 3C1H, rite Port = 3C0H, Index = 13H | | 120 | | 13.0 | MDoo | | | | 120 | | 13.0 | | C31 INTERI | | | . 121 | | | 13.1 | 40 DE DO A | Interface With 8-Bit BIOS | • | 122 | | | 13.2<br>13.3 | 10-BIT PU A | T Interface With 8-Bit BIOS | | 123 | | | | 10-Bit PC A | T Interface With 16-Bit BIOS | | 124 | | | 13.4 | 16-Bit Micro | | | 125 | | | 13.5 | WD90031 I | nterface For 286 Or 386 Based Systems | | 126 | | | | | With RAMDAC Interface | | 129 | | | | | And TTL Monitor Connections | | 130 | | | 13.8 | Clock Interta | ace | | 131 | | 14.0 | SHAD | OW REGIST | TER IMPLEMENTATION | • • | 132 | | 15.0 | SIGNA | TURE ANAI | LYZER | | 133 | | | | Description | | • | 133 | | | | | | • • | 133 | | | | • | | | 133 | | WD90C31 | · · · · · · · · · · · · · · · · · · · | - | | _ | | | | T-52-33-45 | | | | | | | | | | | | | | | | | | |---------|---------------------------------------|-----|----|---|---|-----|---|------------|---|-----|----|---|----|---|---|---|---|---|---|----|---|---|---|---|------| | Section | Title | | | | | | | | | | | | | ٠ | | | | | | | | • | | | Page | | 16.0 | VO MAPPING | • • | | • | • | . • | | | • | ٠ | | • | | | | • | | | | •- | | | • | | 135 | | | 16.1 Introduction . | | | | | | | | | | ٠. | • | | | • | • | , | ٠ | | | | • | | | 135 | | | 16.2 Test Mode | | | | | . • | | | 4 | | | | ٠. | | | | | • | | | | | | | 135 | | | 16.3 Pin Groupings | | ٠. | | | • | • | ٠ | | . • | | • | • | • | | | | • | • | ٠. | • | • | ٠ | ٠ | 135 | | 17.0 | PACKAGE DIMENSION | S | | | | | | | | | • | | | | | | | | | | • | | | • | 139 | # LIST OF TABLES | Title | Page | |------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | WD90C31 132-Pin JEDEC Assignments | ε | | WD90C31 144-Pin EIAJ Assignments | g | | Signal Description | 10 | | DC Characteristics | 20 | | AC Timing Characteristics | 21 | | VGA Registers Summary | 33 | | PR Registers Summary | 34 | | Compatibility Registers Summary | 35 | | CRT Controller Registers | | | Write Modes | 55 | | IBM Compatible Memory Organization | 67 | | WD90C31 Memory Organization - 256 KBytes | | | WD90C31 Memory Organization - 512 KBytes | 68 | | WD90C31 Memory Organization - 1 MByte | 69 | | Video RAMDAC Ports | 88 | | Cursor Registers | 91 | | | 94 | | Packed Modes | 94 | | Text Modes | | | Cursor Color Modes | 96 | | BITBLT Registers Index | | | BITBLT Truth Table | 103 | | Raster Operation Code | 103 | | EGA Registers Summary | 114 | | Shadow Register Implementation | | | Control Register PR19 | 134 | | WD90C31 Pin Scan Map For 132-Pin Package | | | | WD90C31 132-Pin JEDEC Assignments WD90C31 144-Pin EIAJ Assignments Signal Description DC Characteristics AC Timing Characteristics VGA Registers Summary PR Registers Summary Compatibility Registers Summary CRT Controller Registers Write Modes IBM Compatible Memory Organization WD90C31 Memory Organization - 256 KBytes WD90C31 Memory Organization - 512 KBytes WD90C31 Memory Organization - 1 MByte Video RAMDAC Ports Cursor Registers Planar Modes Packed Modes Text Modes Cursor Color Modes BITBLT Registers Index BITBLT Truth Table Raster Operation Code EGA Registers Summary Shadow Register Implementation Control Register Implementation Control Register Implementation Control Register Implementation Control Register Implementation | ### LIST OF ILLUSTRATIONS | igure | Title | 0 | |-------|------------------------------------------------|----| | !-1 | System Block Diagram | 3 | | J-1 | WD90C31 Block Diagram | 6 | | I-1 | 132-Pin JEDEC Package | 7 | | -2 | 144-Pin EIAJ Package | 7 | | i-1 | | 7 | | 3-2 | Clock And Video Timing | 27 | | 3-3 | | 28 | | i-4 | | 29 | | 3-5 | DRAM Timing | 10 | | 8-6 | DRAM Timing Adjustment | | | S-7 | 256K By 4 DRAM Timing | | | S-8 | | 32 | | 3-1 | WD90C31 Interfaces | 21 | | 3-2 | 8-Bit PC AT Interface With 8-Bit BIOS | 2 | | 3-3 | 16-Bit PC AT Interface With 8-Bit BIOS | 23 | | 3-4 | 16-Bit PC AT Interface With 16-Bit BIOS | | | 13-5 | 16-Bit Micro Channel Interface | | | 3-6 | WD90C31 Interface For 286 Or 386-Based Systems | | | 3-7 | Two, Four Or Eight 64K By 16 DRAM Interface | | | 13-8 | Four Or Eight 256K By 4 DRAM Interface | | | 13-9 | WD90C31 With RAMDAC Interface | | | 13-10 | WD90C31 And TTL Monitor Connections | | | 13-11 | Clock Interface | 31 | | 15-1 | Linear Feedback Shift Register | | | 16-1 | Test Mode Circuit | 35 | | 16-2 | WD90C31 Pin Scan Map For A 132-Pin Package | 38 | | 17-1 | 132-Pin JEDEC Package | | | 17-2 | | 40 | ### **ADDITIONAL REFERENCES** IBM Personal Computer Hardware User Guide (IBM # 6322510) IBM Personal Computer XT Hardware User Guide (IBM # 6322511) IBM Personal System 2 Model 30 Hardware User Guide (IBM # 63x2230) IBM Personal Computer AT Technical Reference Manual (IBM # 6280070) IBM Personal System 2 Model 30 Technical Reference Manual (IBM # 63x2201) IBM PC Options And Addapters Technical Reference Manual (IBM # 6322509) IBM Personal System 2 BIOS Reference Manual (IBM # 68x2260) ### 1.0 INTRODUCTION The WD90C31 VGA Controller is a 0.9 micron CMOS VLSI device that allows the design of a VGA graphics subsystem to interface with either the AT bus or the IBM Micro Channel bus, while maintaining backward compatibility with previous video standards such as MDA, EGA, CGA, Hercules and AT&T 6300. A major advantage of the WD90C31 is that designs implementing this graphics controller are able to run applications requiring VGA hardware and BIOS compatibility and also EGA register level compatibility on analog, TTL, or multifrequency monitors, in interlace or non-interlace mode. The WD90C31 supports high resolution graphics with 1024 by 768 dot resolution and 256 colors. The WD90C31 also supports 132-column text mode and 6-16 pixel fonts. This document supplies a functional overview, signal pin details, a block diagram, internal register descriptions, AC/DC characteristics, timing diagrams, VLSI package information and associated references. #### 1.1 FEATURES - A full-function VGA controller optimized for windows. - Hardware Cursor. - o Up to 64 by 64 pixels. - o Inversion and transparency. - Two color and three color modes. - o Pattern fill. - Hardware BITBLT. - o Raster operations. - o Transparency. - o Color expansion for text support. - o Rectangular and linear addressing. - o Filled rectangles. - o Transfers to and from the Host. - Provides single chip video graphics solution for IBM AT and PS/2 compatible systems. - Supports two, four or eight 64K by 16 DRAMs; four or eight 256K by 4 DRAMs; and one or two 256K by 16 DRAMs. ☆ - Pin compatible with the WD90C30. - 100% hardware compatible with IBM's VGA and EGA with hidden register support. - 100% CGA, MDA, Hercules Graphics and AT&T Model 6300 compatible. - Supports all IBM VGA modes with two 64K by 16 DRAMs or only one 256K by 16 DRAM. ☆ - With more DRAMS installed it can support 256 colors at the following resolutions: 640 by 400, 640 by 480, 800 by 600 and 1024 by 768. - Supports 132-column text. - Write buffer for zero wait state CPU write performance. - 8-bit or 16-bit data bus for I/O and memory. True 16-bit CPU to video memory transfer for all modes. - Provides 16-bit or 32-bit memory interface with fast page operations. - Up to 80 MHz maximum video clock rate. - Up to 50 MHz maximum memory clock rate. - · Up to four simultaneous displayable fonts. - 6-16 pixel-wide fonts. - A maximum of 16 fonts can be loaded. - Provides adapter video BIOS ROM decoding. - Eleven-bit vertical counter to support scan resolution of up to 2048 scan lines. - · Special double scanning and underline. - Special display enable or blanking output signal. - Special border disable. - Lockable palette, RAMDAC and overscan registers. - Special CRTC shadow registers for support of non-standard monitors. - Special register locking for flat panel applications. - Supports 16-bit I/O register transfer to index/data register pairs. - Adjustable internal FIFO and fast page memory interface. - Low power 0.9 micron CMOS technology. - 132-pin JEDEC (Joint Electronic Device Engineering Council) PQFP (Plastic Quad Flat Package) or 144-pin EIAJ (Electrical Industry Association of Japan) MQFP (Metric Quad Flat Package). - Integrated Feature connector interface and external RAMDAC support. - Integrated bus interface for AT and Micro Channel with minimum external component support. - Programmable memory mapping register to map WD90C31 into any CPU memory address space. - Eight-bit CPU address offset register to support 1 Mbyte memory segmentation. - ★ 256 by 16 DRAMs must have nine address lines, one CAS line and two W lines. ### 1.2 GENERAL DESCRIPTION This document describes the WD90C31 VGA controller specifically designed for the Microsoft Windows marketplace. The WD90C31 incorporates numerous advanced features that Windows drivers may take advantage of for increased performance. The WD90C31 is fully compatible with the WD90C30 making it possible to utilize the additional features of the WD90C31 by only upgrading the BIOS and software drivers. #### 1.2.1 Hardware Cursor The WD90C31 supports a hardware cursor with a user-defined pattern of up to 64 by 64 pixels at two bits per pixel. The cursor pattern is stored in off-screen display memory. A programmable origin is provided, and cursors may be displayed with any two or three desired colors. #### 1.2.2 Hardware BITBLT The WD90C31 provides hardware accelerated Bit Block Transfers (BITBLT) of data between regions of display memory, or between display memory and a fixed I/O port, Display memory regions may be rectangular or linear. The BITBLT hardware supports text modes as well as monochrome, 4-bit (16-color) and 8-bit (256 color) modes. A full complement of raster operations and transparency are available, as well as 8 by 8 color patterns. Color expansion, useful for accelerating text modes is supported. Plane masking is also supported. ### 2.0 WD90C31 ARCHITECTURE The WD90C31 contains six major internal modules, the CRT Controller, the Sequencer, the Graphics Controller, Hardware Cursor Controller, BITBLT Controller and the Attribute Controller. The WD90C31 also has four major interfaces: the CPU and BIOS ROM interface, the DRAM Display Buffer interface, the Video and RAMDAC interface and the Clock interface. An internal four-level write buffer is used to achieve fast memory write. A zero wait state may be achieved with a 32-bit video memory interface for most memory write operations. An internal FIFO is used to achieve the video display bandwidth necessary to interleave CPU accesses and display refresh cycles. The CRT Controller module maintains screen refresh functions for the various display modes defined by the BIOS ROM resident firmware. The CRT Controller module also generates a horizontal sync (HSYNC), vertical sync (VSYNC) and blanking signal for the display monitor. The Sequencer functions as a timing generator for the display memory cycles. It provides the charac- ter clock in the alphanumeric mode and the dot clock in the graphics mode. The sequencer arbitrates between video display refresh, memory refresh and CPU access of the video memory. The sequencer also provides write buffer control. The Graphics Controller manipulates the data flow between the CPU and the video memory for both CPU write and CPU read cycles. The Attribute Controller serializes the video memory data into video data stream according to different display formats. It controls blinking, underlining, cursor, pixel panning, reverse video and background or foreground color in all display modes. The Hardware Cursor Controller reads in each line of the cursor pattern during the horizontal retrace immediately preceding the scan line on which that line of the cursor pattern is to be displayed. It then merges the cursor pattern into the video stream for the scan line. The BITBLT Controller generates addresses and data for BITBLT operations, including pattern, rectangle and system-to-display memory operation. FIGURE 2-1. SYSTEM BLOCK DIAGRAM ## 3.0 WD90C31 INTERFACES ### 3.1 CPU AND BIOS ROM INTERFACE The WD90C31 is designed to operate in both the AT Bus and the PS/2 Micro Channel Bus architecture configurations. The selection of the mode depends on the setting of the Configuration Register bit CNF(2), which is determined upon power-up/reset and is described in Section 7.10, WD90C31 Configuration Register Bits CNF(18:0). Whether configured for AT or Micro Channel operation, the WD90C31 operates functionally in a manner conducive to AT or Micro Channel interfacing. The signal pins, memory maps and I/O ports all operate to optimize this interface with minimal external circuitry. The WD90C31 provides all the signals and decodes all the necessary memory and I/O addresses to interface with the AT bus or the Micro Channel bus in 8-bit or 16-bit data path modes. WD90C31 also provides the necessary decoding of the adapter video BIOS ROM. Using the provided signals, it is possible to implement designs which operate in 8-bit or 16-bit mode and control an 8-bit or 16-bit BIOS ROM. The I/O data path can be programmed to be either 16-bit or 8-bit. The CPU to display buffer data path can also be eight or sixteen bits wide for all modes. ROM16, IOCS16, and MEMCS16 signals are generated by the WD90C31 to indicate a 16-bit operation. The WD90C31 has a display memory write buffer which holds the CPU write data until it can be transferred to the display memory, allowing the CPU to continue. This feature greatly reduces CPU wait states while writing to the video memory. The WD90C31 provides the necessary wait states for CPU accesses to the video memory if necessary. Wait states for I/O accesses and BIOS ROM accesses are not generated. Special I/O ports such as 46E8H for the AT (or 03C3H for Micro Channel) for setup and 102H for VGA enable, have been implemented internally in the WD90C31. #### 3.2 DRAMINTERFACE The WD90C31 has a very flexible DRAM interface. It can work with two, four, or eight 64K by 16 DRAMs with a 32-bit memory interface. It can also work with four 256 Kbyte by 4 DRAMs and one 256 Kbyte by 16 DRAM with a 16-bit memory interface. Other possible configurations are eight 256 Kbyte by 4 DRAMS or two 256 Kbyte by 16 DRAMS with a 32-bit memory interface. In all cases the WD90C31 uses the DRAM fast page mode to optimize performance. The WD90C31 can support all standard IBM VGA modes with only two 64K by 16 DRAMs. Because it uses a 32-bit memory interface and has internal write buffer, the WD90C31 can update the video memory without inserting wait states to the AT bus for most standard IBM VGA modes. When additional DRAMs are installed the WD90C31 is capable of supporting high resolution color video modes (1024 by 768 with 256 colors, non-interlaced at 72 Hz vertical refresh rate). The WD90C31 is designed to support 60 ns, 70 ns, 80 ns and 100 ns DRAMs with the dedicated MCLOCK which can operate from 32 MHz to 50 MHz maximum. The WD90C31 generates fast page DRAM timing for all BITBLT, cursor and CPU accesses, graphics display and text display. A choice of page mode and non-page mode operation is provided to access fonts in text modes. The WD90C31 also generates CAS before RAS DRAM refresh for the display memory. #### 3.3 VIDEO INTERFACE The WD90C31 is optimized to connect to an analog CRT monitor through a RAMDAC but it may also be used to drive other types of displays, such as TTL monitors. In interfacing to an analog monitor through an external RAMDAC, the WD90C31 provides all the necessary signals to interface to the video RAMDAC. The video interface for a CRT is very dependent on the CRT requirements and the resolution and depth (bits/pixels) of the image desired. New monitors such as multifrequency monitors, are less stringent because of the many sync frequencies available. The WD90C31 can be programmed to directly generate all the CRT signals for up to eight bits/pixel (256 color) displays. The Micro Channel Auxiliary Video Connector and the AT Feature Connector can be connected directly to the WD90C31. The WD90C31 also provides an input for a monitor type detection interface as done on the IBM VGA using comparators. #### 3.4 CLOCK INTERFACE The WD90C31 has four clock input signals, Memory Clock, MCLK, which drives the DRAM and bus interface timing, and the three Video Clocks, VCLK0, VCLK1, and VCLK2, which drive the video timing. VCLK1 and VCLK2 can also be programmed as outputs to provide the option to externally control a multiplexer that supplies the video clock. MCLK can also be selected as a memory clock or video clock. #### 3.5 WD90C31 POWER-UP CONFIGURATION The WD90C31 uses the memory data pins to configure an internal configuration register upon power-up-reset. CNF(2) determines whether the WD90C31 will operate in AT or Micro Channel Architecture (MCA) implementation. Other CNF bits configured by the WD90C31 at power-up-reset are used as status bits or for clock source control. For more information on WD90C31 power-up configuration, refer to Section 7.10, Configuration Bits. FIGURE 3-1. WD90C31 BLOCK DIAGRAM # 4.0 SIGNAL DESCRIPTION Table 4-1 provides a list of pin assignments for the 132-pin JEDEC package. Table 4-2 provides a list of pin assignments for the 144-pin EIAJ package. Table 4-3 provides a description of the sig- nals controlled by the WD90C31, and both the JEDEC and EIAJ pins are identified. The WD90C31 mnemonics are used. FIGURE 4-1. 132-PIN JEDEC PACKAGE FIGURE 4-2. 144-PIN EIAJ PACKAGE | PIN | SYMBOL | PIN | SYMBOL | PIN | SYMBOL | PIN | SYMBOL | |-----|--------|-----|----------|-----|------------------------|-----|--------| | 1 | MDET | 34 | MD12 | 67 | VSS | 100 | DIR | | 2 | USR1 | 35 | MD11 | 68 | A22 | 101 | DA7 | | 3 | USR0 | 36 | MD10 | 69 | A23 | 102 | DA6 | | 4 | MCLK | 37 | MD9 | 70 | IOCS16<br>(CDSETUP) | 103 | DA5 | | 5 | VSS | 38 | MD8 | 71 | MEMCS16<br>(CDDS16) | 104 | DA4 | | 6 | ŌĒ | 39 | RAS | 72 | BHE | 105 | DA3 | | 7 | WE3 | 40 | VSS | -73 | ALE | 106 | DA2 | | 8 | MD31 | 41 | CAS | 74 | IRQ(IRQ) | 107 | DA1 | | 9 | MD30 | 42 | MD7 | 75 | EMEM | 108 | DA0 | | 10 | MD29 | 43 | MD6 | 76 | IOR(S1) | 109 | EDBUFL | | 11 | MD28 | 44 | MD5 | 77 | IOW(CMD) | 110 | VSYNC | | 12 | MD27 | 45 | MD4 | 78 | MRD(M/IO) | 111 | HSYNC | | 13 | MD26 | 46 | MD3 | 79 | MWR(SO) | 112 | BLANK | | 14 | MD25 | 47 | MD2 | 80 | RESET | 113 | HTL | | 15 | MD24 | 48 | MD1 | 81 | ows | 114 | WPLT | | 16 | WE2 | 49 | MD0 | 82 | IOCHRDY | 115 | RPLT | | 17 | VSS | 50 | VCC | 83 | VSS | 116 | VCC | | 18 | VCC | 51 | VSS | 84 | VCC | 117 | VSS | | 19 | MD23 | 52 | WE0 | 85 | EIO(3C3B0) | 118 | PCLK | | 20 | MD22 | 53 | MAO | 86 | ROM16(CSFB)<br>EXBLANK | 119 | VID0 | | 21 | MD21 | 54 | MA1 | 87 | EBROM | 120 | VID1 | | 22 | MD20 | 55 | MA2 | 88 | EDBUFH | 121 | VID2 | | 23 | MD19 | 56 | MA3 | 89 | A16 | 122 | VID3 | | 24 | MD18 | 57 | MA4 | 90 | DA15 | 123 | VID4 | | 25 | MD17 | 58 | MA5 | 91 | DA14 | 124 | VID5 | | 26 | MD16 | 59 | MA6 | 92 | DA13 | 125 | VID6 | | 27 | RAS4 | 60 | MA7 | 93 | DA12 | 126 | VID7 | | 28 | RAS3 | 61 | MA8/RAS2 | 94 | DA11 | 127 | VSS | | 29 | VSS | 62 | A17 | 95 | DA10 | 128 | VCLK0 | | 30 | WE1 | 63 | A18 | 96 | DA9 | 129 | VCLK1 | | 31 | MD15 | 64 | A19 | 97 | DA8 | 130 | VCLK2 | | 32 | MD14 | 65 | A20 | 98 | EABUF | 131 | EXPCLK | | 33 | MD13 | 66 | A21 | 99 | vss | 132 | EXVID | TABLE 4-1. WD90C31 132-PIN JEDEC ASSIGNMENTS LOCOTIN TICK T-52-33-45 WDSUCSI | r <del></del> | T | · | · | <del></del> | <del>P. Paris</del> | -, | · · · · · · · · · · · · · · · · · · · | |---------------|--------|-----|---------------------|-------------|------------------------|-----|---------------------------------------| | PIN | SYMBOL | PIN | SYMBOL | PIN | SYMBOL | PIN | SYMBOL | | 1 | N.C. | 37 | N.C. | 73 | N.C. | 109 | N.C. | | 2 | VCC | 38 | VSS | 74 | VCC | 110 | VSS | | 3 | MD23 | 39 | WEO | 75 | EIO(3C3B0) | 111 | PCLK | | 4 | MD22 | 40 | MAO | 76 | ROM16(CSFB)<br>EXBLANK | 112 | VIDO | | 5 | MD21 | 41 | MA1 | 77 | EBROM | 113 | VID1 | | 6 | MD20 | 42 | MA2 | 78 | EDBUFH | 114 | VID2 | | 7 | MD19 | 43 | MA3 | 79 | A16 | 115 | VID3 | | 8 | MD18 | 44 | MA4 | 80 | DA15 | 116 | VID4 | | 9 | MD17 | 45 | MA5 | 81 | DA14 | 117 | VID5 | | 10 | MD16 | 46 | MA6 | 82 | DA13 | 118 | VID6 | | 11 | RAS4 | 47 | MA7 | 83 | DA12 | 119 | VID7 | | 12 | RAS3 | 48 | MA8/RAS2 | 84 | DA11 | 120 | VSS | | 13 | VSS | 49 | A17 | 85 | DA10 | 121 | VCLKO | | 14 | WE1 | 50 | A18 | 86 | DA9 | 122 | VCLK1 | | 15 | MD15 | 51 | A19 | 87 | DA8 | 123 | VCLK2 | | 16 | MD14 | 52 | A20 | 88 | EABUF | 124 | EXPCLK | | 17 | MD13 | 53 | A21 | 89 | VSS | 125 | EXVID | | 18 | N.C. | 54 | N.C. | 90 | N.C. | 126 | N.C. | | 19 | MD12 | 55 | VSS | . 91 | DIR | 127 | MDET | | 20 | MD11 | 56 | A22 | 92 | DA7 | 128 | USR1 | | 21 | MD10 | 57 | A23 | 93 | DA6 | 129 | USRO | | 22 | MD9 | 58 | IOCS16<br>(CDSETUP) | 94 | DA5 | 130 | MCLK | | 23 | MD8 | 59 | MEMCS16<br>(CDDS16) | 95 | DA4 | 131 | VSS | | 24 | RAS | 60 | BHE | 96 | DA3 | 132 | ŌĒ | | 25 | VSS | 61 | ALE | 97 | DA2 | 133 | WE3 | | 26 | CAS | 62 | IRQ | 98 | DA1 | 134 | MD31 | | 27 | MD7 | 63 | EMEM | 99 | DA0 | 135 | MD30 | | 28 | MD6 | 64 | IOR(S1) | 100 | EDBUFL | 136 | MD29 | | 29 | MD5 | 65 | IOW(CMD) | 101 | VSYNC | 137 | MD28 | | 30 | MD4 | 66 | MRD(WIO) | 102 | HSYNC | 138 | MD27 | | 31 | MD3 | 67 | MWR(S0) | 103 | BLANK | 139 | MD26 | | 32 | MD2 | 68 | RESET | 104 | HTL | 140 | MD25 | | 33 | MD1 | 69 | <u>ows</u> | 105 | WPLT | 141 | MD24 | | 34 | MD0 | 70 | IOCHRDY | 106 | RPLT | 142 | WE2 | | 35 | VCC | 71 | VSS | 107 | VCC | 143 | VSS | | 36 | N.C. | 72 | N.C. | 108 | N.C. | 144 | N.C. | TABLE 4-2. WD90C31 144-PIN EIAJ ASSIGNMENTS | | | | T-52-33-45 | |----------------------------|----------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PIN NUMBER<br>JEDEC - EIAJ | MNEMONIC | 1/0 | DESCRIPTION | | | | | POWER ON | | 80 - 68 | RESET | 1 | RESET This signal resets the WD90C31. To initialize the WD90C31 during reset, MCLK and VCLK0 must be connected to the WD90C31. Western Digital configuration bits are initialized at power-up reset, based on the logic level on the MD15-MD0 bus, as determined by pull-up/pull-down resistors. The reset pulse width should be at least 10 MCLK clock periods. | | | | ( | CLOCK SELECTION . | | 4 - 130 | MCLK | ı | MEMORY CLOCK This clock signal determines the VGA DRAM timing as well as system interface control timing. MCLK should be a minimum 37.5 MHz for 80 ns DRAMS. | | 128 - 121 | VCLK0 | | VIDEO CLOCK 0 This input is the video display clock for alphanumeric and graphics display modes. Typically, VCLK is 25.175 MHz to display 640 pixels per horizontal display line. VCLK0 is selected as clock when VCLK1 and VCLK2 are used as inputs and both Miscellaneous Output Register bits 2 and 3 set to 0. | | 129 - 122 | VCLK1 | IO | VIDEO CLOCK 1 VCLK1 can be a second video display clock input or an output to an external clock selection module. The direction is determined at Reset by a pull-up/down resistor on MD3. A VCLK1 input frequency of 28.322 MHz is used to display 720 pixels per horizontal line. As an output, VCLK1 is an active low pulse during I/O writes to port 3C2H, or reflects the contents of 03C2H, Miscellaneous Register Bit 2. Refer to the Configuration Register and PR15 Register, Bit 5 description. | | 130 - 123 | VCLK2 | 1/0 | VIDEO CLOCK 2 VCLK2 is a third video display clock input or an output to external clock selection module. Pin direction is programmed simultaneously with that of VCLK1. VCLK2 performs as a user-defined external clock input, an output reflecting the state of Bit PR2(1) or represents the state of 03C2H, Miscellaneous Register, Bit 3, when CNF(3) is set to 1. See the Configuration Register and PR15 Register, Bit 5 description. | TABLE 4-3. SIGNAL DESCRIPTION | | <del></del> | | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PIN NUMBER<br>JEDEC - EIAJ | MNEMONIC | 1/0 | DESCRIPTION | | | | | HOST INTERFACE | | 69 - 57<br>68 - 56<br>66 - 53<br>65 - 52<br>64 - 51<br>63 - 50<br>62 - 49 | A23<br>A22<br>A21<br>A20<br>A19<br>A18<br>A17 | | ADDRESS BUS (A23 - A17) In Micro Channel mode, A23-A17 should be connected to address bus SA23 - SA17. In AT mode, A23-17 should be connected to LA23-LA17 of the AT address bus. | | 89 - 79 | A16 | ı | ADDRESS BUS (A16)<br>Bit SA16 of CPU address bus, | | 73 - 61 | ALE | - | ADDRESS LATCH ENABLE In AT mode, A23-A17 are latched internally at the falling edge of the ALE. In Micro Channel mode, ALE is not used and should be connected to VSS. | | 90 - 80<br>91 - 81<br>92 - 82<br>93 - 83<br>94 - 84<br>95 - 85<br>96 - 86<br>97 - 87<br>101 - 92<br>102 - 93<br>103 - 94<br>104 - 95<br>105 - 96<br>106 - 97<br>107 - 98<br>108 - 99 | DA15<br>DA14<br>DA13<br>DA12<br>DA11<br>DA10<br>DA9<br>DA8<br>DA7<br>DA6<br>DA5<br>DA4<br>DA3<br>DA2<br>DA1 | 5555555555555555 | DATA/ADDRESS BUS This is the multiplexed CPU data and address bus. EABUF = 0: Enables the external address buffer, EDBUFL = 0 or EDBUFH = 0: Enables the external bidirectional data buffers. DIR controls the data flow for the data buffer. | | 82 - 70 | IOCHRDY | 0 | IO CHANNEL READY When low, IOCHRDY indicates to the system processor that the Video Controller is not able to immediately complete the requested memory or I/O access, and causes the system processor to wait until IOCHRDY is de-asserted, indicating completion of the transfer. This signal is not generated on I/O cycles and accesses to the BIOS ROM. | TABLE 4-3. SIGNAL DESCRIPTION (Continued) | | <u> </u> | <b>.</b> | T-52-33-45 | |----------------------------|----------------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PIN NUMBER<br>JEDEC - EIAJ | MNEMONIC | vo | DESCRIPTION | | | | НО | ST INTERFACE (Cont.) | | 74 - 62 | IRQ/(ĪRQ) | O | INTERRUPT REQUEST This programmable processor interrupt request is enabled via Bit 5 in the Vertical Retrace End register. When the end of Vertical Display occurs, this signal is active, causing the interrupt. It stays active until cleared by CRTC11 Bit 4. | | | | | An AT system uses IRQ as an active high signal. Although an AT system does not usually use IRQ it may be connected if desired. | | | | | The Micro Channel mode uses IRQ as an active low to generate interrupts. | | 71 - 59 | MEMCS16/<br>(CDDS16) | 0 | MEMORY CHIP SELECT 16 BITS In AT mode, MEMOS16 is used to inform the host that the WD90C31 is capable of performing the requested 16-bi video memory data transfer. | | | | | In Micro Channel mode, CDDS16 is used to indicate 16-bi video memory or I/O access. | | 85 - 75 | EIO/<br>(3C3B0) | t | ENABLE I/O In AT mode, EIO is used to enable I/O address decoding and is connected directly to the system bus signal AEN (address enable). | | | | | In Micro Channel mode, EIO is enabled by I/O port 3C3 bi 0 = 1, and is used to enable video subsystem memory and I/O address decoding. | | 87 - 77 | EBROM | 0 | ENABLE BIOS ROM This is an active low signal to enable BIOS ROM (C0000H - C7FFFH) if enabled by PR1(0). A write to WD90C3 internal I/O port address 46E8H causes this signal to be used as a write strobe for an external register used in BIOS ROM page mapping. | | 113 - 104 | HTC | 0 | ENABLE HIGH-TO-LOW (for 16-bit BIOS) If only an eight-bit CPU interface is used this output enables a data buffer to allow reading of the upper byte of ROM data on the lower data bus when tw ROMs (16-bit) are supported. | | | | | | # TABLE 4-3. SIGNAL DESCRIPTIONS (Continued) #### NOTE ( ) Signals enclosed in parentheses are Micro Channel only. | PIN NUMBER<br>JEDEC - EIAJ | MNEMONIC | l/O | DESCRIPTION | | | | | | | |----------------------------|------------------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--| | | HOST INTERFACE (Cont.) | | | | | | | | | | 75 - 63 | EMEM | 1 | ENABLE MEMORY When asserted, EMEM enables memory decoding. It is normally connected to the Refresh signal. | | | | | | | | 72 - 60 | BHE | 1 | BYTE HIGH ENABLE: BHE should be connected to BHE of the AT or Micro Channel bus. | | | | | | | | | | | BHE, SA0 = 00 - Word transfer<br>= 01 - High byte transfer<br>= 10 - Low byte transfer<br>= 11 - Illegal | | | | | | | | 81 - 69 | ōws. | 0 | ZERO WAIT STATE OWS is asserted to generate a zero wait state to the AT bus. OWS is controlled by the PR33 register, bits 7 and 6. See section 7.7.26 for programming. | | | | | | | | 78 - 66 | MRD/(M/IO) | 1 | MEMORY READ in AT mode, this signal is called MRD and is an active low memory read strobe. | | | | | | | | | | | In Micro Channel mode, the signal is called M/IO. It distinguishes between memory and I/O cycles. When (M/IO) is high, a memory cycle is in process. A low on (M/IO) shows that an I/O cycle is in process. | | | | | | | | 79 - 67 | MWR/(SO) | 1 | MEMORY WRITE In AT mode MWR is the memory write strobe. | | | | | | | | | | | In Micro Channel mode, \$\overline{S0}\$ is the channel status signal and indicates the start and type of a channel cycle. Along with \$\overline{S1}\$, M/IO and \$\overline{CMD}\$ signals, it is decoded to interpret I/O and memory commands. | | | | | | | | 76 - 64 | IOR/(ST) | | VO READ<br>In AT mode IOR is the VO read strobe. | | | | | | | | | | | In Micro Channel mode, S1 is the channel status signal that indicates the start and type of a channel cycle. | | | | | | | | | | | | | | | | | | # TABLE 4-3. SIGNAL DESCRIPTIONS (Continued) # NOTE: ( ) Signals enclosed in parentheses are Micro Channel only. SIGNAL DESCRIPTION | · · · · · · · · · · · · · · · · · · · | <del></del> | | T <b>-</b> 52 <b>-</b> 33 <b>-</b> 45 | | | | | | | |---------------------------------------|------------------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--| | PIN NUMBE<br>JEDEC - EIA | | 1/0 | DESCRIPTION | | | | | | | | | HOST INTERFACE (Cont.) | | | | | | | | | | 77 - 6 | 5 IOW/(CMD) | 1 | I/O WRITE In AT mode, IOW strobe signals an I/O write. | | | | | | | | | | | In Micro Channel mode CMD is the bus data strobe. Address bus validity is signaled by CMD going low while the rising edge of CMD indicates the end of a Micro-Channel bus cycle. | | | | | | | | 70 - 5 | IOCS16<br>(CDSETUP) | VO | I/O CHIP SELECT 16 BITS In AT mode, IOCS16 is an output, and is used to inform the host that the WD90C31 is capable of performing the requested 16-bit I/O accesses. | | | | | | | | | | | In Micro Channel mode, this signal is an input driven by the host to individually select channel connector slots during system configuration. | | | | | | | | 100 - 9 | I DIR | 0 | DIRECTION CONTROL DIR is the Direction Control for external bus buffers in both AT and Micro Channel implementation. The default state is low until a read cycle occurs. The WD90C31 then drives DIR high to change the direction of the data buffers. | | | | | | | | 88 - 79 | B EDBUFH | 0 | ENABLE DATA BUFFER HIGH EDBUFH may be used to enable an external data buffer for data bits D15 through D8. | | | | | | | | 109 - 100 | EDBUFL | 0 | ENABLE DATA BUFFER LOW EDBUFL may be used to enable an external data buffer for data bits D7 through D0. | | | | | | | | 98 - 88 | BEABUF | 0 | ENABLE ADDRESS BUFFER EABUF may be used to enable an external address buffer. | | | | | | | # TABLE 3. SIGNAL DESCRIPTION (Continued) # NOTE: ) Signals enclosed in parentheses are Micro Channel only. | PIN NUMBER<br>JEDEC - EIAJ | MNEMONIC | 1/0 | DESCRIPTION | |----------------------------|------------------------------|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | НС | OST INTERFACE (Cont.) | | 86 - 76 | ROM16/<br>(CSFB)/<br>EXBLANK | <b>1/0</b> | BIOS ROM SELECT 16 BITS In AT Mode, ROM16 is an output and decodes the ROM address LA(23-17) for space 0C0000 - 0DFFFF, it may be combined with SA16 and SA15 externally to control MEMCS16 for the address space C0000 - C7FFF. If CNF(17) is set to 0 at power up reset; the ROM16 address decoding is disabled. ROM16 then reflects the status of PR1 bit 1. | | | | | CARD SELECT FEEDBACK In Micro Channel mode, CSFB is an output and is used as Card Selected Feedback to provide positive acknowledgement of its presence at the specified host's addresses. | | | · | | EXTERNAL BLANK In AT or Micro Channel Mode, EXBLANK becomes an input If CNF(18) is set to zero (MD18 = 0 at power-up reset). | | | | | EXBLANK = 1: Enables BLANK, VSYNC and HSYNC outputs. EXBLANK = 0: Tristate BLANK, VSYNC and HSYNC outputs. | | | | DISPL | AY MEMORY INTERFACE | | 41 - 26 | CAS | 0 | COLUMN ADDRESS STROBE CAS is the Column Address Strobe for two, four and eight DRAM configurations. | | 39 - 24 | RAS | 0 | ROW ADDRESS STROBE RAS is the Row Address Strobe for the 256K by 4, or 256K by 16 DRAMS are used, RAS is the strobe for the first 256 Kbyte memory bank. For RAS2 see pin 61 in Video Memory Address section. | | 28 - 12 | RAS3 | 0 | ROW ADDRESS STROBE 3 RAS3 is used only if eight 64K by 16 DRAMs are used. It controls the third 256 Kbyte memory bank. | | 27 - 11 | RAS4 | 0 | ROW ADDRESS STROBE 4 RAS4 is used only if eight 64K by 16 DRAMs are used. It controls the fourth 256 Kbyte memory bank. | | 6 - 132 | ŌĒ | 0 | OUTPUT ENABLE OE is the Output Enable signal for two, four and eight DRAM configurations. | TABLE 4-3. SIGNAL DESCRIPTIONS (Continued) | JMBER<br>C - EIAJ | MNEMONIC | 1/0 | DESCRIPTION | | | | | | |----------------------------------|--------------------------------|---------------------------------------|-----------------------------------------------------------------------------|--|--|--|--|--| | DISPLAY MEMORY INTERFACE (Cont.) | | | | | | | | | | - 39 | WEO | 0 | WRITE ENABLE WEO is the write enable signal for MD7 through MD0. | | | | | | | - 14 | WET | 0 | WRITE ENABLE WE1 is the write enable signal for MD15 through MD8. | | | | | | | - 142 | WE2 | 0 | WRITE ENABLE WE2 is the write enable signal for MD23 through MD16. | | | | | | | - 133 | WE3 | 0 | WRITE ENABLE WE3 is the write enable signal for MD31 through MD24. | | | | | | | PROGRAMMABLE OUTPUTS | | | | | | | | | | - 129 | USR0 | 0 | May be used to control special card or system features (see PR32 register). | | | | | | | - 128 | USR1 | 0 | May be used to control special card or system features (see PR32 register). | | | | | | | | - 39<br>- 14<br>- 142<br>- 133 | - 39 WE0 - 14 WE1 - 142 WE2 - 133 WE3 | DISPLAY - 39 WE0 O - 14 WE1 O - 142 WE2 O - 133 WE3 O - 129 USRO O | | | | | | TABLE 4-3. SIGNAL DESCRIPTIONS (Continued) SIGNAL DECOMIT HON | PIN NUMBER<br>JEDEC - EIAJ MNEMONIC | | 1/0 | DESCRIPTION | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|-------------------------------------------------------------------------------------| | | | VI | VIDEO MEMORY DATA | | 8 - 134<br>9 - 135<br>10 - 136<br>11 - 137<br>12 - 138<br>13 - 139<br>14 - 140<br>15 - 141<br>19 - 3<br>20 - 4<br>21 - 5<br>22 - 6<br>23 - 7<br>24 - 8<br>25 - 9<br>26 - 10<br>31 - 15<br>32 - 16<br>33 - 17<br>34 - 19<br>35 - 20<br>36 - 21<br>37 - 22<br>38 - 21<br>37 - 22<br>38 - 21<br>37 - 22<br>38 - 21<br>37 - 22<br>38 - 31<br>47 - 32<br>48 - 31<br>47 - 32<br>48 - 33<br>49 - 34 | MD31 MD30 MD29 MD28 MD27 MD26 MD25 MD24 MD23 MD22 MD21 MD20 MD19 MD18 MD17 MD16 MD15 MD14 MD13 MD12 MD11 MD10 MD9 MD8 MD7 MD6 MD5 MD4 MD3 MD2 MD1 MD0 MD3 MD2 MD1 MD0 MD3 MD2 MD1 MD0 | 55555555555555555555555555555555555555 | 2 AT/Micro Channel Mode CNF(2) + 1 1 or 2 ROMs CNF(1) * 0 BIOS ROM Mapping PR1(0) * | TABLE 4-3. SIGNAL DESCRIPTIONS (Continued) | PIN NUMBER<br>JEDEC - EIAJ | MNEMONIC | vo | DESCRIPTION | |------------------------------------------------------------------------------------------------------|------------------------------------------------------------------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | VIDE | O MEMORY ADDRESS | | 61 - 48<br>60 - 47<br>59 - 46<br>58 - 45<br>57 - 44<br>56 - 43<br>55 - 42<br>54 - 41<br>53 - 40 | MA8/RAS2<br>MA7<br>MA6<br>MA5<br>MA4<br>MA3<br>MA2<br>MA1<br>MA0 | 00000000 | MEMORY ADDRESS (MA8 through MA0) Display memory DRAM address. For testing purposes, these pins can be tristated by setting Register PR4(4)=1. MA8/RAS2 is an active low RAS strobe for the second 256 Kbyte memory bank if four 64K by 16 DRAMs are used. | | | | R | AMDAC INTERFACE | | 126 - 119<br>125 - 118<br>124 - 117<br>123 - 116<br>122 - 115<br>121 - 114<br>120 - 113<br>119 - 112 | VID7<br>VID6<br>VID5<br>VID4<br>VID3<br>VID2<br>VID1<br>VID0 | 00000000 | VIDEO (VD7-VD0) Pixel video data output to DAC and to Feature Connector. These lines can drive up to a 8 mA load. | | 115 - 106 | RPLT | 0 | READ PALETTE Video DAC register and color palette read signal for an external RAMDAC. Active low during an I/O read of addresses 3C6H, 3C8H and 3C9H. | | 114 - 105 | WPLT | 0 | WRITE PALETTE Video DAC register and color palette write signal for an external RAMDAC. Active low during an I/O write to addresses 3C6H through 3C9H. | | 118 - 111 | PCLK | 0 | PIXEL CLOCK Video pixel clock output used by the DAC to latch video signals VID7 through VID0. Its source is one of the video clock inputs: VCLK0, VCLK1 or VCLK2 as determined by the Miscellaneous Output Register. | | | | | CRT CONTROL | | 112 - 103 | BLANK | 0 | BLANK<br>Active low display monitor blank pulse to external<br>RAMDAC. | | 111 - 102 | HSYNC/<br>HSYNC | 0 | HORIZONTAL SYNC Display monitor horizontal synchronization pulse. Active high or low, depending on the Miscellaneous Output Register programming. | TABLE 4-3. SIGNAL DESCRIPTIONS (Continued) **%** | Old Will DEGOT III | | | WD90C31 | | | | | |---------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | PIN NUMBER<br>JEDEC - EIAJ | MNEMONIC | 1/0 | DESCRIPTION | | | | | | | | C | PRT CONTROL (Cont.) | | | | | | 110 - 101 | VSYNC/<br>VSYNC | 0 | VERTICAL SYNC Display monitor vertical synchronization pulse. Active high or low, depending on the Miscellaneous Output Register programming. | | | | | | 1 - 127 | MDET | 1 | MONITOR DETECT When the RAMDAC is external, MDET is used to determine the monitor type and can be read at port 3C2H Bit 4. | | | | | | | FEATURE CONNECTOR SUPPORT | | | | | | | | 132 - 125 | EXVID | _ | ENABLE EXTERNAL VIDEO DATA A Feature Connector input. A low tristates the video data lines VID7:0. An internal pullup resistor is provided. | | | | | | 131 - 124 | EXPCLK | ļ | ENABLE EXTERNAL PIXEL CLOCK A Feature Connector input. A low tristates the PCLK output. An internal pullup resistor is provided. | | | | | | | POWER AND GROUND | | | | | | | | 18 - 2 50 - 35 84 - 74 116 - 107 5 - 13 17 - 25 29 - 38 40 - 55 51 - 71 67 - 89 83 - 110 99 - 120 117 - 131 127 - 143 - 18 - 18 - 36 - 37 - 54 - 72 - 73 - 90 | VCC VCC VCC VSS VSS VSS VSS VSS VSS VSS | | +5VDC +5VDC +5VDC Ground These pins are not connected in the 144-pin EIAJ package | | | | | | - 108<br>- 109<br>- 126<br>- 144 | | | | | | | | TABLE 4-3. SIGNAL DESCRIPTION (Continued) T-52-33-45 #### 5.0 ABSOLUTE MAXIMUM RATINGS | Ambient Temperature<br>Under Bias | 0°C to 70°C<br>32°F to 158°F | |-------------------------------------------------------------|----------------------------------| | Storage Temperature | -40°C to 125°C<br>-40°F to 257°F | | Voltage on all inputs<br>and outputs with<br>respect to Vss | -0.3 to 7 Volts | #### NOTE Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational section of the specification, is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability. #### 5.1 STANDARD TEST CONDITIONS The characteristics below apply for the following standard test conditions, unless otherwise noted. All voltages are referenced to Vss (0V Ground). Positive current flows into the referenced pin. | Operating Tempera-<br>ture Range | 0°C to 70°C<br>32°F to 158°F | |----------------------------------|------------------------------| | Power Supply Voltage | 4.75 to 5.25 Volts | | Power Dissipation | 140 mA | #### 5.2 DC CHARACTERISTICS The WD90C31 outputs have 4.0 mA maximum source and sink capability (see Table 5-1), except as follows: IRQ, IOCHRDY, OWS, MEMCS16, IOCS16 = 24 mA sink. PCLK, VID7:0, BLANK = 10 mA source/sink. DRAM Interface = 4.0 mA source/sink (RAS, CAS, WE, OE, MA, MD) HSYNC, VSYNC, DA15:0 = 6 mA sink. **ROM16** = 16 mA sink. | SYMBOL | PARAMETER | MIN. | MAX. | UNITS | CONDITIONS | |--------|-----------------------------------|-------------|---------|-------|----------------------------------| | V(IL) | Input Low Voltage | -0.3 | 0.8 | ٧ | VCC=5V±5% | | V(IH) | Input High Voltage | 2.0 | VCC+0.3 | V | VCC=5V±5% | | I(IL) | Input Low Current | *- | ±10 | uA | VIN=0.0V | | 1(IH) | Input High Current | , ==- | ±10 | uA | VIN=VCC | | V(OL) | Output Low Voltage | | 0.4 | V | IOL+2.0mA | | V(OH) | Output High Voltage | 2.4 | | V | IOH=-2.0mA | | I(OZ) | High Impedance<br>Leakage Current | -10.0 | 10.0 | uA | OV <vout<vcc< td=""></vout<vcc<> | | C(IN) | Input Capacitance | | 10 | pF | FC=1 MHz | | C(OUT) | Output Capacitance | | 10 | ρF | FC=1 MHz | | C(I/O) | I/O Pin Capacitance | <b> </b> •• | 12 | pF | FC=1 MHz | **TABLE 5-1. DC CHARACTERISTICS** # 6.0 AC TIMING CHARACTERISTICS The following notes apply to all of the parameters presented in this section: - · All units are in nanoseconds. - CL = 30 pF unless otherwise noted. - nt implies n X t, (n times the period t). e.g. 1t, 2t etc. - #n refers to the spec number in column 1 of the same table. | NUMBER | CHARACTERISTIC | MIN | MAX | TEST CONDITION | | | | |-------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|----------------------------------------------|--------------------------------------------------------------------------------------------------------------|--|--|--| | RESET TIMING | | | | | | | | | 1<br>2<br>3<br>4 | RESET Pulse Width MD Setup to RESET low MD Hold from RESET low RESET low to first IOW | 10t<br>50<br>30<br>10t | | t = 1/MCLK (For configuration at power up.) | | | | | | CLOCK TIMING | | | | | | | | 1 * 2 3 4 * 5 * 6 7a 7b 7c 7d | VCLK period VCLK high VCLK low Clock rise time Clock fall time VCLK to PCLK delay VCLK to HSYNC delay VCLK to VSYNC delay VCLK to BLANK delay VCLK to VID(7:0) delay | 12.5<br>5<br>5<br>8<br>8<br>8<br>8 | 72.0<br>2<br>2<br>20<br>25<br>25<br>20<br>20 | At 1/2 VDD<br>At 1/2 VDD<br>1V - (VDD - 1V)<br>1V - (VDD - 1V)<br>45 ns at 120 pF<br>load<br>45 ns at 120 pF | | | | | 9<br>10<br>11<br>12 | MCLK period MCLK high MCLK low VID (7:0) setup to PCLK VID (7:0) hold from PCLK | 8<br>8<br>8<br>3<br>3 | 30 | Max 50 MHz,<br>Min 33.3 MHz<br>At 1/2 VDD<br>At 1/2 VDD | | | | <sup>\*</sup> Apply to both VCLK and MCLK. **TABLE 6-1. AC TIMING CHARACTERISTICS** <sup>\*\*</sup> VCLK0 and MCLK use CMOS level input buffers. $V(IL)_{max} = 1.5 \text{ V}$ , $V(IH)_{min} = \text{VDD} - 1.5 \text{ V}$ | NUMBER | CHARACTERISTIC | MIN | MAX | TEST CONDITION | |--------|---------------------------------------------------------------------------------------|---------|---------|-------------------------| | | I/O AND MEMORY READ/WRITE | AT MODE | TIMING | | | 1 | EMEM setup to MRD, MWR low | 20 | | | | 2 | EMEM hold from MRD, MWR high | 10 | | | | 3a | A(23:17) setup to ALE low | 20 | | | | 3b | BHE, DA(15:0) setup to TOR, TOW, MRD, MWR low | 18 | | • | | 4a | A(23:17) hold from ALE low | 10 | | | | 4b | DA(15:0) hold from IOR, IOW, MRD, MWR | 10 | | | | 5 | low<br>EIO setup to IOR/IOW low | 20 | | · · | | 6 | EIO hold from IOR/IOW high | 10 | | | | 7a | EABUF high from IOR, IOW, MRD, MWR low | 9 | 25 | | | 7b | EDBUF low from IOR, IOW, MRD, MWR low | 13.5 | 35 | | | 7c | HTL low from MRD low | | 25 | | | 8a | EABUF low from IOR, IOW, MRD, MWR high | 14.5 | 35 | | | 8b | EDBUF high from IOR, IOW, MRD, MWR high | 8.5 | 25 | | | 8c | HTL high from MRD high | J | 25 | | | 9 | DIR high from IOR, MRD low | | 20 | | | 10 | DIR hold from IOR and MRD high | | 20 | | | 11 | DA(15:0) write data setup to $\overline{\text{IOW}}$ , $\overline{\text{MWR}}$ high | 20 | | | | 12a | DA(15:0) read data hold from IOR high or | 10 | | | | IZA | MRD high | '' | | 14 | | 12b | DA(15:0) write data hold from IOW, MWR high | 10 | | | | | DA(15:0) write data floid from IOW, MWA flight DA(15:0) read data valid after IOR low | 10 | 70 | • | | 13 | | 10 | 2.45 µs | | | 14 | RDY high from MWR/MRD low | 10 | 2.45 µS | | | 4 | (max is for standard VGA modes) | | 40 | Note 4 | | 15 | Memory read data valid from RDY high | ا ما | 40 | Note 1 | | 16a | RDY low from MWR/MRD low | 10 | 25 | CL = 100 pF | | 16b | RDY low from IOW, IOR low | 10 | 25 | CL = 100 pF | | 17a | RDY tristate from MWR/MRD high | 10 | 30 | CL = 100 pF | | 17b | RDY tristate from IOW, IOR high | 10 | 30 | C <sub>L</sub> = 100 pF | | 18 | EBROM low from valid A(23:15) | 1.4 | 40 | · · | | 19 | EBROM hold from MRD high | | 40 | | | 20a | WPLT low from IOW low | | 37 | | | 20b | RPLT low from TOR low | | 30 | | | 21a | WPLT high from IOW high | 9 | 15 | | | 21b | RPLT high from IOR high | 9 | 20 | | | 22 | EBROM low from IOW low (46E8H port) | | 1t + 20 | 1.0 | | 23 | EBROM high from IOW high (46E8H port) | | 25 | | | 24 | VCLK1 low from IOW low (3C2H port) | | 1t + 24 | <b>.</b> | TABLE 6-1. AC TIMING CHARACTERISTICS (Continued) | NUMBER | CHARACTERISTIC | MIN | MAX | TEST CONDITION | | | |------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|--------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | | VO AND MEMORY READ/WRITE | AT MODE | TIMING | | | | | 25<br>26<br>27<br>28<br>29<br>30a<br>30b | VCLK1 high from IOW high (3C2H port) A(15:0) valid to IOCS16 low IOCS16 hold from IOW high A(23:17) valid to MEMCS16 or ROM16 low MEMCS16 tristate from the next active ALE IOR, IOW, MWR, MRD high IOR, IOW, MWR, MRD low ALE pulse width | 2t + 15<br>2t | 15<br>35<br>20<br>41<br>39 | C <sub>L</sub> = 100pF<br>C <sub>L</sub> = 100pF<br>C <sub>L</sub> = 100pF<br>C <sub>L</sub> = 100pF<br>t = <sup>1</sup> /MCLOCK<br>Note 2<br>t= <sup>1</sup> /MCLOCK<br>(Note 3) | | | | 31 | OWS, low from IOW, MWR low | 30 | 15 | CL = 100pF | | | | Note 1: | ote 1: Depends on setting of PR31 (3C5H, index 11H) bits 4, 3. t = 1/MCLOCK 00 - Max 40 01 - Max 40 + 1t 10 - Max 40 + 2t 11 - Max 40 - 1t | | | | | | | Note 2: | Minimum of #30a should be the greater of $2t + 15$ or (#8a + #3b + delay on the external address buffer) | | | | | | | Note 3: | Minimum of #30b should be the greater of 2t or buffer) | (#7b + #11 | + delay o | n the external data | | | | ·—· | TARIES-1 ACTIMING CHARACTES | NOTICO (C | No. 10. 10. 10. 10. 10. 10. 10. 10. 10. 10 | 15. | | | TABLE 6-1. AC TIMING CHARACTERISTICS (Continued) | NUMBER | CHARACTERISTICS | MIN | MAX | TEST CONDITION | | |------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------|--------------------------------------------------------------------------------------|----------------------------------------------------|--| | VO AND MEMORY READ/WRITE MICRO CHANNEL MODE TIMING | | | | | | | 1<br>2<br>3<br>4<br>5<br>6<br>7a<br>7b<br>8a<br>8b<br>9<br>10<br>11<br>12 | A(23:0), EMEM, BHE setup to CMD low A(23:0), EMEM, BHE hold from CMD low CDSETUP, EIO setup to CMD low STATUS setup to CMD low STATUS setup to CMD low STATUS hold from CMD low EDBUFH, EDBUFL low from CMD low EABUF high from CMD low EDBUFH, EDBUFL high from CMD high EABUF low from CMD high DIR active from CMD low DIR inactive from CMD high CSFB delay from valid address/status CSFB hold from CMD high (I/O cycle) CSFB hold from invalid address (memory | 20<br>10<br>20<br>15<br>20<br>15<br>13.5<br>9<br>8.5<br>14.5 | 35<br>25<br>25<br>35<br>20<br>20<br>30<br>30 | C <sub>L</sub> = 100 pF<br>C <sub>L</sub> = 100 pF | | | 14<br>15<br>16<br>17<br>18<br>19<br>20<br>21a<br>21b<br>22<br>23<br>24<br>25<br>26<br>27<br>28 | CDDS16 delay from valid address CDDS16 hold from invalid address DA(15:0) write data setup to CMD high DA(15:0) Write data hold after CMD high DA(15:0) I/O Read data valid from CMD low RDY high delay from CMD low DA(15:0) Memory Read Data valid from RDY high CMD high (inactive) CMD low RDY low delay from valid address/status EBROM low from valid address EBROM high from CMD high WPLT /RPLT low from CMD low WPLT /RPLT high from CMD high VCLK1 low from CMD low (3C2 port) VCLK1 high from CMD high (3C2 port) | 20<br>10<br>0<br>2t + 15<br>2t | 30<br>40<br>30<br>70<br>2.45 μs<br>40<br>30<br>40<br>30<br>20<br>20<br>1t + 30<br>25 | CL = 100 pF Note 1 Note 2 Note 3 | | | Note 1: | Depends on setting of PR31 (3C5H, Index 11H 00 max 40 ns 01 max 40 ns + 1t 10 max 40 ns + 2t 11 max 40 ns - 1t Minimum of #21a is the greater of 2t + 5 or (#8) | | | | | | Note 3: | Minimum of #21b is the greater of 2t or (#7a + | #16 + delay | on extern | nal data buffer) | | TABLE 6-1. AC TIMING CHARACTERISTICS (Continued) | NUMBER | CHARACTERISTIC | MIN | MAX | TEST CONDITION | |----------|-----------------------------------------|--------------|------------|------------------------------| | | DRAM TIMING (256K By 4, | , 256K By 10 | 5) | <u> </u> | | 1 | RAS cycle time | *6t | | | | 2 | RAS pulse width low | *3.5t - d | 1 | | | 3 | RAS high time (precharge) | *2.5t + d | 1 ' | | | 4 | RAS low to CAS low | *2.5t - 9 | 2.5t - d | | | 5 | CAS cycle time | 2t | | | | 6 | CAS pulse width low | *1t + d | 1 | | | 7 | CAS high time (precharge) | *11 - d | ' | ŀ | | 8 | Row address setup to RAS low | 1t - 10 | · ' | • | | 9 | Row address hold time from RAS low | 11t | 1 ' | | | 10 | Column address setup to CAS low | 1t - 10 | 1 ' ' | [. | | 11 | Column address hold from CAS low | 11 | ļ ' | | | 12 | Read Data valid before CAS high | 3 | <b>f</b> ' | · · | | 13 | Read Data hold after CAS high | 0 | 1: " | | | 14 | Write Data setup to CAS low | 1t - 15 | <b>f</b> ' | | | 15 | Write Data hold after CAS low | 1t - 5 | 1 | | | 16 | WE low setup CAS low | 1t - 5 | 1t+5 | | | 17 | WE low hold after CAS high | Same as | 1 | | | | | CAS low | 1 | | | 18 | OE high before WE low | 2t - 10 | 1. 1 | | | 19 | OE low after WE high | 1t - 10 | 1. 1 | le de transfer de la company | | 20 | CAS high for CAS before RAS refresh | 1t - 10 | f ! | | | 21 | RAS low from CAS low for CAS before RAS | 1,5t + 10 | 1 | | | <u> </u> | refresh | 1 | 1 . 1 | | ## Notes: The timing is the result of setting PR33 (3C5, Index = 13) = XXX00000. \* Timings are adjustable by PR33. Memory write uses fast page early write, while keeping $\overline{OE}$ = 1. Memory read uses fast page read, while keeping $\overline{OE}$ = 1. t = 1/MČLK (MCLK = 37.5 MHz for 80 ns DRAM) (MCLK = 40 MHz for some faster 80ns DRAM) (MCLK = 44.4 MHz for 70 ns DRAM) (MCLK = 49.5 MHz for 60 ns DRAM) d = Delay of between 4 and 7 ns. Maximum MCLK frequency **TABLE 6-1. AC TIMING CHARACTERISTICS (Continued)** | Many was a said | | | | | |-----------------|-----------------------------------------------------------------|--------------------|-----------------------------------------|----------------| | NUMBER | CHARACTERISTIC | MIN | MAX | TEST CONDITION | | <del></del> | DRAM TIMING (64K L | by 16) | | | | 1 2 | RAS cycle time<br>RAS pulse width low | *5t<br>*3t - 7 | | | | 3 | RAS high time (precharge) | 2t - / | | | | 4 | RAS low to CAS low | *1.5t | 1.5t | | | 5 | CAS cycle time | 2t | 2t | | | 6 | CAS pulse width low | *1t + 2d | † · · · · · · · · · · · · · · · · · · · | | | 7 | CAS high time (precharge) | 1t - 2d | : , | | | 9 | Row address setup to RAS low Row address hold time from RAS low | 1t<br>1/2t | | | | 10 | Column address setup to CAS low | 11-10 | | | | 11 | Column address hold from CAS low | 1t | | | | 12 | Read Data valid before CAS high | 2 | | | | 13 | Read Data hold after CAS high | 0 | | | | 14 | Write Data setup to CAS low | 1t - 15 | | | | 15 | Write Data hold after CAS low | 1t - 5 | | | | 16<br>17 | WE low setup before CAS low WE low hold after CAS high | 1t - 10<br>Same as | | | | | WE NW HOLD AILER OAS HIGH | CAS low | | | | 18 | OE high before WE low | 1t + 2 | | | | 19 | OE low after WE high | 1t - 16 | | | | 20 | CAS high for CAS before RAS refresh | 0.5t | | | | 21 | RAS low from CAS low for CAS before RAS refresh | 1.5t | | | | | 10110011 | | | i i | MCLK edge to RAS, CAS, MA(8:0) edge delay may be up to 40 ns. ## NOTES: The timing is the result of setting PR33 (3C5H, Index = 13H) = xxx01110. \* Timings are adjustable by PR33. Memory write uses fast page early write, while keeping $\overline{OE} = 1$ . Memory read uses fast page read, while keeping $\overline{OE} = 0$ . t = $^{1}$ /MCLK (MCLK = 36 MHz for 80 ns, 64K by 16 DRAM). d = Delay of between 4 and 7 ns. TABLE 6-1. AC TIMING CHARACTERISTICS (Continued) FIGURE 6-1. RESET TIMING FIGURE 6-2. CLOCK AND VIDEO TIMING FIGURE 6-3. AT MODE BUS TIMING FIGURE 6-4. MICRO CHANNEL MODE BUS TIMING FIGURE 6-5. DRAM TIMING FIGURE 6-6. DRAM TIMING ADJUSTMENT T-52-33-45 AO HIVING QUADAO LEDIS HOS DRAM Timing Adjustment: The RAS, CAS timing can be adjusted by register PR33 (3C5H, Index 3H) bits 4 through 0. Only the following timing may be affected: (See Figures 6-5 and 6-6). RAS low to CAS low 6 CAS pulse width CAS pulse width adjustment: CAS cycle time is always equal to 2t $\{t = 1/MCLK\}$ , $\{d = (4~8) \text{ ns}\}$ . PR33 (Bits 4 through 3) = 00, CAS low = 1t + d; 01, CAS low = 1t + 2d; 1X, CAS low = 1.5t; $\frac{\overline{CAS}}{\overline{CAS}} \text{ high = 1t - d}$ $\frac{\overline{CAS}}{\overline{CAS}} \text{ high = 1/2t}$ FIGURE 6-7. 256K BY 4 DRAM TIMING FIGURE 6-8. 64K BY 16 DRAM TIMING ## 7.0 WD90C31 REGISTERS All the standard IBM registers incorporated inside the WD90C31 are functionally equivalent to the VGA implementation, while additional Western Digital registers enhance the video subsystem. Compatibility registers provide functional equivalence for AT&T, Hercules, MDA and CGA standards defined earlier using the 6845 CRT Controller. This section describes the VGA registers in greater detail, followed by the VGA/EGA difference section and PR registers description. For more information, refer to the reference literature. Throughout this section, all bit graphics and definitions apply to VGA mode, followed by their brief description. | ① REGISTERS | ② RW | МОМО | COLOR | |--------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|---------------|------------------------------| | GENERAL REG | SISTERS | | | | Miscellaneous Output Register | W | 3C2 | 3C2 | | Input Status Register 0 | RO | 3CC<br>3C2 | 3CC<br>3C2 | | Input Status Register 1 | RO | 3BA | 3DA | | Feature Control Register | W | 3BA | 3DA | | , | R | 3CA | 3CA | | * Video Subsystem Enable Register. | RW | 3C3 | 3C3 | | * I/O Port 3C3H can be used to replace 46<br>mode. In Micro Channel mode, writes to<br>and I/O address decoding. | o 3C3H, I | Bit 0 = 1 ena | r setup in AT<br>bles memory | | SEQUENCER RE | GISTERS | 3 | | | Sequencer Index Register | RW | 3C4 | 3C4 | | Sequencer Data Register | RW | 3C5 | 3C5 | | CRT CONTROLLER | REGISTE | RS | | | Index Register | RW | 3B4 | 3D4 | | CRT Controller Data Register | RW | 3B5 | 3D5 | | GRAPHICS CONTROLL | ER REGI | STERS | | | Index Register | RW | 3CE | 3CE | | Other Graphics Registers | RW | 3CF | 3CF | | ATTRIBUTE CONTROLL | ER REGI | STERS | | | Index Register | RW | 3C0 | 3C0 | | Attribute Controller Data Register | <u> </u> | 3C0 | 3C0 | | | R | 3C1 | 3C1 | | VIDEO DAC PALETTE | REGISTE | RS ③ | | | Write Address | RW | 3C8 | 3C8 | | Read Address | . <b>W</b> | 3C7 | 3C7 | | DAC State | R | 3C7 | 3C7 | | Data | RW | 3C9 | 3C9 | | Pel Mask | RW | 3C6 | 3C6 | | <ul> <li>All Register addresses are in hexidecima</li> <li>RO = Read-Only, RW = Read/Write, W =</li> <li>PR16(0) = 1 locks these registers.</li> </ul> | il.<br>Write, and | d R = Read. | | **TABLE 7-1. VGA REGISTERS SUMMARY** | <b>O REGISTERS</b> | Ø RW | MONO | COLOR | |--------------------------------------|------------|-----------|-----------| | WINDOWS ACCEL | ERATOR REC | SISTERS | | | Index Controller | RW | 23C0/23C1 | 23C0/23C1 | | Register Access Block Port | RW | 23C2/23C3 | 23C2/23C3 | | BITBLT I/O Port RW 23C4/23C5 23C4/23 | | | | TABLE 7-1. VGA REGISTER SUMMARY (Continued) | REGISTERS | RW | MONOCHROME | COLOR | |--------------------------------------------------------|----|-----------------|-----------------| | PRO(A) Address Offset A | RW | 3CF.09 | 3CF.09 | | PRO(B) Alternate Address Offset B | RW | 3CF.0A | 3CF.0A | | PR1 Memory Size | RW | 3CF.0B | 3CF.0B | | PR2 Video Šelect | RW | 3CF.0C | 3CF.0C | | PR3 CRT Control | RW | 3CF.0D | 3CF.0D | | PR4 Video Control | RW | 3CF.0E | 3CF.0E | | PR5 Unlock (PR0-PR4)/Status | RW | 3CF.0F | 3CF.0F | | PR10 Unlock (PR11-PR17) | RW | 3B5.29 | 3D5.29 | | PR11 EGA Switches | RW | 3B5.2A | 3D5.2A | | PR12 Scratch Pad | RW | 3B5.2B | 3D5.2B | | PR13 Interlace H/2 Start | RW | 3B5.2C | 3D5.2C | | PR14 Interlace H/2 End | RW | 3B5,2D | 3D5.2D | | PR15 Miscellaneous Control 1 | RW | 3B5.2E | 3D5.2E | | PR16 Miscellaneous Control 2 | RW | 3B5.2F | 3D5.2F | | PR17 Miscellaneous Control 3 | RW | 3B5.30 | 3D5.30 | | PR18 CRTC Vertical Timing Overflow | RW | 3B5.3E | 3B5.3E | | PR19 Signature Analyzer Control | RW | 3B5.3F | 3D5.3F | | Reserved 3X5.31-3X5.3C | RW | 3B5.31 - 3B5.3C | 3D5.31 - 3D5.3C | | PR1A CRTC Shadow Register Control | ŔW | 3B5.3D | 3D5.3D | | PR20 Unlock Sequencer Extended Registers | W | 3C5.06 | 3C5.06 | | PR21 Display Configuration and Scratch Pad | RW | 3C5.07 | 3C5.07 | | PR22 Scratch Pad | RW | 3C5.8 | 3C5.8 | | PR23 Scratch Pad | RW | 3C5.9 | 3C5.9 | | PR30 Memory Interface write buffer and FIFO Control | RW | 3C5.10 | 3C5.10 | | PR31 System Interface Control | RW | 3C5,11 | 3C5.11 | | PR32 Miscellaneous Control 4 | RW | 3C5.12 | 3C5.12 | | PR33 DRAM Timing and Zero Wait State Control Registers | RW | 305.13 | 3C5.13 | | PR34 Video Memory Mapping Register | RW | 3C5.14 | 3C5.14 | | PR35 Reserved | RW | 3C5.15 | 3C5.15 | NOTE: All of the PR Registers may be read/write protected. Refer to the PR Registers description for more details. A register description from locations such as 3CF.09 is the value read from or written to location 3CFH, after a value of 09 has been written to the corresponding Index register 3CEH. **TABLE 7-2. PR REGISTERS SUMMARY** | FUNCTIONS | RW | MDA | CGA | AT&T | HERCULES | |------------------------|----|---------|---------|---------|----------| | Mode Control Register | WO | 3B8 | 3D8 | 3D8 | 3B8 | | Color Select Register | WO | | 3D9 | 3D9 | | | Status Register | RO | ЗВА | 3DA | 3DA | ЗВА | | Preset Light Pen Latch | WO | 3B9 | 3DC | 3DC | , , , | | Clear Light Pen Latch | WO | 3BB | 3DB | 3DB | | | AT&T/M24 Register | WO | | 1 | 3DE | | | Hercules Register | WO | | | 1002 | 3BF | | +CRTC | RW | 3B0-3B7 | 3D0-3D7 | 3D0-3D7 | 3B0-3B7 | ## **NOTES:** - 1. RO = Read-Only, WO = Write-Only, RW = Read/Write. - 2. All Register addresses are in hex. - 3. + = 6845 Mode Registers. ## TABLE 7-3. COMPATIBILITY REGISTERS SUMMARY ## 7.1 GENERAL REGISTERS | REGISTER<br>NAME | READ<br>PORT | WRITE<br>PORT | | |-------------------------|--------------|---------------|--| | Miscellaneous Output | 3CC | 3C2 | | | Input Status Register 0 | 3C2 | | | | Input Status Register 1 | 3?A | | | | Feature Control | 3CA | 3?A | | ## **NOTES** - 1. Reserved bits should be set to zero. - "?" Value is controlled by Bit 0 of the Miscellaneous Output Register and is programmed as shown below: - 0 = B in Monochrome Modes - 1 = D in Color Modes ## 7.1.1 Miscellaneous Output Register, Read Port = 3CCH, Write Port = 3C2H | BIT | FUNCTION | |-----|------------------------------------| | 7 | Vertical Sync Polarity<br>Select | | 6 | Horizontal Sync Polarity<br>Select | | 5 | Odd/Even Memory Page<br>Select | | 4 | Reserved | | 3:2 | Videa Clack Select | | 1 | Enable Video RAM | | 0 | VO Address Select | ## Bit 7 - Vertical Sync Polarity Selection. This bit is locked if PR3(7) = 1 - 0 = Positive vertical sync polarity. - 1 = Negative vertical sync polarity. ## Bit 6 - Horizontal Sync Polarity Selection. This bit is locked if PR3(6) = 1 - 0 = Positive horizontal sync polarity. - 1 = Negative horizontal sync polarity. The vertical and horizontal sync polarity bits (bits 7:6) should be set to conform with the vertical size of the frame used by the monitor. ### **VERTICAL FRAME SIZE** - 00 = Reserved - 01 = 400 lines/scan - 10 = 350 lines/scan - 11 = 480 lines/scan ## Bit 5 - Odd or Even Memory Page Select. When in modes 0 through 5, one memory page is selected from the two 64 Kbyte pages. - 0 = Lower page is selected. - 1 = Upper page is selected. #### Bit 4 Reserved in VGA. #### Bits (3:2) - Video Clock Select. These bits are locked if PR11(2) = 1 or if PR2(1) = 1 and CNF(3) = 0. - 00 = Selects VCLK0 for VGA applications. Can be connected to allow 640 dots/line (25.175 MHz). - 01 = Selects VCLK1 for VGA applications. Can be connected to allow 720 dots/line (28.322 MHz) if Configuration Register Bit 3 = 0. - 10 = Selects VCLK2 (external user defined input) if Configuration Register Bit 3 = 0. - 11 = Reserved. Also selects VCLK2 (external user defined input) if Configuration Register Bit 3 = 0. ## Bit 1 - System Processor Video RAM Access Enable. - 0 = CPU access disabled. - 1 = CPU access enabled. ## Bit 0 - CRT Controller I/O Address Range Selection. Selection for Monochrome (3B4 and 3B5), or Color (3D4 and 3D5) mode. Bit 0 also maps Input Status Register 1 at MDA (3BA) or CGA (3DA). - 0 = CRTC and status addresses for MDA mode (3BX). - 1 = CRTC and status addresses for CGA mode (3DX). ## 7.1.2 Input Status Register 0, Read Only Port = 3C2H | BIT | FUNCTION | |-----|-----------------------------------------------------| | 7 | CRT Interrupt | | 6:5 | Reserved | | 4 | Monitor Detect Bit for Color/<br>Monochrome Display | | 3:0 | Reserved | ## Bit 7 - CRT Vertical Retrace Interrupt Pending or Cleared. - 0 = Vertical retrace interrupt cleared. - 1 = Vertical retrace interrupt pending. #### Bits (6:5) Reserved in VGA. ## Bit 4 - Monitor Detection in VGA Mode. MDET monitor status is sampled and can be read from this bit. - 0 = Monochrome. - 1 = Color. Bits (3:0) Reserved. \*\**D30*C31 ## 7.1.3 Input Status Register 1, Read Only Port = 3?AH | BIT | FUNCTION | | |-----|------------------|--| | 7:6 | Reserved | | | 5:4 | Diagnostic | | | 3 | Vertical Retrace | | | 2:1 | Reserved | | | 0 | Display Enable | | Bits (7:6) Reserved. Bits (5:4) - Color Plane Diagnostics. These bits return two of the eight video outputs VID7 through VID0, as selected by Color Plane Enable Register Bits 5 and 4. See section 7.5.5. Bit 3 - Vertical Retrace Status. 0 = Vertical frame is displayed. 1 = Vertical retrace is active. Bits (2:1) Reserved. Bit 0 - Display Enable Status. 0 = CRT screen display in process. 1 = CRT screen display disabled for horizontal or vertical retrace interval. ## 7.1.4 Feature Control Register, Read Port = 3CAH, Write Port = 3?AH | BIT | FUNCTION | |-----|-----------------------| | 7:4 | Reserved | | 3 | Vertical Sync Control | | 2:0 | Reserved | Bits (7:4) Reserved Bit 3 - Vertical Sync Control. 0 = VSYNC output enabled. 1 = VSYNC output is logical "OR" of VSYNC and Vertical Display Enable. Bits (2:0) Reserved ### 7.2 SEQUENCER REGISTERS | PORT | INDEX | NAME | |------|-------|----------------------| | 3C4H | 4 | Sequencer Index | | 3C5H | 00 | Reset | | 3C5H | 01 | Clocking Made | | 3C5H | 02 | Map Mask | | 3C5H | 03 | Character Map Select | | 3C5H | 04 | Memory Mode | NOTE Reserved bits should be set to zero. ## Sequencer Index Register, Read/Write ## Port = 3C4H | BIT | FUNCTION | |-----|----------------------------------| | 7:5 | Reserved | | 4:0 | Sequencer Address/<br>Index Bits | Bits (7:5) Reserved. ## Bits (4:0) - Sequencer Address/Index. The Sequencer Address Register is written with the index value (00H-04H) of the Sequencer Register to be accessed. Sequencer extension registers are also indexed by this register. #### 7.2.2 Reset Register, Read/Write Port = 3C5H, Index = 00H | BIT | FUNCTION | | |-----|--------------------|--| | 7:2 | Reserved | | | 1 | Synchronous Reset | | | 0 | Asynchronous Reset | | Bits (7:2) Reserved, ## Bit 1 - Synchronous Reset. ☆ - 0 = Sequencer is cleared and halted synchronously. - 1 = Operational mode (Bit 0 = 1). ### Bit 0 - Asynchronous Reset. A - 0 = Sequencer is cleared and halted asynchronously. - 1 = Operational mode (Bit 1 = 1). - ☆ Both bits 1 and 0 must be set to 1 for Operational mode. ### 7.2.3 Clocking Mode Register, Read/Write Port = 3C5H, Index = 01H Bits 5:2 are locked if PR11(1) = 1. They appear unlocked during reads. | BIT FUNCTION 7:6 Reserved | | |---------------------------|-------------------------| | | | | 4 | Shift 4 | | 3 | Dot Clock | | 2 | Shift Load if Bit 4 = 0 | | 1 | Reserved | | 0 | 8/9 Dot Clocks | Bits (7:6) Reserved. #### Bit 5 - Screen Off. - 0 = Normal screen operation. - 1 = Screen is turned off but SYNC signals remain active. This bit may be used to provide maximum display memory bandwidth for quick full screen updates. ## Bit 4 - Video Serial Shift Register Loading. - 0 = Serial shift registers loaded every character or every other character clock depending on Bit 2. - 1 = Serial shift registers loaded every 4th character clock (32-bit fetches). #### Bit 3 - Dot Clock Selection. - 0 = Normal dot clock selected by VCLK input frequency. - 1 = Dot Clock divided by 2 (320/360 pixels). ## Bit 2 - Shift Load. Effective Only If Bit 4=0. - 0 = Video serializers are loaded every character clock. - 1 = Video serializers are loaded every other character clock. Bit 1 Reserved. Bit 0 - 8/9 Dot Clock. Commands Sequencer to generate an eight or nine dot wide character clock, This bit is locked if PR11(0) = 1 - 0 = Nine dot wide character clock. - 1 = Eight dot wide character clock. ## 7.2.4 Map Mask Register, Read/Write Port = 3C5H, Index = 02H | BIT | FUNCTION | | |-----|----------------|--| | 7:4 | Reserved | | | 3:0 | Map 3:0 Enable | | Bits (7:4) Reserved. Bits (3:0) - Enables Writing to Memory Maps 3 Through 0, Respectively. - Writing to respective Memory Map disabled. - 1 = Writing to respective Memory Map enabled. ## 7.2.5 Character Map Select Register, Read/Write Port = 3C5H, Index = 03H Bits 5:0 are locked if PR11(1) = 1. They appear unlocked during reads. | BIT | FUNCTION | | |---------|------------------------------------|--| | 7:6 | Reserved | | | 5, 3, 2 | Character Map Select A<br>Bits 2:0 | | | 4, 1, 0 | Character Map Select B<br>Bits 2:0 | | if Sequencer Register 4, Bit 1 = 1, then the attribute byte Bit 3 in text modes is redefined to control switching between character sets. A "0" selects Character Map B. A "1" selects Character Map A. Character Map selection from either Plane 2 or Plane 3 is determined by PR2(2), PR2(5) and Bit 4 of the attribute code. Bits (7:6) Reserved, Bits 5, 3, 2 - Character Map A Select. These bits select the location of Character Map A as shown below. | BITS<br>532 | MAP<br>SELECTED | FONT/PLANE 2 OR<br>3 LOCATION | |-------------|-----------------|-------------------------------| | 000 | 0 | 1st 8 KByte Block | | 001 | 1 | 3rd 8 KByte Block | | 010 | 2 | 5th 8 KByte Block | | 011 | 3 | 7th 8 KByte Block | | 100 | 4 | 2nd 8 KByte Block | | 101 | 5 | 4th 8 KByte Block | | 110 | 6 | 6th 8 KByte Block | | 111 | 7 | 8th 8 KByte Block | Bits 4, 1, 0 - Character Map B Select. These bits select the location of Character Map B as shown below. | BITS<br>410 | MAP<br>SELECTED | FONT/PLANE 2 OR<br>3 LOCATION | |-------------|-----------------|-------------------------------| | 000 | 0 | 1st 8 KByte Block | | 001 | 1 | 3rd 8 KByte Block | | 010 | 2 | 5th 8 KByte Block | | 011 | 3 | 7th 8 KByte Block | | 100 | 4 | 2nd 8 KByte Block | | 101 | 5 | 4th 8 KByte Block | | 110 | 6 | 6th 8 KByte Block | | 111 | 7 | 8th 8 KByte Block | | | | | ## 7.2.6 Memory Mode Register, Read/Write Port = 3C5H, Index = 04H | BIT | FUNCTION | | |-----|-----------------|--| | 7:4 | Reserved | | | 3 | Chain 4 | | | 2 | Odd/Even | | | 1 . | Extended Memory | | | 0 | Reserved | | Bits (7:4) Reserved. ## Bit 3 - Chains Four Maps. - 0 = Processor sequentially accesses data using Map Mask Register. - 1 = Directs the two lower order video Memory Address pins (MA1,MA0) to select the map to be addressed. The map selection table is shown below: | MA1 | MAO | MAP SELECTED | |-----|-----|--------------| | 0 | 0 | 0 | | 0 | 1 | 1 | | . 1 | 0 | 2 | | 1 | 1 | 3 | ## Bit 2 - Odd/Even Map Selection. - 0 = Even processor addresses to access Maps 0 and 2. Odd processor addresses to access Maps 1 and 3. - Sequential processor access as defined by Map Mask Register. ## Bit 1 - Extended Video Memory. - 0 = 64 KB of video memory. - 1 = Greater than 64 KB of memory for VGA/EGA modes. Bit 0 Reserved. | PORT | INDEX | VGA REGISTER NAME | *6845 REGISTER NAME | | |------|-------|---------------------------------|---------------------------|--| | 374 | | CRT Controller Address Register | CRTC Address Register | | | 375 | 00 | Horizontal Total | HorizontalTotal | | | 375 | 01 | Horizontal Display Enable End | Horizontal Display | | | 375 | 02 | Start Horizontal Blanking | + | | | 375 | 03 | End Horizontal Blanking | + | | | 375 | 04 | Start Horizontal Retrace | + | | | 375 | 05 | End Horizontal Retrace | + | | | 3?5 | 06 | Vertical Total | +Vert. Display | | | 375 | 07 | Overflow | + | | | 3?5 | 08 | Preset Row Scan | + | | | 375 | 09 | Maximum Scan Line | Maximum Scan Line Address | | | 375 | 0A | Block Cursor Start | Cursor Start | | | 375 | 0B | Block Cursor End | Cursor End | | | 3?5 | 0C | Start Address High | Start Address High | | | 375 | 0D | Start Address Low | Start Address Low | | | 375 | 0E | Block Cursor Location High | Cursor Location High | | | 375 | 0F | Block Cursor Location Low | Cursor Location Low | | | 375 | 10 | Vertical Retrace Start | Light Pen High Read | | | 3?5 | 11 | Vertical Retrace End | Light Pen Low Read | | | 375 | 12 | Vertical Display Enable End | | | | 375 | 13 | Offset | + | | | 3?5 | 14 | Underline Location | + | | | 375 | 15 | Start Vertical Blank | + | | | 375 | 16 | End Vertical Blank | + | | | 3?5 | 17 | CRTC Mode Control | + | | | 3?5 | 18 | Line Compare | + 11 | | <sup>1. &</sup>quot;?" Value is controlled by Bit 0 of the Miscellaneous Output Register and is programmed as shown below: - 0 = B in Monochrome Modes 1 = D in Color Modes - 2. \*\*\* 6845 Mode Registers are defined and explained in greater detail in the reference literature. - 3. "+" This register can be programmed in VGA mode only. It is not applicable in 6845 mode. - 4. Reserved bits should be set to zero. ## **TABLE 7-4. CRT CONTROLLER REGISTERS** #### 7.3 CRT CONTROLLER REGISTERS ## 7.3.1 CRT Register Index, Read/Write Port = 3?4H | BIT | FUNCTION | | |-----|------------|--| | 7:5 | Reserved | | | 4:0 | Index bits | | Bits (7:5) Reserved. ## Bits (4:0) - CRT Register Index Bits. These bits specify the CRT Controller register to be addressed. Its value is programmed in hexidecimal. ## 7.3.2 Horizontal Total Register, Read/Write Port = 3?5H, Index = 00H This register is locked if register PR3(5) = 1 or the Vertical Retrace End Register Bit 7 = 1. | BIT | FUNCTION | |-----|-------------------------| | 7:0 | Horizontal Total Period | ## Bits (7:0) - Count Plus Retrace Less Five. In VGA mode, the total character count is the total number of characters including retrace time less 5, per horizontal scan line. ## 7.3.3 Horizontal Display Enable End Register, Read/Write Port = 375H, Index 01H This register is locked if register PR3(5) = 1 or the Vertical Retrace End Register Bit 7 = 1. | BIT | FUNCTION | | |-----|------------------------------------|--| | 7:0 | Displayed Characters per Scan Line | | ### Bits (7:0) - Number Of Displayed Characters Less One. This register contains the total number of displayed characters less one. ## 7.3.4 Start Horizontal Blanking Register, Read/Write Port = 3?5H, Index = 02H This register is locked if register PR3(5) = 1 or the Vertical Retrace End Register Bit 7 = 1. | BIT | FUNCTION | | |-----|---------------------------|--| | 7:0 | Start Horizontal Blanking | | Horizontal blanking begins when the horizontal character counter reaches the value written in this register. ## 7.3.5 End Horizontal Blanking, Read/Write Port = 3?5H, Index = 03H This register is locked if register PR3(5) = 1 or the Vertical Retrace End Register Bit 7 = 1. | BIT | FUNCTION | | |-----|-------------------------------------------|--| | 7 | Reserved | | | 6:5 | Display Enable Signal<br>Skew Control | | | 4:0 | End Horizontal Blanking<br>(lower 5 bits) | | ### Bit 7 Reserved ## Bits (6:5) - Display Enable Signal Skew Control. These bits define the display enable signal skew time in relation to horizontal synchronization pulses. The skew table is shown below: #### SKEW 00 = 0, Character Clock Skews 01 = 1, Character Clock Skews 10 = 2, Character Clock Skews 11 = 3, Character Clock Skews ## Bits (4:0) - End Horizontal Blanking. These five bits, along with bit 7 of the End Horizontal Retrace Register (Index 05H), determine when horizontal blanking is to end. Bits 4:0 are the least significant bits, bit 7 is the most significant bit. When the least significant six bits of the Horizontal Character Counter matches these six bits, the horizontal blanking ends. #### 7.3.6 Start Horizontal Retrace Pulse Register, Read/Write Port = 3?5H, Index = 04H This register is locked if register PR3(5) = 1 or the Vertical Retrace End Register Bit 7 = 1. | BIT | FUNCTION | | |-----|---------------------------------------------|--| | 7:0 | Start Horizontal Retrace<br>Character Count | | ### Bits (7:0) - Start Horizontal Retrace Character Count. The character count at which the horizontal retrace output is to become active is programmed in this register as a hexidecimal value. ## 7.3.7 End Horizontal Retrace Register, Read/Write Port = 3?5H, Index = 05H This register is locked if register PR3(5) = 1 or the Vertical Retrace End Register Bit 7 = 1. | BIT | FUNCTION | | |-----|----------------------------|--| | 7 | End Horizontal Blank Bit 6 | | | 6:5 | Horizontal Retrace Delay | | | 4:0 | End Horizontal Retrace | | ## Bit 7 - End Horizontal Blank Bit 6. This is the sixth bit (Bit 5) of the End Horizontal Blanking Value programmed in bits 4:0 of the End Horizontal Blanking Register at Port 3?5H, Index 03H. ## Bits (6:5) - Horizontal Retrace Delay. These bits define the horizontal retrace signal delay. 00 = 0, Character Clock Delay 01 = 1, Character Clock Delay 10 = 2, Character Clock Delays 11 = 3, Character Clock Delays ### Bits (4:0) - End Horizontal Retrace. The least significant five bits are programmed in this register. When the least significant bits of the Horizontal Character Counter match these five bits, the Horizontal Retrace signal is turned off. ## 7.3.8 Vertical Total Register, Read/Write Port = 3?5H, Index = 06H This register is locked if register PR3(0) = 1, or the Vertical Retrace End Register Bit 7 = 1. | BIT | FUNCTION | | |-----|----------------------------------|--| | 7:0 | Raster Scan Line Total<br>Less 2 | | ### Bits (7:0) - Raster Scan Line Total Less 2. This register contains the least significant eight bits of an eleven bit count of raster scan lines for a display frame. The programmed value includes the total number of vertical scan lines, minus two. Time for vertical retrace and vertical sync are also included. Bit 10 of this count is in register PR18 at Port 375H, Index 3EH, Bit 0. Bits 9 and 8 of this count are loaded into the Vertical Overflow Register at Port 375H, Index 07H, Bit 5 and Bit 0, respectively. In 6845 mode, total vertical display time in rows is programmed into Bit 6 through Bit 0, while Bit 7 is reserved. Scan count reduction is not necessary. The number of scan lines in a row is determined by the maximum Scan Line Register (Index 09H Bits 4 through 0). ## 7.3.9 Overflow Vertical Register, Read/Write Port = 375H, Index = 07H | BIT | FUNCTION | |------|-----------------------------------------| | 7, 2 | Start Vertical Retrace<br>Bits 9:8 | | 6, 1 | End Vertical Display<br>Enable Bits 9:8 | | 5, 0 | Vertical Total Bits 9:8 | | 4 | Line Compare Bit 8 | | 3 | Start Vertical Blank Bit 8 | #### 2 Bits 7, 2 Start Vertical Retrace - Bits 9:8. (Bits 7:0 are at Index 10H.) ### 1 Bits 6, 1 End Vertical Display Enable - Bits 9:8. (Bits 7:0 are at Index 12H.) #### 2 Bits 5, 0 Vertical Total - Bits 9:8. (Bits 7:0 are at Index 06H.) #### Bit 4 Line Compare - Bit 8. (Bit 9 is at Bit 6 of index 09H, Bits 7:0 are at Index = 18H.) #### 2 Bit 3 Start Vertical Blank - Bit 8. (Bit 9 is at Bit 5 of index 09H, Bits 7:0 are at Index =15H.) ## NOTES - This register is locked if Register PR3(1) = 0 AND the End Vertical Retrace Register Bit 7 = 1. - This register is locked if Register PR3(0) = 1 OR the End Vertical Retrace Register Bit 7 = 1. 7.3.10 Preset Row Scan Register, Read/Write Port = 375H, Index = 08H | BIT | FUNCTION | | |-----|-----------------------|--| | 7 | Reserved | | | 6:5 | Byte Panning Control | | | 4:0 | Preset Row Scan Count | | Bit 7 Reserved. Bits (6:5) - Byte Panning Control. These bits allow up to three bytes to be panned in modes programmed as multiple shift modes. | BIT 6 | BIT 5 | OPERATION | |-------|-------|--------------------| | 0 | 0 | Normal | | 0 | 1 | 1 Byte Left Shift | | 1 | 0 | 2 Bytes Left Shift | | 1 | 1 | 3 Bytes Left Shift | ## Bits (4:0) - Preset Row Scan Count. These bits preset the vertical row scan counter once after each vertical retrace. This counter is incremented after each horizontal retrace period until the maximum row scan count is reached. When the maximum row scan count is reached, the counter is cleared. This register can be used for smooth vertical scrolling of text. ### 7.3.11 Maximum Scan Line Register, Read/Write Port = 3?5H, Index = 09H | BIT | FUNCTION | | |-----|----------------------------|--| | 7 | 200 to 400 Line Conversion | | | 6 | Line Compare Bit 9 | | | 5 | Start Vertical Blank Bit 9 | | | 4:0 | Maximum Scan Line | | In 6845 mode, Bits 7 through 5 are reserved, #### Bit 7 - 200 to 400 Line Conversion. - 0 = Normal operation. - 1 = Activate line doubling. The row scan counter is clocked at half the horizontal scan rate to allow 200 line modes to display 400 scan lines. Each line is double scanned. #### Bit 6 - Line Compare. This is Bit 9 of the Line Compare Register at Port 375H, Index 18H. ## Bit 5 - Start Vertical Blank. This is Bit 9 of the Start Vertical Blank Register at Port 3?5H, Index 15H. The Vertical Blank Register is locked if register PR3(0) = 1 or the Vertical Retrace End Register Bit 7 = 1. ### Bits (4:0) - Maximum Scan Line. These bits are the maximum number of scanned lines for each row of characters. The value programmed is one less than the maximum number of scanned rows per character. In 6845 mode, the value programmed is one less than the maximum scan line count for non-interlace mode. Interlaced mode is not supported, ## 7.3.12 Block Cursor Start Register, Read/Write Port = 3?5H, Index = 0AH | BIT | FUNCTION | | |-----|---------------------------------|--| | 7:6 | Reserved | | | 5 | Block Cursor Control | | | 4:0 | Block Cursor Start<br>Scan Line | | Bits (7:6) Reserved. ## Bit 5 - Block Cursor Control. - 0 = Block Cursor on. - 1 = Block Cursor off. ## Bits (4:0) - Block Cursor Start Scan Line. These bits specify the value of the row scan counter within the cursor's starting character box. These bits are programmed with one less than the value of the character row. If these bits are programmed with a value greater than the Block Cursor End Register at Port 3?5H, Index OBH, no cursor is generated. For 6845 modes, Bits 7 and 6 are reserved. Bit 5 controls the cursor operation and Bits 4 through 0 contain the cursor start value. ## 7.3.13 Block Cursor End Register, Read/Write Port = 3?5H, Index = 0BH | BIT | FUNCTION | | |-----|-------------------------------|--| | 7 | Reserved | | | 6:5 | Block Cursor Skew | | | 4:0 | Block Cursor End Scan<br>Line | | In 6845 mode, Bits 7 through 5 are reserved. #### Bit 7 Reserved. #### Bits (6:5) - Block Cursor Skew Bits. Moves the displayed cursor to the right by the skew value in character clocks, e.g., one character clock skew moves the cursor right by one position on the screen. | BIT 6 | BIT 5 | SKEW | |-------|-------|--------------------| | 0 | 0 | 0 Character Clocks | | 0 | . 1 | 1 Character Clocks | | 1 | 0 | 2 Character Clocks | | 1 | 1 | 3 Character Clocks | ## Bits (4:0) - Block Cursor End Scanline. These bits specify the value of the last row scan counter within the character box in which the cursor is active. If this value is less than the cursor start value, no cursor is displayed. In 6845 mode Bits 4 through 0 contain the row value of the cursor end. #### NOTE There are three types of cursors generated, depending upon the mode, i.e, EGA, VGA or 6845 (non-VGA). The above description refers to the VGA cursor only. ## 7.3.14 Start Address High Register, Read/Write Port = 3?5H, Index = 0CH | BIT | FUNCTION | | |-----|-------------------------|--| | 7:0 | Start Address High Byte | | ### Bits (7:0) - Display Screen Start Address Upper Byte Bits. These are the high order eight bits of the 16-bit video memory address, used for screen refresh. The low order 8-bit register is at Port 375H Index ODH. Register PR3 Bits 4 and 3 extend this video memory start register to 18 bits. In 6845 mode, Bits 7 and 6 are forced to 0 regardless of this register's contents. The lower order eight bits are at Port 3?5H Index 0DH. ## 7.3.15 Start Address Low Register, Read/Write Port = 3?5H, Index = 0DH | BIT | | FUNCTI | ON | | |-----|---------|---------|-----|------| | 7:0 | Start A | \ddress | Low | Byte | ## Bits (7:0) - Start Address Low Byte. These are the low order eight bits of the 16-bit video memory address in VGA or 6845 modes. ## 7.3.16 Block Cursor Location High Register, Read/Write Port = 375H, Index = 0EH | BIT | FUNCTION | | |-----|-----------------------|--| | 7:0 | Block Cursor Location | | | | High Byte | | ## Bits (7:0) - Block Cursor Address Upper Byte Bits. In VGA mode, these are the eight high order bits of the 16-bit cursor location. For the low order eight bits, see the Block Cursor Location Low Register at Port 3?5H, Index 0FH. Register PR3 Bits 4 and 3 extend the cursor location High Register to 18 bits. In 6845 mode, Bits 7 and 6 are reserved, while Bits 5 through 0 are the high order bits of the cursor. ## 7.3.17 Block Cursor Location Low Register, Read/Write Port = 3?5H, Index = 0FH | BIT | FUNCTION | |-----|-----------------------------------| | 7:0 | Block Cursor Location<br>Low Byte | ### Bits (7:0) - Block Cursor Address Low Byte Bits. These are the low order eight bits of the 16-bit video memory address in VGA or 6845 mode. ## 7.3.18 Vertical Retrace Start Register, Read/Write Port = 3?5H, Index = 10H This register is locked if register PR3(0) = 1. | BIT | FUNCTION | |-----|----------------------------------------------| | 7:0 | Vertical Retrace Start<br>(Lower eight bits) | ## Bits (7:0) - Vertical Retrace Start Pulse Lower Eight Bits. In VGA mode, these are the lower eight bits of the 11-bit Vertical Retrace Start Register. Bit 10 is located in 3?5H, Index 3EH, Bit 2. Bits 9 and 8 are located in the Overflow Register at Port 3?5H, Index 07H. In 6845 compatible mode, Bits 7 and 6 are reserved and bits 5 through 0 are the high order six bits. Bits 5 through 0 are shown as the light pen read back value. The lower order eight bits of the Light Pen Read Back Register are at the Index 11H. In EGA compatible mode this register shows the high order eight bits as the light pen value. ## 7.3.19 Vertical Retrace End Register, Read/Write Port = 3?5H, Index = 11H | BIT | FUNCTION | |-----|---------------------------| | 7 | CRTC 0-7 Write Protect | | 6 | Select 3/5 DRAM Refresh | | 5 | Enable Vertical Interrupt | | 4 | Clear Vertical Interrupt | | 3:0 | Vertical Retrace End. | ## Bit 7 - CRTC Registers Write Protect. - 0 = Enables writing to CRT index registers 00H-07H. - 1 = Write protects CRT Controller index registers in the range of index 00H-07H. Line Compare Bit 4 in the Overflow Register (07H) is not protected. ## Bit 6 - DRAM Refresh/Horizontal Scan Line. This bit selects DRAM refresh cycles per horizontal scan line. - Generates three refresh cycles for each horizontal scan line for normal VGA operation. - 1 = Generates five DRAM refresh cycles per horizontal scan line. ## Bit 5 - Enable Vertical Retrace Interrupt. - 0 = Enable vertical retrace interrupt. - 1 = Disable vertical retrace interrupt. #### Bit 4 - Clear Vertical Retrace Interrupt. - Clears the vertical retrace interrupt by writing a 0 to (resetting) an internal flip flop. - 1 = Vertical retrace interrupt. This allows an interrupt to be generated after the last displayed scan of the frame has occurred (i.e., the start of the bottom border). ## Bits (3:0) - Vertical Retrace End. These bits specify the scan count at which vertical sync becomes inactive. When these four bits match the four low-order bits of the vertical counter, vertical sync becomes inactive. In 6845 or EGA compatible mode, this register allows the read back value of the lower eight bits of Light Pen Register. These bits are locked if register PR3(0) = 1. ### 7.3.20 Vertical Display Enable End Register, Read/Write Port = 3?5H, Index = 12H | BIT | FUNCTION | |-----|---------------------------------------------------| | 7:0 | Vertical Display Enable<br>End (Lower eight bits) | ## Bits (7:0) - Vertical Display Enable End Lower Eight Bits. These bits define where the active display frame ends and are the lower eight bits of an 11-bit register. The programmed count is in scan lines minus one. Bit 10 is in Port 3?5H, Index 3EH, Bit 10. Bits 9 and 8 are in the Overflow Register at Port 3?5H, Index 07H, Bits 6 and 1, respectively. ## 7.3.21 Offset Register, Read/Write Port = 375H, Index = 13H | BIT | FUNCTION | |-----|---------------------------| | 7:0 | Logical Line Screen Width | ## Bits (7:0) - Logical Line Screen Width. This register specifies the width of display memory in terms of an offset from the current row start address to the next character row. The offset value is a word address adjusted for word or double word display memory access. It is calculated as follows: Next Row Scan Start Address equals the Current Row Scan Start Address, plus the product of the Offset Register multiplied by either 2 in the byte mode or 4 in word mode. ### 7.3.22 Underline Location Register, Read/Write Port = 3?5H, Index = 14H | BIT | FUNCTION | | |-----|--------------------|--| | 7 | Reserved | | | 6 | Doubleword Mode | | | 5 | Count by 4 | | | 4:0 | Underline Location | | ## Bit 7 Reserved. #### Bit 6 - Doubleword Mode. - 0 = Display memory addressed for byte or word access. - 1 = Display memory addressed for double word access. This overrides the state of Port 3?5H, Index 17H, Bit 6 (see table at section 7.3.25, Bit 6). ## Bit 5 - Count by Four for Doubleword Access. - 0 = Memory address counter clocked for byte or word access. - 1 = Memory address counter is clocked at the character clock rate divided by four. ## Bits (4:0) - Underline Location. These bits specify the row scan counter value within a character matrix where underline is to be displayed. Load a value one less than the desired scan line number. ## 7.3.23 Start Vertical Blank Register, Read/Write Port = 3?5H, Index =15H This register is locked if register PR3(0) = 1. | BIT | FUNCTION | |-----|--------------------------------------------| | 7:0 | Start Vertical Blank<br>(Lower eight bits) | ## Bits (7:0) - Start Vertical Blank Lower Eight Bits. These are the lower eight bits of the 11-bit Start Vertical Blank Register. Bit 10 is in register PR18 at Port 3?5H, Index 3EH, Bit 3. Bit 9 is in the Maximum Scan Line Register at Port 3?5H, Index 09H. Bit 8 is in the Overflow Register at Port 3?5H, Index 07H. The eleventh bit value is reduced by one from the desired scan line count where the vertical blanking signal starts. ## 7.3.24 End Vertical Blank Register, Read/Write Port = 3?5H, Index = 16H This register is locked if register PR3(0) = 1. | BIT | FUNCTION | |-----|--------------------| | 7:0 | End Vertical Blank | ## Bits (7:0) - Vertical Blank Inactive Count. End Vertical Blank is an eight-bit value calculated as follows: Eight-bit End Vertical Blank value = (value of Start Vertical Blank minus one) + (value of Vertical Blank signal width in scan lines). ## 7.3.25 CRT Mode Control Register, Read/Write Port = 375H, Index = 17H | BIT | FUNCTION | |-----|-------------------------------| | 7 | Hardware Reset | | 6 | Word or Byte Mode | | 5 | Address Wrap | | 4 | Reserved | | 3 | Count by 2 | | 2 | Horizontal Retrace<br>Select. | | 1 | Select Row Scan Counter | | 0 | CGA Compatibility | #### Bit 7 - Hardware Reset. - 0 = Horizontal and vertical retrace outputs inactive. - 1 = Horizontal and vertical retrace outputs enabled. ## Bit 6 - Word or Byte Mode. The state of this bit is ignored and Doubleword mode selected when Port 375H, Index 14H, Bit 6 is set to 1 (see section 7.3.22 Bit 6). - 0 = Word address mode. All memory address counter bits shift down by one bit and the MSB of the address counter appears on the LSB. - 1 = Byte address mode. | CRT14H<br>Bit 6 | CRT17H<br>Bit 6 | ADDRESS<br>Mode | |-----------------|-----------------|-----------------| | 0 | 0 | Word | | 0 | 1 | Byte | | 1 | X | Doubleword | ## Bit 5 - Address Wrap. - In word address mode, this bit enables Bit 13 to appear at MA0, otherwise Bit 0 appears on MA0. - 1 = Select MA15 for odd/even mode when 256 Kbytes of video memory are used on the system board. #### Bit 4 Reserved. ### Bit 3 - Count by 2. - 0 = Character clock increments memory address counter. - 1 = Character clock divided by two increments the address counter. ## Bit 2 - Horizontal Retrace Clock Rate Select for Vertical Timing Counter. This bit is locked if register PR3(5) = 1. - 0 = Selects horizontal retrace clock rate - 1 = Selects horizontal retrace clock rate divided by two. #### Bit 1 - Select Row Scan Counter. - 0 = Row Scan Counter Bit 1 replaces CRTC when MA14 is selected to drive an address pin. - 1 = CRTC drives MA14 when MA14 is selected to drive an address pin. ## Bit 0 - 6845 CRT Controller Compatibility Mode Support for CGA Operation. - 0 = Row Scan Counter Bit 1 replaces CRTC when MA13 is selected to drive an address pin. - 1 = CRTC drives MA13 when MA13 is selected to drive an address pin. ## 7.3.26 Line Compare Register, Read/Write Port = 375H, Index = 18H | BIT | FUNCTION | |-----|------------------------------------| | 7:0 | Line Compare<br>(lower eight bits) | ## Bits (7:0) - Line Compare Lower Eight Bits. These are the lower eight bits of the ten-bit Scan Line Compare Register. Bit 9 is in the Maximum Scan Line Register at Port 3?5H, Index 09H. Bit 8 is in the Overflow Register at Port 3?5H, Index 07H. When the vertical counter reaches the value programmed in the Scan Line Compare Register, the internal start of the line counter is cleared. #### 7.4 GRAPHICS CONTROLLER REGISTERS | PORT<br>(HEX) | INDEX<br>(HEX) | NAME | |---------------|----------------|-------------------------| | 3CE | _ | Graphics Index Register | | 3CF | 00 | Set/Reset | | 3CF | 01 | Enable Set/Reset | | 3CF | 02 | Color Compare | | 3CF | 03 | Data Rotate | | 3CF | 04 | Read Map Select | | 3CF | 05 | Graphics Mode | | 3CF | 06 | Miscellaneous | | 3CF | 07 | Color Don't Care | | 3CF | 08 | Bit Mask | NOTE Reserved bits should be set to zero. ## 7.4.1 Graphics Index Register, Read/Write Port = 3CEH | BIT | FUNCTION | |-----|-----------------------| | 7:4 | Reserved | | 3:0 | Graphics Address Bits | Bits (7:4) Reserved. Bits (3:0) - Graphics Controller Register Index Pointer Bits. #### NOTE Some of the PR registers reside with the index pointer extension beyond the standard VGA Graphics Controller registers. ## 7.4.2 Set/Reset Register, Read/Write Port = 3CFH, Index = 00H | BIT | FUNCTION | |-----|-----------------| | 7:4 | Reserved | | 3 | Set/Reset Map 3 | | 2 | Set/Reset Map 2 | | 1 | Set/Reset Map 1 | | 0 | Set/Reset Map 0 | Bits (7:4) Reserved. Bits (3:0) - Set/Reset Map. When the CPU executes display memory write with Write Mode 0\* selected, and the Enable Set/Reset Register at Port 3CFH Index 01H activated, the eight bits of the bit value in this register, which have been operated on by the Bit Mask Register, are then written to the corresponding display memory map. It is an eight-bit fill operation. 0 = Reset. 1 = Set. | BIT | SET/RESET | |-----|-----------| | 3 | Мар 3 | | 2 | Map 2 | | 1 | Map 1 | | 0 | Мар 0 | ### NOTE\* The selection of Write Mode 0 is determined by the Graphics Mode Register (Index = 05H) Bit 1 and Bit 0. ## 7.4.3 Enable Set/Reset Register, Read/Write Port = 3CFH, Index = 01H | BIT | FUNCTION | |-----|------------------------| | 7:4 | Reserved | | 3 | Enable Set/Reset Map 3 | | 2 | Enable Set/Reset Map 2 | | 1 | Enable Set/Reset Map 1 | | 0 | Enable Set/Reset Map 0 | Bits (7:4) Reserved. # Bits (3:0) - Enable Set/Reset Register Maps 3 through 0 respectively (Index 00H). - 0 = In Write Mode 0, each bit (3:0) when set to 0, disables its corresponding Set/Reset Register (Index = 00H) bit and the corresponding memory map is written with the rotated 8-bit data from the system microprocessor, as defined by the Data Rotate Register. - 1 = In Write Mode 0, each bit (3:0) when set to 1, enables memory map access defined by the corresponding Set/Reset Register (Index = 00H) bit and the respective memory map is written with the Set/Reset Register value. 7.4.4 Color Compare Register, Read/Write Port = 3CFH, Index = 02H | BIT | FUNCTION | |-----|---------------------| | 7:4 | Reserved | | 3 | Color Compare Map 3 | | 2 | Color Compare Map 2 | | 1 | Color Compare Map 1 | | 0 | Color Compare Map 0 | Bits (7:4) Reserved. Bits (3:0) - Color Compare. The Color Compare bits contain the value to which all eight bits of the corresponding memory map are compared. This comparison also occurs across all four maps and a 1 is returned for the map positions when the bits of all four maps equal the Color Compare Register. If a system read is done with Bit 3 = 0 for the Graphics Mode Register at Port 3CFH, Index 05H, data is returned without comparison. Color compare map coding is shown below. | BIT | COLOR COMPARE | |-----|---------------| | 3 | Map 3 | | 2 | Map 2 | | 1 | Map 1 | | 0 | Map 0 | ## 7.4.5 Data Rotate Register, Read/Write Port = 3CFH, Index = 03H | BIT | FUNCTION | |-----|--------------------| | 7:5 | Reserved | | 4 | Function Select 1 | | 3 | Function Select 0 | | 2 | Rotate Count Bit 2 | | 1 | Rotate Count Bit 1 | | 0 | Rotate Count Bit 0 | ### Bits (7:5) Reserved. ### Bits (4:3) - Function Select. This is the Function Select for any of the write mode operations defined in the Graphics Mode Register at Port 3CFH, Index 05H as defined below. - 00 = Video memory data unmodified. - 01 = Video memory data ANDed with system data in the latches. - 10 = Video memory data ORed with system data in the latches. - 11 = Video memory data XORed with system data in the latches. #### NOTE "Data" refers to CPU data that has gone through data rotation. The latches contain the data from the last memory read operation. ### Bits (2:0) - Rotate Count. These bits specify the number of bit positions of rotation to the right. Data written by the CPU is rotated in write mode 0, defined by the Graphics Mode Register at Port 3CFH, Index 05H. ## 7.4.6 Read Map Select Register, Read/Write Port = 3CFH, Index = 04H | BIT | FUNCTION | | |-------|--------------|--| | . 7:2 | Reserved | | | 1 | Map Select 1 | | | 0 | Map Select 0 | | ## Bits (7:2) Reserved. ### Bits (1:0) - Map Select. These bits select the memory map in memory read operations. It has no effect on color compare read mode. In odd/even modes, the value is defined below. | BIT 1 | BIT 0 | READ<br>MAP | |-------|-------|-------------| | 0 | 0 | 0 | | 0 | 1 | 1 | | 1 | O | 2 | | 1 | 1 | 3 | ## 7.4.7 Graphics Mode Register, Read/Write Port = 3CFH, Index = 05H | BIT | FUNCTION | |-----|------------------| | 7 | Reserved | | 6 | 256 Color Mode | | 5 | Shift Register | | 4 | CGA Odd/Even | | 3 | Read Type | | 2 | Reserved | | 1 | Write Mode bit 1 | | 0 | Write Mode bit 0 | Bit 7 Reserved. T-52-33-45 #### Bit 6 - 256 Color Mode. This bit is locked if PR11(1) = 1. It appears unlocked during reads. - 0 = Enables Bit 5 of this register to control loading of the shift registers. Four-bit pixel is expanded to six bits through internal palette and is sent out on the lower six bits (VID5 VID0) pins every dot clock. The remaining two video outputs (VID7, VID6) are determined by Bits 3 and 2 of the Color Select Register located at Port 3C1H/3C0H, Index 14H within the Attribute Controller. - 1 = Load Video Shift Registers to support 256-color mode. ## Bit 5 - Shift Register. Shift Register Load controls the way in which memory data is formatted in the four Video Shift Registers. MSB is shifted out in all cases. This bit is locked if PR11(1) = 1. It appears unlocked during reads. - 0 = Map 3 through Map 0 data is placed into shift registers for normal operations. - 1 = For CGA graphics mode compatibility, even numbered bits from all the maps are shifted out of even numbered shift registers, and odd numbered bits from all the maps are shifted out of odd numbered shift registers. #### Bit 4 - Odd/Even Mode. - 0 = Normal - 1 = CGA compatible odd/even system access mode. Sequential addressing as defined by Bit 2 of the Sequencer Memory Mode Register at Port 3CFH, Index 04H. Even system addresses access Maps 2 or 0 and odd system addresses access Maps 3 or 1. #### Bit 3 - Read Mode. - 0 = System reads data from memory maps selected by Read Map Select Register at Port 3CFH, Index 04H. This setting has no effect if Bit 3 of the Sequencer Memory Mode Register = 1. - 1 = System reads the comparison of the memory maps and the Color Compare Register. Bit 2 Reserved. Bits (1:0) - Write Mode. Table 7-6 defines the four write modes. | BIT 1 | BIT 0 | WRITE MODE | |-------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | 0 | Write Mode 0. If the Set/Reset Register function is enabled for any of the maps, the eight bits of the bit value in the Set/Reset Register, which have been operated on by the Bit Mask Register, are then written to the corresponding display memory map. If the Set/Reset Register function is disabled, the map is written with the CPU data which is rotated right by the number of bits defined in the Data Rotate Register (with the old LSB now the new MSB). | | 0 | 1 | Write Mode 1. This mode can be used to write the same value to many memory locations. The 32 bits of data in the system latches are written into each of the four memory maps. The system read operation loads the latches. | | 1 | 0 | Write Mode 2. Memory maps (3:0) are filled with the eight-bit value of the corresponding CPU data bits (3:0). The 32-bit output of the four memory maps is then operated on by the Bit Mask Register and the resulting data is written to the four memory maps. | | 1 | 1 | Write Mode 3. Eight bits of the value contained in the Set/Reset Register (Index = 00H) is written into the corresponding map, regardless of the Enable Set/Reset Register (Index = 01H). The right rotated CPU data (see Write Mode 0) is ANDed with Bit Mask Register data to form an eight-bit mask value that performs the same function as the Bit Mask Register in Write Modes 0 and 2. | ### **TABLE 7-5. WRITE MODES** ## 7.4.8 Miscellaneous Register, Read/Write Port = 3CFH, Index = 06H | BIT | FUNCTION | |-----|---------------| | 7:4 | Reserved | | 3 | Memory Map 1 | | 2 | Memory Map 0 | | 1 | Odd/Even | | .0 | Graphics Mode | Bits (7:4) Reserved. ## Bits (3:2) - Memory Map 1, 0. Display memory map control into the CPU address space is shown below: | BIT 3 | BIT 2 | CPU ADDRESS<br>RANGE | LENGTH | |-------|-------|----------------------|--------| | 0 | 0 | A000:0H-<br>BFFF:FH | 128KB | | 0 | 1 | A000:0H-<br>AFFF:FH | 64KB | | 1 | 0 . | B000:0H-<br>B7FF:FH | 32KB | | 1 | 1 | B800:0H-<br>BFFF:FH | 32KB | ## Bit 1 - Odd/Even Mode. - 0 = CPU address Bit A0 is the memory address Bit MA0. - 1 = CPU address Bit A is replaced by higher order address bit. A0 is then used to select odd or even maps. A0 = 0 selects Map 2 or 0, while A0 = 1 selects Map 3 or 1. ## Bit 0 - Graphics/Alphanumeric Mode. This bit is programmed the same way as Bit 0 of the Attribute Mode Control Register at Port 3C1H/3C0H, Index 10H. - 0 = Alphanumeric mode selects. - 1 = Graphics mode selected. ## 7.4.9 Color Don't Care Register, Read/Write Port = 3CFH, Index = 07H | BIT | FUNCTION | |-----|--------------| | 7:4 | Reserved | | 3 | Memory Map 3 | | 2 | Memory Map 2 | | 1 | Memory Map 1 | | 0 | Memory Map 0 | Bits (7:4) Reserved. ## Bits (3:0) - Memory Map Color Compare Operation. - 0 = Disable color compare operation. - 1 = Enable color compare operation. ## 7.4.10 Bit Mask Register, Read/Write Port = 3CFH, Index = 08H | BIT | FUNCTION | |-----|----------| | 7:0 | Bit Mask | #### Bits (7:0) - Bit Mask. Bit Mask operation applies simultaneously to all four maps. In Write Modes 2 and 0, this register provides selective changes to any bit stored in the system latches during processor writes. Data must be first latched by reading the addressed byte. After setting the Bit Mask Register, new data is written to the same byte in a subsequent operation. Bit mask operation is applicable to any data written by the processor. - 0 = Bit position value is masked or is not changeable. - 1 = Bit position value is unmasked and can be changed in the corresponding map. ### 7.5 ATTRIBUTE CONTROLLER REGISTERS | PORT<br>(HEX) | INDEX<br>(HEX) | NAME | |---------------|----------------|------------------------------------| | 3C0 | | Index Register | | 3C0 | 00-0F | Palette Registers | | 3C0 | 10 | Attribute Mode Control<br>Register | | 3C0 | 11 | Overscan Control Register | | 3C0 | 12 | Color Plane Enable<br>Register | | 3C0 | 13 | Horizontal PEL Panning<br>Register | | 3C0 | 14 | Color Select Register | #### **NOTES** - The Attribute Index Register has an internal flip-flop rather than an input bit to control the selection of the Address and Data Registers. Reading the Input Status Register 1 (Port 3?AH) clears the flip-flop and selects the Address Register, which is read at address 3C1H and written at address 3C0H. Once the Address Register has been loaded with an index, the next write operation to 3C0H loads the Data Register. The flip-flop toggles between the Address and the Data Registers after every write to address 3C0H but does not toggle for reads from address 3C1H. - Attribute Register data is written at 3C0H and register data is read from address 3C1H. - 3. Reserved bits should be set to zero. ## 7.5.1 Attribute Index Register, Read/Write Port = 3C0H | BIT | FUNCTION | |-----|------------------------| | 7:6 | Reserved | | 5 | Palette Address Source | | 4:0 | Attribute Address Bits | Bits (7:6) Reserved. \_. \_ \_ . ### Bit 5 - Palette Address Source. - 0 = Disable internal color palette outputs and video outputs to allow CPU access to Color Palette Registers Port 3C0H, Index 00 - 0FH. - 1 = Enable internal color palette and normal video translation. Bits (4:0) - Attribute Controller Index Register Address Bits. ## 7.5.2 Palette Registers, Read Port = 3C1H, Write Port = 3C0H, Index 00-0FH These registers are locked if PR4(2) = 1. | FUNCTION | |----------| | Reserved | | VID5 | | VID4 | | VID3 | | VID2 | | VID1 | | VIDO | | | Bits (7:6) Reserved. ## Bits (5:0) - Palette Pixel Colors. Bits 5 through 0 control VID5 through VID0 respectfully. They are defined as follows: - 0 = Current pixel color deselected. - 1 = Enables the corresponding pixel color. ### 7.5.3 Attribute Mode Control Register, Read Port = 3C1H, Write Port = 3C0H, Index = 10H | BIT | FUNCTION | |-----|---------------------------------------------| | 7 | VID5, VID4 Select | | 6 | PEL Width | | 5 | PEL Panning<br>Compatibility | | 4 | Reserved | | 3 | Enable Blink/Select<br>Background Intensity | | 2 | Enable Line Graphics<br>Character Code | | 1 | Mono-Emulation | | 0 | Graphics/Alphanumeric<br>Mode | ## Bit 7 - VID5, VID4 Select. - 0 = VID5 and VID4 palette register outputs are selected. - 1 = Color Select Register Port 3C1H/3C0H, Index 14H, Bits 1 and 0 are selected for outputs at VID5 and VID4 pins. ## Bit 6 - Pixel Width. - 0 = Disable 256 color mode pixel width. The PCLK output is the same as the internal dot clock rate. - 1 = Enable pixel width for 256 color mode. The PCLK output is the internal dot clock divided by two. ## Bit 5 - PEL Panning Compatibility. Line Compare in the CRT Controller. - 0 = A Line compare will have no effect on the PEL Panning Register. - 1 = Allows a successful line compare to disable the PEL Panning Register and Bits 6 and 5 of the CRT Controller Register 08 until VSYNC occurs. Allows pixel panning of a selected portion of the screen. #### Blt 4 Reserved. ## Bit 3 - Background Intensity/Blink Selection. - Selects background intensity from the MSB of the attribute byte. - 1 = Selects blink attribute. ## Bit 2 - Enable Line Graphics Character Code. This bit should be set to zero for character fonts that do not utilize line graphics character codes. - Forces the ninth dot to be the same color as the background in line graphics character codes. - 1 = Used in MDA line graphics modes. The ninth dot character is forced to be identical to the eighth character dot. ## Bit 1 - Mono/Color Emulation. - 0 = Color display attributes. - 1 = MDA attributes. ## Bit 0 - Graphics/Alphanumeric Mode Enable. - 0 = Alphanumeric mode. - 1 = Graphics mode. # 7.5.4 Overscan Color Register, Read Port = 3C1H, Write Port = 3C0H, Index = 11H This register is locked if PR4(2) = 1. | BIT | FUNCTION | |-----|----------| | 7 | VID7 | | 6 | VID6 | | 5 | VID5 | | 4 | VID4 | | 3 | VID3 | | 2 | VID2 | | 1 | VID1 | | 0 | VIDO | Bits (7:0) - Overscan/Border Color. These bits determine the overscan or border color. For monochrome display, this register is set to 0. Border colors are set as shown above. #### 7.5.5 Color Plane Enable Register, Read Port = 3C1H, Write Port = 3C0H, Index = 12H | BIT FUNCTION | | FUNCTION | |--------------|-----|--------------------------| | | 7:6 | Reserved | | | 5;4 | Video Status Multiplexer | | | 3:0 | Color Plane Enable | Bits (7:6) Reserved. ## Bits (5:4) - Video Status Multilexer These bits select two out of eight color outputs which can be read by the Input Status Register 1 at Port 3?AH, Bits 5 and 4. See section 7.1.3. | COLOR PLANE<br>REGISTER | | INPUT STATUS<br>REGISTER 1 | | |-------------------------|-------|----------------------------|-------| | BIT 5 | BIT 4 | BIT 5 | BIT 4 | | 0 | 0: | VID2 | VID0 | | 0 | 1 | VID5 | VID4 | | 1 | 0 | VID3 | VID1 | | 1 | 1 | VID7 | VID6 | ## Bits (3:0) - Color Plane Enable. - 0 = Disables respective color planes. Forces pixel bit to 0 before it addresses palette. - 1 = Enables the respective display memory color plane. 7.5.6 Horizontal Pel Panning Register, Read Port = 3C1H, Write Port = 3C0H, Index = 13H | BIT | FUNCTION | | |-----|------------------------|--| | 7:4 | Reserved | | | 3:0 | Horizontal PEL Panning | | ### Bits (7:4) Reserved. ## Bits (3:0) - Horizontal Pixel Panning. Horizontal Pixel Panning is available in text or graphics modes. These bits select pixel shift to the left. For nine dots/character modes, up to eight pixels can be shifted. Likewise, for eight dots/character modes, up to seven pixels can be shifted. For 256 color, up to three position pixel shifts can occur. The following table defines the shift in different modes. | ı | LEFT SHIFT PIXEL VALUE | | | | |-------------------|------------------------|---------------------|----------------------|--| | Register<br>Value | 9 Dots<br>Character | 8 dots<br>Character | 256<br>Color<br>Mode | | | 0 | 1 | 0 | 0 | | | 1 | 2 | 1 | - | | | 2 | 3 | 2 | 1 | | | 3 | 4 | 3 | | | | 4 | 5 | 4 | 2 | | | 5 | 6 | 5 | | | | 6 | 7 | 6 | 3 | | | 7 | 8 | 7. | | | | 8 | Q | | | | 7.5.7 Color Select Register, Read Port = 3C1H, Write Port = 3COH, Index = 14H | BIT FUNCTION 7:4 Reserved | | |---------------------------|-----------| | | | | 2 | S_Color 6 | | 1 | S_Color 5 | | 0 | S_Color 4 | ## Bits (7:4) Reserved. ## Bits (3;2) - Color Value MSB. These are the two most significant bits of the eight-digit color value for the video DAC. They are normally used in all modes except 256 color graphics. Bit 3 = Set color bit VID7. Bit 2 = Set color bit VID6. ## Bits (1:0) - Substituted Color Value Bits. These bits can be substituted for VID5 an VID4 output by the Attribute Controller palette registers, to create eight-bit color value. They are selected by the Attribute Controller Mode Control Register at Port 3C0H, Index 10H. #### 7.6 COMPATIBILITY REGISTERS | NAME | PORT (HEX) | |------------------------|-------------------------| | Mode Control Register | 378 | | Color Select Register | 3D9 | | Status Register | 3?A | | AT&T/M24 Register | 3DE | | Hercules Register | 3BF | | Preset Light Pen Latch | 3B9 (Mono)<br>3DC (CGA) | | Clear Light Pen Latch | 3?B | #### NOTES - 1. The Compatibility Registers are available only in 6845 mode (non-VGA), which is enabled by setting register PR2(6) = 1. - 2. The AT&T/M24 Register also requires that M24 mode be enabled. This is done by setting register PR2(7) = 1. - "?" Value is controlled by Bit 0 of the Miscellaneous Output Register at Port 3CCH/3C2H and is programmed as shown below: - 0 = B in Monochrome Modes - 1 = D in Color Modes. ### 7.6.1 Hercules/MDA Mode Control Register, MDA Operation Write Only Port = 3B8H | BIT | FUNCTION | | |-----|----------------------------------------|--| | 7 | Reserved/Display<br>Memory Page Select | | | 6 | Reserved | | | 5 | Enable Blink | | | 4 | Reserved | | | 3 | Video Enable | | | 2 | Reserved | | | 1 | Reserved/ Port 3BFH<br>Enable | | | 0 | High Resolution Mode | | Bit 7 - Select Display Memory Page Address In Hercules Mode. Reserved in MDA mode. In Hercules Graphics mode, this bit selects the Display Memory Page if Bit 1 of this register is 1 and Bit 0 in Port 3BFH is 0. - 0 = Display memory page address starts at B000:0H. - 1 = Display memory page address starts at B800:0H. Bit 6 Reserved. Bit 5 - Enable Blink. - 0 = Disable Blinking. - 1 = Enable Blinking. Bit 4 Reserved. Bit 3 - Video Enable. - 0 = Video Disabled. - 1 = Video Activated, ## Bit 2 Reserved. #### Bit 1 - Port 3BFH Enabled. - 0 = Prevents setting of Port 3BFH Bits 1:0, thereby forcing the alpha mode operation. - 1 = Allows the Port 3BFH Bits 1:0 to switch for the alpha or graphics mode selection. # Bit 0 - High Resolution Mode. Should be set to "1". - 0 = High resolution disabled. - 1 = High resolution is enabled. #### 7.6.2 Hercules Registers The Hercules Mode Register is a two-bit write only register located at I/O port address 3BFH. It affects the device operation only in the 6845 mode. The Enable Mode Register located at address 3B8H overrides the write port 3BFH functions defined by its Bits 1 and 0. # 7.6.3 Enable Mode Register Port 3B8H | BIT | FUNCTION | | | | | | |-----|----------------------------------------------|--|--|--|--|--| | 7 | Display Memory Page<br>Address Graphics Mode | | | | | | | 6 | Reserved | | | | | | | 5 | Enable Blink | | | | | | | 4 | Reserved | | | | | | | 3 | Video Enable | | | | | | | 2 | Reserved | | | | | | | 1 | Port 3BF Bit 0-Override | | | | | | | 0 | High Resolution<br>Mode = 1 | | | | | | Bit 7 - Select Display Memory Page Address in Graphics Mode. - 0 = Display memory page address starts at B000:0H. - 1 = Display memory page address starts at B800:0H. # Bits (6:2, 0) Not applicable in Hercules Mode. # Bit 1 - Port 3BFH, Bit 0 Override. - 0 = Prevents setting of Port 3BFH, Bit 0, thereby forcing the Alpha Mode operation. - 1 = Allows the Port 3BFH, Bit 0 to switch for the Alpha or Graphics Mode selection. # 7.6.4 Hercules Compatibility Register, Write Only Port = 3BFH This register is locked if PR17(1) = 1 | BIT | FUNCTION | | | | | |-----|---------------------------|--|--|--|--| | 7:2 | Reserved | | | | | | 1 | Upper Memory Page Address | | | | | | 0 | Enable Graphics | | | | | #### Bits (7:2) Reserved. # Bit 1 - Upper Memory Page Address. In the graphics mode, Bit 7 of the Enable Mode Control Register at Port 3B8H selects the displayed memory page address. When that bit is reset, Bit 1 of this register prevents access to the second memory page, located at B800:0H for the 32 Kbyte memory space. - 0 = Upper memory page is mapped out. - 1 = Upper memory page is accessible. #### Bit 0 - Enable Graphics. Bit 1 of Enable Mode Register at Port 3B8H may prevent setting this bit, thereby selecting Alpha Mode display. - 0 = Alpha mode display. - 1 = Graphics modes may be displayed. ## 7.6.5 Color CGA Operation Register, Write Only Port = 3D8H | BIT | FUNCTION | | | | | | | |-----|----------------------------------------|--|--|--|--|--|--| | 7:6 | Reserved | | | | | | | | 5 | Enable Blink | | | | | | | | 4 | B/W Graphics Mode | | | | | | | | 3 | Enable Video | | | | | | | | 2 | B/W/Color Mode Select | | | | | | | | 1 | Graphics/Alpha Mode<br>Select | | | | | | | | 0 | (40 by 25) or (80 by 25)<br>Alpha Mode | | | | | | | Bits (7:6) Reserved. ## Bit 5 - Enable Blink Function. - 0 = Disables blinking function. - 1 = For normal operation, set this bit to allow blinking. # Bit 4 - B/W Graphics Mode Enable. - 0 = Deselect 640 by 200 B/W graphics mode. - 1 = Enable 640 by 200 B/W graphics mode. # Bit 3 - Enable Video Signal. - 0 = Deactivates video signal. This is done during mode changes. - 1 = B/W mode enabled. #### Bit 2 - B/W or Color Display Mode. - 0 = Color mode selected. - 1 = B/W mode selected. ## Bit 1 - Graphics or Alpha Mode Selection. - 0 = Alpha mode selected. - 1 = Graphics mode (320 by 200) selected. # Bit 0 - (40 by 25) or (80 by 25) Apha Mode Selection. - 0 = 40 by 25 alpha mode selected. - 1 = 80 by 25 alpha mode selected. # 7.6.6 CGA Color Select Register, Write Only Port = 3D9H | BIT | FUNCTION | | | | | |-----|--------------------------|--|--|--|--| | 7:6 | Reserved | | | | | | 5 | Graphics Mode Color Set | | | | | | 4 | Alternate Color Set | | | | | | 3 | High Intensity Component | | | | | | 2 | Red Component | | | | | | 1 | Green Component | | | | | | 0 | Blue Component | | | | | Bits (7:6) Reserved. # Bit 5 - 320 by 200 Color Set Select for the CGA (two bits per pixel). - 0 = Background, green, red, brown colors, - 1 = Background, cyan, magenta, white colors. #### Bit 4 - Alternate Color Set Enable. - 0 = Background color in alpha mode. - 1 = Enable alternate color set in graphics mode, # Bit 3 - High Intensity Component. Border color select in text modes and screen background color in 320 by 200 and 640 by 200 graphics mode. #### Alphanumeric mode. - 0 = No selection. - 1 = Selects intensified border color. #### 320 by 200 Graphics Mode. - 0 = No selection. - 1 = Selects intensified background and border color. ## 640 by 200 Graphics Mode. - 0 = No selection. - 1 = Selects red foreground color. #### Bit 2 - Red Component. Border color select in text modes and screen background color in 320 by 200 and 640 by 200 graphics mode. #### Alphanumeric Mode. - 0 = No component added. - 1 = Red component added to border color. # 320 by 200 Graphics Mode. - 0 = No component added. - 1 = Red component added to background and border color. # 640 by 200 Graphics Mode. - 0 = No component added. - 1 = Red component added to foreground color. # Bit 1 - Green Component. Border color select in text modes, and screen background color in 320 by 200 and 640 by 200 graphics mode. #### Alphanumeric Mode. - 0 = No component added. - 1 = Green component added to border color. #### 320 by 200 Graphics Mode. - 0 = No component added. - 1 = Green component added to background and border color. ## 640 by 200 Graphics Mode. - 0 = No component added, - 1 = Green component added to foreground color. ## Bit 0 - Biue Component. Border color select in text modes and screen background color in 320 by 200 and 640 by 200 graphics mode. #### Alphanumeric Mode. - 0 = No component added. - 1 = Blue component added to border color. #### 320 by 200 Graphics Mode. - 0 = No component added. - 1 = Blue component added to background and border color. #### 640 by 200 Graphics Mode. - 0 = No component added. - 1 = Blue component added to foreground color. # 7.6.7 CRT Status Register, MDA Operation, Read Only Port = 3BAH | BIT | FUNCTION | | | | | |-----|-------------------------|--|--|--|--| | 7 | VSYNC Inactive | | | | | | 6:4 | Reserved | | | | | | 3 | B/W Video Enabled | | | | | | 2:1 | Reserved | | | | | | 0 | Display Enable Inactive | | | | | #### Bit 7 - Vertical Retrace. - 0 = Indicates that the raster is in vertical retrace mode. - 1 = Indicates vertical retrace is inactive (inverted VSYNC if I/O is mapped into 3BX). T-52-33-45 Bits (6:4) Reserved. Bit 3 - B/W Video Status. 0 = B/W Video disabled. 1 = B/W Video enabled. Bits (2:1) Reserved. Bit 0 - Display Enable. 0 = Display Enable is active. 1 = Indicates that the screen border or blanking is active, Display Enable is inactive. ## 7.6.8 CRT Status Register, CGA Operation, Read Only Port = 3DAH | BIT | FUNCTION | | | | | |-----|-------------------------|--|--|--|--| | 7:4 | Reserved | | | | | | 3 | VSYNC Active | | | | | | 2 | Light Pen Switch Status | | | | | | 1 | Light Pen Latch Set | | | | | | 0 | Display Enable Inactive | | | | | Bits (7:4) Reserved. Bit 3 - Vertical Retrace. - 0 = Indicates that vertical retrace is inactive. - 1 = Indicates that the raster is in vertical retrace mode. Bit 2 - Light Pen Switch Status. - 0 = Light pen switch closed. - 1 = Light pen switch open Bit 1 - Light Pen Latch. - 0 = Light pen latch cleared. - 1 = Light pen latch set. Bit 0 - Display Enable. 0 = Display Enable is active. 1 = Indicates that the screen border or blanking is active, Display Enable is inactive. # 7.6.9 AT&T/M24 Register, Write Only Port = 3DEH This is a write only, eight-bit register located at address 3DEH. It is used to control the 640 by 400 AT&T graphics mode. All bits are set to zero by reset. This register is enabled by setting Bit 7 in register PR2. | BIT | FUNCTION | | | | | | |-----|----------------------|--|--|--|--|--| | 7 | Reserved | | | | | | | 6 | White/Blue Underline | | | | | | | 5:4 | Reserved | | | | | | | 3 | Memory Map Display | | | | | | | 2 | Character Set Select | | | | | | | 1. | Reserved | | | | | | | 0 | AT&T Mode Enable | | | | | | Bits (7, 5, 4, 1) Reserved. Bit 6 - White/Blue Underline. Defines underline attribute according to the MDA display requirements. - 0 = Underline attribute selects blue foreground in color text modes. - 1 = Underline attribute selects white underlined foreground. #### Bit 3 - Page Select. Selects between one or two 16 Kbyte RAM page for display in 200 line graphics mode. - 0 = Display memory address starts at B800:0H (16 Kbyte length). - 1 = Display memory address starts at BC00:0H (16 Kbyte length). #### Bit 2 - Character Set Select. Selects between two character font planes. - 0 = Standard character font from plane 2. - 1 = Alternate character font from plane 3. - Bit 0 M24 or Non-IBM Graphics Mode, 400-line mode. A 400-line monitor is required for this mode. - 0 = 200-line graphics mode active, using paired lines. - 1 = AT&T mode enabled for 400-line graphics. #### 7.7 WD90C31 PR REGISTERS The WD90C31 has additional features that enhance the performance and functions of the Western Digital Imaging PVGA1A, introduced earlier, and the basic VGA subsystem. To accomplish this, the WD90C31 architecture is optimized with additional I/O registers. The registers are at the I/O locations unused by IBM. All registers are read/write, except where noted. #### NOTES - The designation 375H means that the register is mapped into either 3B5H in monochrome mode or 3D5H in color modes. - 2. PR Register notation XXX.YY where XXX is the data port address and YY is the register index, e.g., 3CF.0F implies 0F -> 3CEH (Select Index plies OF register) followed by (Data byte) → 3CFH (Data Port). Registers PRO through PR4 and PR11 through PR1A are normally locked. They are write protected at power-up by hardware reset. In order to load those registers, the appropriate unlock register PR5 or PR10 must be loaded first with binary XXXXX101. A register remains unlocked until another value is written to the unlocked register. Registers PR0 through PR5 are readable only if PR4 Bit 1 = 0. Registers PR10 through PR17 are read protected at power up by hardware reset. In order to read registers PR10 through PR17, load PR10 with 1XXX0XXX. The register remains readable until any other value is written to PR10. When registers PR10 through PR17 are read protected, reading them would show data to be FFH. Setting PR4 Bit 1 to "1" does not read protect registers PR10 through PR17. PR21-PR23 and PR30-PR35 are R/W protected by PR20. PR20 must be loaded with 48H to make it possible to read or write to PR21-PR23 and PR30-PR35. All PR registers are set to "0" at power on reset except where noted. # 7.7.1 Address Offset Registers PROA And PROB PROA - Address Offset Register A, Read/Write Port = 3CFH, Index = 09H This register is locked if PR5(2:0) = 5. | BIT | FUNCTION | | | | | |-----|--------------------------------|--|--|--|--| | 7:0 | Primary Address Offset<br>Bits | | | | | PROB - Address Offset Register B, Read/Write Port = 3CFH, Index = 0AH This register is locked if PR5(2:0) = 5. | BIT | FUNCTION | | | | | | |-----|----------------------------------|--|--|--|--|--| | 7:0 | Alternate Address Offset<br>Bits | | | | | | The WD90C31 can control up to 1 Mbyte of display memory. However, DOS only assigns 128 Kbytes total memory space for display memory, which starts at A0000H and ends at BFFFFH. To help VGA reach the memory beyond this range, the WD90C31 has two CPU address offset registers, PROA and PROB which can be used to support more than 128 Kbytes of linear display memory address space. The contents of PROA (Bits 7:0) or PROB (Bits 7:0) are always added to the CPU address A(19:12) before they are translated to display memory address. This can be thought of as segment register DS and ES in the 8088/80X86 architecture. PROA and PROB will then provide four Kbyte segmentation of the display memory. (Increment PROA or PROB by one of its equivalents to jump from a four Kbyte segment to another four Kbyte segment of the display memory.) PROA and PROB are all set to zero at power-onreset. There are two ways to control whether PROA or PROB get added into CPU address. #### Sequencer Extension Register 3C5H, Index = 11H, Bit 7 = 0. When PR1-3 = 0, PR0A is always selected as the CPU address offset register. When PR1-3 = 1 and the display memory is mapped into A000 - BFFFF (128 Kbytes), PR0A offset CPU address range is B0000 - BFFFF, the PR0B offset CPU address range is A0000 - AFFFF. (If CPU address bit A16 = 1, select PR0A. Otherwise PR0B is selected.) When PR1-3 = 1 and the display memory is mapped into A0000 - AFFFF (64 Kbytes) or B0000 - B7FFF or B800 - BFFFF (32 Kbytes), then PR0B offset CPU address range is A0000 - A7FFF or B0000 - B7FFF. PR0A offset CPU address range is A8000 - AFFFF or B8000 - BFFFF. (If CPU address bit A15 = 1, select PR0A. Otherwise PR0B is selected.) #### Sequencer Extension Register 3C5H, Index = 11H, Bit 7 = 1. Both PR0A and PR0B are enabled. A CPU memory write selects PR0B as the offset register. Otherwise, PR0A is selected as the offset register. # 7.7.2 PR1 - Memory Size, Read/Write Port = 3CFH, Index = 0BH This register is locked if PR5(2:0) = 5. | BIT | FUNCTION | |-----|--------------------------------------------------| | 7:6 | Memory Size Select | | 5:4 | Memory Mapping | | 3 | Enable Alternate Address<br>Offset Register PR0B | | 2 | 16-Bit System Interface | | 1 | 16-bit BIOS ROM | | 0 | BIOS ROM Map Out | This register is eight bits wide. Bits PR1(1:0) are latched internally at power on reset from the corresponding memory data bus pins MD10, MD0, using either pull-up or pull-down external resistors. Pull-up resistors on MD10, MD0 cause PR1(1:0) bits to be latched low. #### Bits (7:6) - Memory Size. These two bits control memory size and memory organization. They both must be set to reflect the amount of memory installed. These bits, in conjunction with PROA, PROB, PR16(1), select the way memory is mapped into the CPU address space. IF PR16(1) is set to 1, the memory mapping will be set identical to the IBM VGA, regardless of PR1(7), PR1(6). Tables 7-6 through 7-9 list the different settings on these two bits for different memory organizations. | PR1(7): | = 0 PR1(6) = 0 | | 256K | TOTAL, | IBM VGA ME | MORY ORGANIZATION | |---------|----------------|-------------------------|---------------------------------|--------|------------|-------------------| | | ADI | ADDRESS TO VIDEO MEMORY | | | | | | BYTE | WIDE | | | | | | | CPU | CRT/BITBLT | CPU | CRT/BITBLT | CPU | CRT/BITBLT | | | PA ® | PA | PA | PA | PA | PA | MA(17) | | 0 | 0 | 0 | 0 | 0 | 0 | MA(16) | | A(15) | CA(15) | A(15) | CA(14) · | A(15) | CA(13) | MA(15) | | A(14) | CA(14) | A(14) | CA(13) | A(14) | CA(12) | MA(14) | | | | | | 444 | *** | 444 | | - ne | | *** | | | | -cja | | A(2) | CA(2) | A(2) | CA(1) | A(2) | CA(0) | MA(2) | | A(1) | CA(1) | A(1) | CA(0) | A(15) | CA(13) | MA(1) | | A(0) | CA(0) | A(14)<br>or ③<br>XRN(5) | CA(15)<br>or <b>®</b><br>CA(13) | A(14) | GA(12) | MA(0) | TABLE 7-6. IBM COMPATIBLE MEMORY ORGANIZATION | PR1(7 | ) = 0 PR1(6) = | 1 25 | 6K TOTAL, 64K | VPLANE, | WD90C31 MEM | ORY ORGANIZATION | |-------|----------------|-------------------------|---------------|---------|-------------|-------------------------| | | ADI | DRESS FF | OM CPU OR C | RTC | | ADDRESS TO VIDEO MEMORY | | BYTE | WIDE | | | | | | | CPU | CRT/BITBLT | CPU | CRT/BITBLT | CPU | CRT/BITBLT | | | PA ⑤ | PA | PA | PÁ | PA | PA | MA(17) | | 0 | 0 | 0 | 0 | 0 | 0 | MA(16) | | A(15) | CA(15) | A(15) | CA(14) | A(15) | CA(13) | MA(15) | | A(14) | CA(14) | A(14) | CA(13) | A(14) | CA(12) | MA(14) | | | *** | *** | | | | | | | | *** | | | *** | *** | | A(2) | CA(2) | A(2) | CA(1) | A(2) | CA(0) | MA(2) | | A(1) | CA(1) | A(1) | CA(0) | A(17) | CA(15) | MA(1) | | A(0) | CA(0) | A(16)<br>or ③<br>XRN(5) | CA(15) | A(16) | CA(14) | MA(0) | TABLE 7-7. WD90C31 MEMORY ORGANIZATION - 256 KBYTES | | ADI | RESS FR | OM CPU OR C | RTC | | ADDRESS TO VIDEO MEMORY | |-------|------------|-------------------------|-------------|-------|-------------|-------------------------| | BYTE | WIDE | WOR | D WIDE | DOUBL | E WORD WIDE | <del>, e</del> | | CPU | CRT/BITBLT | CPU | CRT/BITBLT | CPU | CRT/BITBLT | | | PA ® | PA | PA | PA | PA | PA | MA(17) | | A(16) | CA(16) | A(17) | CA(16) | A(18) | CA(16) | MA(16) | | A(15) | CA(15) | A(15) | CA(14) | A(15) | CA(13) | MA(15) | | A(14) | CA(14) | A(14) | CA(13) | A(14) | CA(12) | MA(14) | | | | | | 904 | | | | | | | | *** | | | | A(2) | CA(2) | A(2) | CA(1) | A(2) | CA(0) | MA(2) | | A(1) | CA(1) | A(1) | CA(0) | A(17) | CA(15) | MA(1) | | A(0) | CA(0) | A(16)<br>or ③<br>XRN(5) | CA(15) | A(16) | GA(14) | MA(0) | TABLE 7-8, WD90C31 MEMORY ORGANIZATION - 512 KBYTES | | | | _ | | | | |--------------------------|-----------------|-------------------------|-------------|---------|-------------|-------------------------| | PR1(7 | 7) = 1 PR1(6) = | 1 18 | TOTAL, 256K | /PLANE, | WD90C31 MEM | ORY ORGANIZATION | | ADDRESS FROM CPU OR CRTC | | | | | | ADDRESS TO VIDEO MEMORY | | BYTE | WIDE | WOR | D WIDE | DOUBL | E WORD WIDE | | | CPU | CRT/BITBLT | CPU | CRT/BITBLT | CPU | CRT/BITBLT | | | A(17) | CA(17) | A(17) | CA(16) | A(17) | CA(15) | MA(17) | | A(16) | CA(16) | A(16) | CA(15) | A(16) | CA(14) | MA(16) | | A(15) | CA(15) | A(15) | CA(14) | A(15) | CA(13) | MA(15) | | A(14) | CA(14) | A(14) | CA(13) | A(14) | CA(12) | MA(14) | | A(13) | CA(13) | A(13) | CA(12) | A(13) | CA(11) | MA(13) | | *** | *** | | end - | | | 444 | | A(2) | CA(2) | A(2) | CA(1) | A(2) | CA(0) | MA(2) | | A(1) | CA(1) | A(1) | CA(0) | A(19) | CA(17) | MA(1) | | A(0) | CA(0) | A(16)<br>or ③<br>XRN(5) | CA(15) | A(18) | CA(16) | MA(0) | # TABLE 7-9. WD90C31 MEMORY ORGANIZATION - 1 MBYTES #### NOTES - 1. A(19:0) are WD90C31 internally modified system Addresses (CPU address + offset address). - 2. CA(17:0) are either CRT Character Address Counter Bits or bitblit generated counter bits. - 3. XRN(5) is Miscellaneous Output Register 3C2H, inverted Bit 5. XRN(5) can be used to replace CPU address bits in order to select memory pages in word mode. In IBM compatible memory mapping, 3C5.4, Bit 1 = 1 will select XRN(5) to replace CPU address bits. In other memory mapping schemes PR1(7,6) ≠ 00, 3C5.4, Bit 1 = 1 and PR16\_2 = 1 will select XRN(5) to replace address bits. - 4. CA(15) is selected as MA(0) if CRTC Mode Register 17, Bit 5 = 1 in word addressing modes. - 5. PA is the memory plane select bit when DRAM interface is set for 16 bits. PA = 0 selects Plane 1,0 PA = 1 selects Plane 3, 2 - 6. MA(17-0) are divided into RAS, CAS addresses as follows: | For 256K by 4 DRAM or<br>256K by 16 DRAM<br>For 64K by 16 DRAM | | MA(16) - MA(8) ⇒<br>MA(17), MA(7) - MA(0) ⇒ | RAS(8) - RAS(0)<br>CAS(8) - CAS(0)<br>RAS(7) - RAS(0)<br>CAS(7) - CAS(0) | | |----------------------------------------------------------------|------------------------------|------------------------------------------------------------------------------------------|--------------------------------------------------------------------------|--| | | | MA(15) - MA(8) ⇒<br>MA(7) - MA(0) ⇒ | | | | MA(17, 16) | = 00<br>= 01<br>= 10<br>= 11 | Select 1st 64K bank<br>Select 2nd 64K bank<br>Select 3rd 64K bank<br>Select 4th 64K bank | | | # Bits (5:4) - PR1(5,4) Memory Map Select. | 0 | 0 | IBM VGA mapping. CPU addresses are decoded from 0A0000H - OBFFFFH from the lowest 1 Mbyte CPU address space (depending on 3CF.06 bits 2 and 3). | |---|---|-------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | 1 | First 256 Kbyte in any 1 Mbyte<br>CPU addressing space (X00000H<br>- X3FFFFH) | | 1 | 0 | First 512 Kbyte in any 1 Mbyte<br>CPU addressing space (X00000H<br>- X7FFFFH) | | 1 | 1 | In any 1Mbyte CPU address space (X00000H - XFFFFFH) | #### NOTE PR34(3C5.14) Bits (3:0) control which 1 Mbyte of CPU address space the WD90C31 maps. See section 7.7.27. # Bit 3 - Enable Alternate Address Offset Register PROB. #### Bit 2 - Enable 16 bit system interface bus. - 0 = System interface is 8 bits. - 1 = System interface is 16 bits. #### Bit 1 - 16-bit BIOS ROM. - 0 = BIOS ROM access is 8 bits. - 1 = BIOS ROM access is 16 bits. A pull-down resistor on MD10 sets this bit to 1 after power-on reset. This bit can also be set to 1 by an I/O write cycle only if the CNF(1) = 1. #### Bit 0 - BIOS ROM Map Out. - 0 = The BIOS ROM is available. - 1 = The BIOS ROM is mapped out. A pull-down resistor on MD0 sets this bit to 1 at power-on-reset. # 7.7.3 PR2-Video Select Register, Read/Write Port = 3CFH, Index = 0CH This register is locked if PR5(2:0) = 5. | BIT | FUNCTION | |-----|--------------------------------------| | 7 | AT&T/M24 Mode Enable | | 6 | 6845 Compatibility | | 5 | Character Map Select | | 4:3 | Character Clock Period<br>Control | | 2 | Underline/Character Map | | 1 | Third Clock Select Line<br>VCLK2 | | 0 | Force VCLK (overrides<br>SEQ1 bit 3) | # Bit 7 - Enable AT&T/M24 Register and Mode. - 0 = Disable. - 1 = Enable. # Bit 6 - 6845 Compatibility. - 0 = VGA or EGA mode. - 1 = Non-VGA (6845) mode. # Bit 5 - Character Map Select. Bits 5 and 2 of this register, and Bit 4 of the Attribute byte, enables character maps from Planes 2 or 3 to be selected as shown in the table below. | PR15<br>(2) | 3DE<br>(2) | PR2<br>(5) | PR2<br>(2) | ATT<br>(4) | PLANE<br>SELECT | |-------------|------------|------------|------------|------------|-----------------| | 0 | 0 | 0 | X | Х | 2 | | 0 | 0 | 1 | 0 | X | 3 | | 0 | 0 | 1 | 1 | 0 | 2 | | 0 | 0 | 1 | 1 | 1 | 3 | The above functions are overridden by setting PR15(2) or 3DE(2) to 1, see section 7.7.13. #### NOTE Setting PR15(2) to 1, i.e., selecting page mode addressing overrides plane selected in table shown above. # Bits (4:3) - Character clock period control. | 0 | 0 | IBM VGA character<br>clock (8 or 9 dots) | |---|---|-------------------------------------------------------| | 0 | 1 | 7 dots (used for 132-<br>character text mode<br>only) | | 1 | 0 | 9 dots | | 1 | 1 | 6 dots if PR17(5) = 0<br>10 dots if PR17(5) = 1. | #### NOTE The character clock period control functions have no effect in graphics modes (Graphics Mode always uses eight dots). ## Bit 2 - Underline and character map select. Setting this bit to 1 enables underline for all odd values of attribute codes, e.g., programming 1 gives blue underline. It overrides the background color function of the Attribute Code Bit 3, which is forced to 0. Therefore, only eight choices of background colors are selectable. This function allows trading background colors for more character maps. In conjunction with PR2(5), this bit is also decoded to enable character maps from planes 2 or 3. See the table in PR2(5) for details. #### Bit 1 - Third Clock Select Line. This bit is the third clock select line VCLK2 which is sent to the external clock chip if CNF(3) = 1. When CNF(3) = 0, it locks the internal video clock select multiplexer. # Bit 0 - Force VCLK. This bit forces horizontal sync timing clock of the CRT Control Register to VCLK. Uses VCLK when Sequencer Register 1, Bit 3, is set for VCLK/2. This is for compatibility modes that require locking the CRT Control Register timing parameters. ## 7.7.4 PR3 - CRT Lock Control Register, Read/Write Port = 3CFH, Index = 0DH This register is locked if PR5(2:0) = 5, | BIT | FUNCTION | | |-----|------------------------|--| | 7 | Lock VSYNC Polarity | | | 6 | Lock HSYNC Polarity | | | 5 | Lock Horizontal Timing | | | 4 | Bit 9 Control | | | 3 | Bit 8 Control | | | 2 | CRT Control | | | 1 | Lock Prevention | | | . 0 | Lock Vertical Timing | | # Bit 7 - Lock VSYNC Polarity. This bit locks VSYNC polarity as programmed at Port 3C2H, Bit 7. # Bit 6 - Lock HSYNC Polarity. This bit locks HSYNC polarity as programmed at Port 3C2H, Bit 6. # Bit 5 - Lock Horizontal Timing. This bit locks CRT Control Registers of Groups 4 and 0. It prevents applications software from unlocking Group 0 registers by setting 375.11 Bit 7 = 0. #### Bit 4 - Bit 9 Control. Bit 9 of CRT Controller Start Memory Adress High Register 3?5.0C and Bit 9 of Cursor Location High 3?5.0E. This bit corresponds to Character Address CA(17). # Bit 3 - Bit 8 Control. Bit 8 of CRT Controller Start Memory Address High Register 375.0C and Bit 8 of Cursor Location High 375.0E. This bit corresponds to Character Address CA(16). #### Bit 2 - Cursor Control. Cursor Start, Stop, Preset Row Scan and Maximum Scan Line Address registers value multiplied by two. #### Bit 1 - Lock Prevention. 1 = Prevents attempts by applications software to lock registers of Group 1 by setting 3?5.11, Bit 7 = 1. #### Bit 0 - Lock vertical timing. 1 = Locks CRTC registers of Groups 2 and 3. Overrides attempts by applications software to unlock Group 2 registers by setting 3?5.11, Bit 7 = 0. # 7.7.5 WD90C31 CRT Controller Register Locking Register locking is controlled by four bits. They are PR3(5,1,0) and 3?5.11(7) (i.e. IBM Vertical Retrace End Register Bit 7 controlled by Index register 11). When 3?5.11 Bit 7 = 1, CRT controller registers (R0-7) are write-protected per VGA definition. For more information on the five groups and their locking schemes, refer to the following sections. #### • Group 0 These registers are locked if PR3(5) = 1 OR 3?5.11(7) = 1. 375 index 00 - Horizontal Total Characters per scan 3?5 index 01 - Horizontal Display Enable End 3?5 index 02 - Start Horizontal Blanking 375 index 03 - End Horizontal Blanking 3?5 index 04 - Start Horizontal Retrace 375 index 05 - End Horizontal Retrace #### Group 1 These registers are locked if PR3(1) = 0 AND 3?5.11(7) = 1. 375 index 07 (Bit 6) - Vertical Display Enable End Bit 9 375 index 07 (Bit 1) - Vertical Display Enable End Bit 8 375 index 3E (Bit 1) - Vertical Display Enable End Bit 10 #### Group 2 These registers are locked if PR3(0) = 1 OR 3?5.11(7) = 1. 3?5 index 06 - Vertical Total 3?5 index 07 (Bit 7) - Vertical Retrace Start Bit 9 3?5 index 07 (Bit 5) - Vertical Total Bit 9 3?5 index 07 (Bit 3) - Start Vertical Blank Bit 8 3?5 index 07 (Bit 2) - Vertical Retrace Start Bit 8 375 index 07 (Bit 0) - Vertical Total Bit 8 3?5 index 09 (Bit 5) - Start Vertical Blank Bit 9 3?5 index 3E (Bit 0) - Vertical Total Bit 10 375 index 3E (Bit 2) - Vertical Retrace Start Bit 10 3?5 index 3E (Bit 3) - Start Vertical Blank Bit 10 ## • Group 3 These registers are locked if PR3(0) = 1. 3?5 index 10 - Vertical Retrace Start 3?5 index 11 [Bits(3:0)] - Vertical Retrace End 3?5 index 15 - Start Vertical Blanking 3?5 index 16 - End Vertical Blanking #### • Group 4 This register is locked if PR3(5) = 1. CRTC Mode Control Register 17 (Bit 2) Selects divide-by-two vertical timing. # 7.7.6 PR4 - Video Control Register, Read/Write Port = 3CFH, Index = 0EH The video monitor output control register (PR4) can be programmed to tristate the CRT display control outputs, as well as video data for the RAMDAC and memory control outputs. This register is locked if PR5(2:0) = 5. | BIT | FUNCTION | |-----|-------------------------------------------------| | 7 | BLANK/Display Enable | | 6 | PCLK = VCLK | | 5 | Tristate Video Outputs | | 4 | Tristate Memory Control<br>Outputs | | 3 | Override CGA Enable<br>Video Bit | | 2 | Lock Internal Palette and<br>Overscan Registers | | 1 | EGA Compatibility | | 0 | Extended 256-color Shift<br>Register Control | # Bit 7 - BLANK/Display Enable. This bit controls the output signal BLANK. Normally in the VGA mode, BLANK is used by the external video DAC to generate blanking. 1 = The BLANK output supplies a display enable signal. A choice of two types of display enable timings can be selected and is determined by PR15(1). # Bit 6 - Select PCLK equal to VCLK. - 0 = PCLK is either the inverted internal video dot clock or half the dot clock frequency, depending upon the video mode. - 1 = PCLK is always the non-inverted VCLK input clock. # Bit 5 - Tristate Video Outputs. 1 = Video Outputs VID(7:0), HSYNC, VSYNC, and BLANK are tristated. #### Bit 4 - Tristate Memory Control Outputs. 1 = The memory address bus, MA(8:0), and all ten DRAM control signals are tristated. #### Bit 3 - Override CGA Enable Video Bit. Overrides the CGA Enable Video Bit 3 of mode register 3D8H, only in 80 by 25 alpha CGA (Non-VGA) mode. Override effectively forces this bit to 1. Power-on-reset causes no override. # Bit 2 - Lock Internal Palette and Overscan Registers. 1 = Internal palette and overscan registers are locked. # Bit 1 - EGA compatibility. 1 = EGA Compatible Mode. Reads are disabled to all registers which are write-only registers in the IBM EGA mode. Also, registers at 3COH/3C1H change to write-only mode. Reading PR5 through PR0 is disabled. In VGA mode [PR(4) Bit 1 = 0] 3C0H register is read/write while 3C1H register is read only, per the Attribute Controller Register's definitions. #### Bit 0 - Extended Shift Register Control. 1 = Extended 256-color modes selected (IBM Mode 13 is not included). ## 7.7.7 PR5 - General Purpose Status Bits, Read/Write Port = 3CFH, Index = 0FH | BIT | FUNCTION | | |-----|--------------------|--| | 7 | Read CNF(7) Status | | | 6 | Read CNF(6) Status | | | 5 | Read CNF(5) Status | | | 4 | Read CNF(4) Status | | | 3 | Read CNF(8) Status | | | 2 | PR4-PR0 Unlock | | | 1 | PR4-PR0 Unlock | | | 0 | PR4-PR0 Unlock | | ## Bits (7:3) - CNF Status Bits (7:3) provide a means of reading the read only Configuration Register (CNF), Status Bits (8:4). CNF(8:4) are described in section 7.10. Bit 7 - CNF(7) General Purpose Status. Bit 6 - CNF(6) General Purpose Status, Bit 5 - CNF(5) General Purpose Status. Bit 4 - CNF(4) General Purpose Status. Bit 3 - CNF(8) Analog/TTL Display Status. ## Bits (2:0) - PR4-PR0. These are read/write bits and are cleared by reset. They provide lock and unlock capability for PR registers PR4 through PR0. The PR4 through PR0 registers are unlocked when "X5H" is written to PR5. They remain unlocked until any other value is written to PR5. Setting PR4 Bit 1 to 1, read protects registers PR5 through PR0. | PR5<br>2 1 0 | PR4-PR0 | |--------------|-----------------| | 0 X X | Write protected | | X1X | Write protected | | XXO | Write protected | | 101 | Write enabled | # 7.7.8 PR10 - Unlock PR1A, PR(17:11) Read/Write Port = 3?5H, Index = 29H PR10 is a read/write register and is cleared by reset. PR10 controls access to registers PR1A and PR17 through PR11. Bits (7, 3) enable read operations for PR1A and PR17 through PR11. Bits (6:4) are reserved, must be set to 0. Bits (2:0) enable write operations for PR1A and PR17 through PR11. | BIT | FUNCTION | |-----|----------------------------------------| | 7 | PR1A, PR(17:11) - Read<br>Enable Bit 1 | | 6:4 | Reserved, must be set to 0 | | 3 | PR1A, PR(17:11) - Read<br>Enable Bit 0 | | 2:0 | PR1A, PR(17:11) - Write<br>Enable | Bits 7, 3 - PR1A, PR(17:11) Read Enable. | ВІТ7 | ВІТ3 | PR1A, PR(17:11) | |--------|--------|------------------------------------------| | 0<br>X | X<br>1 | Read protected,<br>read back data<br>FFH | | 1 | 0 | Read Enabled | Bits 6:4 - Reserved, must be set to 0. Bits 2:0 - PR1A, PR(17:11) Write Enable. | PR10<br>2 1 0 | PR1A, PR(17:11) | |-------------------------|-----------------| | 0 X X<br>X 1 X<br>X X 0 | Write protected | | 101 | Write enabled . | #### 7.7.9 PR11 EGA Switches, Read/Write-Port = 375H, Index = 2AH The EGA switch configuration details are stored in register PR11. This register is locked if PR10(2:0) $\neq$ 5. | BIT | FUNCTION | | | |-----|--------------------------------------------|--|--| | 7 | EGASW4/General Purpose | | | | 6 | EGASW3/General Purpose | | | | 5 | EGASW2/General Purpose | | | | 4 | EGASW1/General Purpose | | | | 3 | EGA Emulation on Analog<br>Display | | | | 2 | Lock Clock Select | | | | 1 | Lock Graphics and Sequencer Screen Control | | | | 0 | Lock 8/9 Character Clock | | | Bits (7:4) - EGA Configuration Switches SW4-SW1. These read/write bits from corresponding memory data bus pins MD(15:12) are latched internally at power-on-reset with either pull-up or pull-down external resistors. Pulling-up MD(15:12) causes PR11(7:4) to be latched high. These bits can be read from Bit 4 of Port 3C2H if the EGA compatibility bit PR4(1) = 1. Selection of the bit to be read is determined by Bits 3 and 2 of the Miscellaneous Output Register 3C2H, as follows. | | WRITE<br>3C2H<br>Bit 3 Bit 2 | | READ<br>3C2H<br>Bit 4 | |---|------------------------------|---|-----------------------| | Γ | 0 | 0 | PR11(7) = EGA SW4 | | | 0 | 1 | PR11(6) = EGA SW3 | | Γ | 1 | 0 | PR11(5) = EGA SW2 | | | 1 | 1 | PR11(4) = EGA SW1 | These bits may be used as general purpose scratch bits. # Bit 3 - Select EGA Emulation on a PS/2 (VGA-compatible, analog) display. This is a read/write bit and is set to zero at poweron-reset. #### Bit 2 - Lock Clock Select. This bit locks the internal video clock select multiplexer and disables loading of an external clock chip through VCLK1. This is a read/write bit and is set to zero at poweron-reset. # Bit 1 - Lock Graphics Controller/Sequencer Screen Control. Setting this bit to 1 prevents modification of the following bits in the Graphics Controller as well as the Sequencer: | Graphics Controller | 3CF.05 bits (6:5) | |---------------------|-------------------| | Sequencer | 3C5.01 bits (5:2) | | Sequencer | 3C5.03 bits (5:0) | Although the internal functions selected by the graphics controller and sequencer bits are locked by setting PR11 Bit 1 to 1, they appear unlocked to the system processor during read operation. This is a read/write bit and is set to zero at poweron-reset. #### Bit 0 - Lock 8/9 Dots. Setting this bit to 1 prevents modification of the Clocking Mode Sequencer Register 3C5.01, Bit 0. 1 = Eight and nine dot wide character timing is locked. Register 3C5H.01 Bit 0 still appears unlocked to the system processor during read opreations. This is a read/write bit and is set to zero at poweron-reset. #### 7.7.10 PR12 Scratch Pad, Read/Write Port = 3?5H, Index = 2BH This register is locked if PR10(2:0) $\neq$ 5. | BIT | FUNCTION | | |-----|------------------------|--| | 7:0 | Scratch Pad Bits (7:0) | | The data in this register is unaffected by hardware reset and undefined at power-up. # 7.7.11 PR13 Interlace H/2 Start, Read/Write Port = 375H, Index = 2CH This register is locked if PR10(2:0) $\neq$ 5. | BIT | FUNCTION | • • | |-----|----------------------|-----| | 7:0 | Interlaced H/2 Start | : . | The data in this register is unaffected by hardware reset and undefined at power-up. In interlaced operations, this register defines the starting horizontal character count at which vertical timing is clocked on alternate fields. Interlaced operation is enabled by setting PR14(5) to 1. All other standard non-interlaced modes are unaffected by the contents of this register. This register must be programmed with a value derived from the values chosen to be programmed into the Horizontal Retrace Start Register (3?5.04) and Horizontal Total Register (3?5.00): PR13(7:0) = [HORIZONTAL RETRACE START] - [(HORIZONTAL TOTAL + 5)/2] + HRD #### NOTE In the above expression, HRD = Horizontal Retrace Delay, determined by Bits 6 and 5 of the Horizontal Retrace End Register (375.05). # 7.7.12 PR14 Interlace H/2 End, Read/Write Port = 3?5H, Index = 2DH This register is locked if PR10(2:0) $\neq$ 5. | BIT | FUNCTION | | |-----|-------------------------------------------------|--| | 7 | Enable IRQ | | | 6 | Vertical Double Scan<br>for EGA on PS/2 Display | | | 5 | Enable Interlaced Mode | | | 4:0 | Interlaced H/2 End | | Bits 7 through 5 are set to 0 by reset. Bits 4 through 0 are unaffected by hardware reset and undefined at power-up. #### Bit 7 - Enable IRQ. This bit may be set to enable CRT interrupts to be generated when configured for AT BUS operation, allowing EGA compatibility support for interrupt-driven EGA applications. For VGA operation with an AT BUS, interrupts are not used and this bit should be set to 0. This bit should not be set to 1 in Micro Channel operation. - IRQ disabled. Used in VGA operations with an AT bus and Micro Channel operations. - 1 = IRQ enabled. #### Bit 6 - Vertical Double Scan. This bit should be set to 1 when emulating EGA on PS/2 display. Setting this bit to 1 causes the CRTC's Vertical Displayed Line Counter and Row Scan Counter to be clocked by divide-by-two horizontal timing, if vertical sync polarity (3C2H Bit 7 = 0) is programmed to be positive. Therefore, the relationship between the actual number of lines displayed [N] and the data [n] programmed into the Vertical Display Enable End register is: N=2(n+1). Likewise, the relationship between the actual number of scan lines per character row [N] and the data [n] programmed in the maximum Scan Line register holds true. #### Bit 5 - Interlaced Mode. The interlaced mode can be used in those video modes in which the data programmed into the Maximum Scan Line Address register [3?5.09] = 0XX00000. Line compare and double scan are not supported. - 0 = Interlaced Mode not enabled. - 1 = Interlaced Mode is enabled. # Bits (4:0) - Interlaced H/2 End Bits (4:0). Add the contents of the Interlaced H/2 Start Register PR13 to the horizontal sync width (same as defined by 3X5.04,05). Program the five LSBs of the sum into these bit locations. ## 7.7.13 PR15 Miscellaneous Control 1, Read/Write Port = 3?5H, Index = 2EH This register is locked if PR10(2:0) $\neq$ 5. | BIT | FUNCTION | | | |-----|---------------------------------|--|--| | 7 | Read 46E8H Enable | | | | 6 | High VCLK | | | | 5 | VCLK1,VCLK2 Latched<br>Outputs | | | | 4 | VCLK = MCLK | | | | 3 | 8514/A Interlaced Compatibility | | | | 2 | Enable Page Mode | | | | 1 | Select Display Enable | | | | 0 | Disable Border | | | # Bit 7- Enable Reading Port 46E8H. This bit is functional only if AT BUS architecture [CNF(2)=1] is selected. WD9UC31 1 = I/O Port 46E8H may be read, regardless of the state of its own Bits 4 and 3 and of Port 102H, Bit 0 (sleep bit). Only Bits(4:0) of Port 46E8H are readable, Bits (7:5) are 0. #### Bit 6 - High VCLK. This bit should be set to 1 when (MCLK in MHz / VCLK in MHz) equals 1.5, or in an extended 256-color mode. 1 = Memory timing is adjusted to allow use of a video clock (VCLK) frequency which is much higher than the memory clock (MCLK) frequency. #### Bit 5 - Latched VCLK1 and VCLK2. This bit is used only if CNF(3) = 1, which configures the VCLK1 and VCLK2 pins as outputs. 1 = Outputs VCLK2 and VCLK1 are equal to Bits 3 and 2 of I/O write register (Miscellaneous Output Register) at Port 3C2H, respectively. # Bit 4 - Select MCLK as Video Clock. 1 = MCLK input is selected for the source of all video timing. The other three VCLK inputs can not be selected when this bit is set. #### Bit 3 - Interlaced Compatibility. This bit should be set to 1 only if interlaced mode is selected (see PR14) and exact timing emulation of the IBM 8514/A's interlaced video timing is required. 1 = Vertical sync is generated from the trailing edge of non-skewed horizontal sync instead of the leading edge, as generated for VGA timing. Also, two VCLK delays are removed from the default VGA video dot path delay chain. #### Bit 2 - Select Page Mode Addressing. Graphics Modes automatically use Page Mode addressing. Alpha modes require this bit to be set to 1 for screen refresh memory read cycles to use Page Mode addressing. Setting this bit to 1 in any Alpha Mode overrides the character map select functions of PR2(2) and PR2(5). Page Mode addressing requires less time than RAS-CAS addressing, therefore, selecting Page Mode addressing increases the bandwidth for the CPU to access video memory by 30-40%. PR15(2) should be set to 1 if 132 Character Mode timing is selected (see description of PR2). When PR15(2) is set to 1, it redefines the Character Map Select Register (3C5.03). One of eight 8K memory segments containing a pair of maps in Plane 3 or Plane 2 is addressed by Bits(2:0) of this register while the map selection is determined by Bits(4:3). A pair of adjacent 8K character maps in Planes 3 and 2, (adjacent in the sense that they have the same addressing) may be selected by Bit 3 of the Attribute Code. The Character Attribute Bit 3 (see section 7.5.3), in conjunction with Bits 4 and 3 of the Character Map Select Register (3C5.03), determine a character map from either Plane 3 or Plane 2 as shown by the table below. | PR15<br>(2) | 3C5.03<br>(4) | 3C5.03<br>(3) | ATT<br>(3) | PLANE<br>SELECT | |-------------|---------------|---------------|------------|-----------------| | 1 | 0 | 0 | X | 2 | | 1 | 0 | 1 | 0 | 3 | | 1 | 0 | 1 | . 1 | 2 | | 1 | 1 | 0 | 0 | 2 | | 1 | 1 | 0 | 1 | 3 | | 1 | 1 | 1 | X | 3 | # NOTE The above Character Map Select functions override the functions of PR2(5) and PR2(2). This bit must be set to 1 before loading the character maps into the video DRAM, because the addressing of the page mode character maps differs from the addressing of the default, non-page mode. However, setting this bit to 1, internally redirects all necessary addressing to make loading the character maps the same, whether in page mode or non-page mode. # Bit 1 - Display Enable Timing Select. This bit is used to select between two types of display enable timings available at output pin BLANK if PR4(7) = 1. If PR4(7) = 0, this bit has no effect. - BLANK supplies Pre-Display Enable. Pre-Display Enable timing precedes active video by one dot clock. - 1 = BLANK supplies Display Enable. The display enable timing coincides with active video timing. #### Bit 0 - Disable Border. Setting this bit to 1 forces the video outputs to 0 during the interval when border (overscan) color would be active. # 7.7.14 PR16 Miscellaneous Control 2, Read/Write Port = 3?5H, Index = 2FH This register is locked if PR10(2:0) $\neq$ 5. | BIT | FUNCTION | | | |-----|---------------------------------------------|--|--| | 7 | External Register 46E8H<br>Lock | | | | 6 | CRT Control Address Count Width Bit 1 | | | | 5 | CRT Control Address<br>Count Width Bit 0 | | | | 4 | CRT Control Address<br>Counter Offset Bit 1 | | | | 3 | CRT Control Address<br>Counter Offset Bit 0 | | | | 2 | Enable Odd/Even Page<br>Bit | | | | 1 | VGA Mapping Enable | | | | 0 | Lock RAMDAC Write<br>Strobe | | | # Bit 7 - Lock External 46E8H Register. Setting this bit to 1 causes EBROM output to be forced high (Inactive) during I/O writes to Port 46E8H. # Bits (6:5) - CRT Control Address Counter Width. Power-on-reset clears these bits to 0. These two bits determine the modulus of the CRT Controller's address counter, allowing its count width to be limited to 64K or 128K locations (Byte, Word, Double word). These bits may be used in virtual VGA applications containing 512KB or 1024KB of video memory, in which CRT Controller is limited to only 64K or 128K locations. Bit PR16(6) should be set 1 to ensure VGA and EGA compatible operation of the address counter, limited to 64K ocations. See the following table. | PR16(6) | PR16(5) | COUNT WIDTH | | |---------|---------|-------------|--| | 0 | 0 | 256KB | | | 0 | 1 | 128K | | | 1 | X | 64K | | #### Bits (4:3) - CRT Control Address Counter Offset. Bits 4 and 3 are summed with the CRT Controller's Address Counter Bits CA(17) and CA(16), respectively, and the two-bit result defines the starting location of the displayed video buffer at one of the four 64K boundaries. # Bit 2 - Enable Page Bit for Odd/Even. This bit affects addressing of memory by the system processor, if chain 2 (Odd/Even) has been selected by setting 3CF.06(1) to 1, setting 3C5.04(1) to 1, selecting extended memory and setting 3C5.04(3) to 0 to deselect chain 4 addressing. It enables the Page Bit for Odd/Even [3C2(5)] to select between two pages of memory, by controlling video RAM address 0, regardless of the Memory Size Bits PR1(7:6). # Bit 1 - VGA Memory Mapping. Setting this bit to 1 selects 256 Kbyte IBM VGA Mapping, regardless of the Memory Size Bits PR1(7:6). # Bit 0 - Lock RAMDAC Write Strobe (3C6H - 3C9H). - 0 = Normal operation. - 1 = Output WPLT to be forced to 1, disabling I/O writes to the video DAC registers. The DAC state register, located inside the WD90C31, is also protected from the modification but may still be read at the Port 3C7H. #### 7.7.15 PR17 Miscellaneous Control 3, Read/Write Port = 3?5H, Index = 30H This register is locked if PR10(2:0) $\neq$ 5. | BIT | FUNCTION | |-----|----------------------------------| | 7:6 | Reserved | | 5 | Character Clock Period<br>Select | | 4 | PCLK = VCLK/2 | | 3 | Map Out 4K Of BIOS<br>ROM | | 2 | Enable 64K BIOS ROM | | 1 | Hercules Compatibility | | 0 | Map Out 2K Of BIOS<br>ROM | #### Bits (7:6) Reserved. #### Bit 5: - Character Clock Period Select. To enable PR17 Bit 5, PR2 (3CF.0C) Bits 4:3 must equal 11. When Bit 5 is not enabled, it has no effect. - 0 = Six-dot font is selected. - 1 = Ten-dot font is selected. 1 = Forces PCLK = VCLK/2. This control is useful for interface with high color RAM-DAC as follows: Bit (3) - Map Out 4K of BIOS ROM. 1 = Disables access of the BIOS ROM in the system address range C600:0H through C6FF:FH. Power-on-reset sets this bit to 0. #### Bit 2 - Enable 64K BIOS ROM. 1 = Enables access of the BIOS ROM in the system address range C000:0H through CFFF:FH. Power-on-reset sets this bit to 0. #### Bit 1 - Hercules Compatibility. 1 = Locks Hercules compatibility register (I/O Port 3BFH). Power-on-reset sets this bit to 0. # Bit 0 - Map Out 2K of BIOS ROM. 1 = Disables access of the BIOS ROM in the system address range C600:0H through C67F:FH. Power-on-reset sets this bit to 0. #### 7.7.16 PR18 CRTC Vertical Timing Overflow, Read/Write Port = 3?5H, Index = 3EH These bits, combined with other vertical timing overflow bits in CRT Control, constitutes an 11-bit vertical timing control. These bits are set to zero at power-on-reset. | BIT | FUNCTION | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------| | 7:5 | Reserved | | 4 | Line Compare Bit 10 | | 03 | Start Vertical Blank Bit 10 | | 02 | Start Vertical Retrace Bit 10 | | <b>②</b> 1 | Vertical Display Enable<br>End Bit 10 | | 00 | Vertical Total Bit 10 | | <ul> <li>The bit is locked if PR3(0) = 1 OR the 3?5 Index 11 Bit 7 = 1</li> <li>The bit is locked if PR3(1) = 0 AND the 3?5 Index 11 Bit 7 = 1</li> </ul> | | # 7.7.17 PR19 Video Signature Analyzer Control Read/Write Port = 3?5H, Index = 3FH | BIT | FUNCTION | | |-----|-----------------------|--| | 7:4 | Reserved | | | 3 | Signature Read Enable | | | 2 | Enable Video Input | | | 1 | PreLoad Control | | | 0 | Enable/Status Bits | | #### Bits (7:4) Reserved # Bit 3 - Signature Read Enable. 1 = Read signature analyzer results from 375H, Index 20 and 21. #### Bit 2 - Enable Video Input. This bit is used for self-test. - 0 = Enable video input for signature analyzer. - 1 = Self-testing. The video input to the signature analyzer is disabled. #### Bit 1 - Preioad Control. - 0 = The Signature Analyzer Result Register (375, Index 20 and 21) is preloaded with 0001H. - 1 = Normal operation. # Bit 0 - Enable/Status Bits. Writing to this bit: 1 = Enables the signature analyzer to collect signature on video input. #### Reading this bit: Indicates the status of the signature analyzer collecting the signature on video input. - 0 = Finished ( or not enabled). - 1 = Busy. ## 7.7.18 PR1A Shadow Register Control, Read/Write Port = 3?5H, Index = 3DH This register is locked if PR10(2:0) $\neq$ 5. Bits (7:4) Reserved. #### Bits 3 - I/O Read Select. - 0 = Select actual CRT Control registers for read. - 1 = Select shadow CRT Control registers for read. #### Bits (2:0) - Shadow Lock. 101 = Locks all the shadowed register bits. This lock overrides any locks. Refer to the shadow register description for details. # 7.7.19 PR20 Unlock Sequencer Extended Registers, Read/Write Port 3C5H, index = 6H, (Reset State = Locked) A value of X1X01XXX must be written to this register to allow Read or Write operations of the Sequencer Extended Registers. When the extended registers are locked, the Sequencer Index is read as three bits. When unlocked, the Sequencer Index reads as six bits. # 7.7.20 PR21 Display Configuration Status and Scratch Pad Bits Register, Bits 7:4 Read/Write Bits 3:0, Read Only Port 3C5H, Index = 7H This register is locked if PR20(6, 4, 3) $\neq$ 101. This register provides a convenient location for determining the current state of the VGA configuration. This information is required for many BIOS calls. | BIT | FUNCTION | | |-----|---------------------|--| | 7:4 | Scratch Pad Bits | | | 3 | Status of 3C2 Bit 0 | | | 2 | Status of PR2 Bit 6 | | | 1 | Status of PR4 Bit 1 | | | 0 | Status of PR5 Bit 3 | | #### Bits (7:4) - Scratch Pad Bits. These read/write bits serve as a scratch pad for any BIOS status data that may need to be saved. These bits are preset to 1111 at reset. #### Bit 3 - Status of 3C2H Bit 0. This read only bit represents the setting of the I/O address select bit in the Miscellaneous Output Register. - 0 = MDA (3Bx) addresses have been selected. - 1 = CGA (3Dx) addresses have been selected. #### Bit 2 - Status of PR2 Bit 6. This read only bit represents the setting of the VGA/6845 select bit in PR2 (3CFH Index CH). - 0 = VGA or EGA compatibility has been selected. - 1 = 6845 compatibility has been selected. #### Bit 1 - Status of PR4 Bit 1. This read only bit represents the setting of the VGA/EGA select bit in PR4 (3CFH Index EH). - 0 = VGA was selected. - 1 = EGA compatibility has been selected. #### Bit 0 - Status of PR5 Bit 3. This read only bit represents the setting of the Analog/TTL status bit in PR5 (3CFH Index FH). - 0 = An analog monitor was selected. - 1 = ATTL-type monitor was selected. # 7.7.21 PR22 Scratch Pad Register, Read/Write Port = 3C5H, Index = 8H Bits (7:0) Scratch pad bits. ## 7.7.22 PR23 Scratch Pad Register, Read/Write Port = 3C5H, Index = 9H Bits (7:0) Scratch pad bits. # 7.7.23 PR30 Memory Interface, Write Buffer and FIFO Control Register, Read/Write Port = 3C5H, Index 10H This register is locked if PR20(6, 4, 3) $\neq$ 101. This register controls display memory data width and its bandwidth. All bits are reset to zero at power-on-reset. | FUNCTION | | | |-------------------------------------------------------|--|--| | Write Buffer Control | | | | 32-bit or 16-bit Memory<br>Data Path | | | | Disable 16-bit CPU In-<br>terface for Unchain<br>Mode | | | | Two-level FIFO | | | | Four or Eight-level FIFO | | | | Display FIFO control | | | | | | | # Bits (7:6) - Write Buffer Control. Bits 7 and 6 determine the depth of the write buffer. PR31 Bit 2 must be set to 1 for these two bits to have any effect. | BITS<br>76 | WRITE BUFFER LEVEL | | |------------|--------------------|--| | 00 | One level deep. | | | 01 | Two levels deep. | | | 10 | Three levels deep, | | | 11 | Four levels deep. | | ## Bit 5 - Memory Data Path. - 0 = The display memory data path is 32-bits wide. - 1 = The display memory data path is 16-bits wide. #### Bit 4 - Disable Unchained Mode. - 0 = Normal conditions. - 1 = 16-bit interface, unchained mode is disabled. This is for debug only. #### Bit 3 - Two-level FIFO. - 0 = The FIFO is four or eight levels deep, depending on Bit 2 of this register. - 1 = The FIFO is two levels deep, regardless of Bit 2. #### Bit 2 - Four or Eight-Level FIFO. - 0 = FIFO set to eight levels deep. - 1 = FIFO set to four levels deep. # Bits (1:0) - Display FIFO Control. These two bits can be used to adjust the display memory bandwidth. In general, to accommodate most applications, it is recommended that these two bits be set to 01. These bits have no effect in any text mode. They are locked into 00 internally when a text mode is set. | BIT | FUNCTION | | | |-----|----------------------------------------------|-----------------------|--| | 00 | FIFO requests for memory cycle when FIFO is: | one level<br>empty | | | 01 | FIFO requests for memory cycle when FIFO is: | two levels<br>empty | | | 10 | FIFO requests for memory cycle when FIFO is: | three levels<br>empty | | | 11 | FIFO requests for memory cycle when FIFO is: | four levels<br>empty | | #### 7.7.24 PR31 System Interface Control, Read/Write Port = 3C5H, Index = 11H, Reset State = 00 This register is locked if PR20(6, 4, 3) $\neq$ 101. This register provides the control bits for the system interface. This register should be set during the post initialization routines of the VGA BIOS. The reset state is 100% IBM VGA compatible. Bit 7 is used during some of the enhanced display modes. | BIT | FUNCTION | |-----|--------------------------------------------------------------------------------| | 7 | Read/Write Offset Enable | | 6 | Turbo Mode for Blanked<br>Lines | | 5 | Turbo Mode for Text | | 4 | CPU Read RDY Release<br>Control 1 | | 3 | CPU Read RDY Release<br>Control 0 | | 2 | Enable Write Buffer | | 1 | Enable 16-bit I/O Attribute<br>Controller | | 0 | Enable 16-bit I/O Opera-<br>tion on CRTC, Sequencer<br>and Graphics Controller | #### Bit 7 - Read/Write Offset Enable. - 0 = Normal (Refer to PR0A and PR0B definitions). - 1 = During read cycles, the offset register PR0-A, is added to the CPU address. During write cycles PR0-B is added to the CPU address. #### Bit 6 - Turbo Mode for Blanked Lines. - 0 = Normal. - 1 = System performance is improved by 10% by removing extra screen refresh memory cycles on vertical blank. #### Bit 5 - Turbo Mode for Text. - 0 = Normal. - 1 = improved text mode performance. #### Bits (4:3) - CPU Read IOCHRDY Release Controls 1,0. These two bits select the IOCHRDY timing for CPU reads. To improve performance of systems with a slower bus clock, IOCHRDY may be asserted earlier. Data will be ready following IOCHRDY no sooner than the time selected by bits (4:3). - 00 = 40 ns. (Power-on-reset condition). - 01 = 40 ns. plus 1 MCLK. - 10 = 40 ns. plus 2 MCLKs. - 11 = 40 ns. minus 1MCLK. For 10 MHz or slower systems, the 01 setting is recommended. For 12 MHz or faster systems, the 11 setting is recommended. #### Bit 2 - Enable Write Buffer. - 0 = Write buffer disabled. - 1 = Write buffer is enabled. This greatly reduces the number of wait states for CPU writes to display memory. #### Bit 1 - Enable 16-bit I/O Attribute Controller. If Bit 1 and Bit 0 are both set to 1, the Attribute Controller (3C0H/3C1H) is configured for 16-bit access. The index is at 3C0H while the data is at 3C1H and the address toggle is disabled for 16-bit reads or writes. The address toggle functions in the standard way for eight-bit cycles. IOCS16 is asserted for all cycles to 3C0H or 3C1H, ## Bit 0 - Enable 16-bit I/O Operations. - 0 = The VGA I/O is eight-bits. - 1 = Enables 16-bit access to the CRTC (3?4H/3?5H), Sequencer (3C4H/3C5H) and Graphics Controller (3CEH/3CFH). The output IOCS16 will be active for any I/O read or write to these addresses. #### 7.7.25 PR32 Miscellaneous Control 4, Read/Write Port = 3C5H, Index = 12H, Reset State = 00 This register is locked if PR20(6, 4, 3) $\neq$ 101. This register provides control for several different features. Some of these features help to support Genlock of the WD90C31 to another display controller for overlay. | BIT | FUNCTION | |-----|----------------------------------------------------| | 7 | Enable External Sync<br>Mode | | 6 | Disable Cursor Blink | | 5 | USR1 Function Select | | 4 | USR1 Control | | 3 | USR0 Function Select | | 2 | USR0 Control | | 1 | Allow Read Back in<br>Backward compatible<br>Modes | | 0 | Force Standard CPU Addressing in 132-column Mode | # Bit 7 - Enable External Sync Mode. - 0 = Normal operation mode. - 1 = EXVID is configured to input external Horizontal Sync and EXPCLK inputs external Vertical Sync. The external HSYNC signal also synchronizes the character clock timing. In this configuration, EXVID and EXPCLK do not control the VID7:0 and PCLK output buffers, but they are used to genlock the WD90C31 to another display controller. #### Bit 6 - Disable Cursor Blink. - 0 = Blink enabled. - 1 = The text cursor blink is disabled and the cursor remains on. This option can be used when cursor blink is not desired. #### Bit 5 - USR1 Function Select. - 0 = The USR1 output represents the state of Bit 4. This can be used to control new features added by the system board designer. - 1 = Reserved. #### Bit 4 - USR1 Control. Controls the USR1 output when selected by Bit 5. #### Bit 3 - USR0 Function Select. - 0 = The USR0 output represents the state of Bit 2. This can be used to control new features added by the system board designer. - 1 = Reserved. #### Bit 2 - USRO Control. 1/2 Controls the USR0 output when selected by Bit 3. # Bit 1 - Read in Backward Compatible Modes. - 0 = Registers that are not normally readable in backward compatibility modes may not be read. - 1 = Registers that are not normally readable in backward compatibility modes may be read. This option may be used either as a test feature or by the BIOS during mode changes. #### Bit 0 - 132-Column Mode. 1 = The special CPU address mapping for page mode font access in 132-column text is set for standard mapping without disturbing the display. This is used only for special virtual VGA applications. #### 7.7.26 PR33 DRAM Timing and Zero Wait State Control Register, Read/Write Port = 3C5H, Index = 13H This register is locked if PR20(6, 4, 3) $\neq$ 101. # Bits (7:6) - OWS Control. These two bits control the operation of the $\overline{OWS}$ output pin. $\overline{OWS}$ is disabled if PR31 bit 2 = 0 (Write Buffer is off). - 00 = 0WS = 0 if the internal write buffer is - 01 = <del>OWS</del> = 0 if the internal write buffer is ready and the memory address is decoded. - 10 = OWS = 0 if the internal write buffer is ready and the memory address is decoded and MWR = 0. - 11 = 0WS = 0 if the condition in 10 is true or I/O write to the WD90C31 is occuring. ## Bit 5 Reserved # Bits (4:3) - CAS Timing. These two bits control the CAS timing. - 00 = CAS cycle is 2 MCLKs, CAS low is 1 MCLK + (4~7) ns. CAS high is 1 MCLK - (4~7) ns. - 01 = CAS cycle is 2 MCLKs. CAS low is 1 MCLK + (8~14) ns. CAS high is 1 MCLK (8~14) ns. - 10 = CAS cycle is 2 MCLKs. CAS low is 1.5 MCLKs. CAS high is 0.5 MCLKs. - 11 = Reserved. # Bit 2 - CAS After RAS Timing. - 0 = CAS cycle starts 2.5 MCLKs after RAS low. - 1 = CAS cycle starts 1.5 MCLKs after RAS low. ## Bits (1:0) - RAS Precharge. These two bits control RAS precharge. Refer to DRAM timing adjustments in Section 6.0. - 00 = RAS high is 2-1/2 MCLKs plus a 4-7 ns. delay. - 01 = RAS high is 3 MCLKs wide. - 10 = RAS high is 2 MCLKs wide. - 11 = RAS high is 2-1/2 MCLKs. #### 7.7.27 PR34 Video Memory Mapping Register, Read/Write Port = 3C5H, Index = 14H This register is locked if PR20(6, 4, 3) $\neq$ 101. # Bits (7:4) 7:6 Reserved, 5:4 reserved for Driver usage. # Bits (3:0) - Video Memory Mapping. These four bits are compared with the CPU address A(23:20) as part of the video memory address decoding. This allows the VGA to be mapped into any 1 Mbyte CPU memory space. This register does not affect the EBROM and ROM16 decoding. EBROM and ROM16 are still decoded at A(23:20) = 0H. Used with the correct setting of PR1, Bits 5 and 4, this register supports virtual VGA applications. These four bits are set to 0 at power-on-reset. #### 7.7.28 PR35 - Reserved, Read/Write Port = 3C5H, Index = 15H This register is locked if PR20(6, 4, 3) $\neq$ 101. Bits (7:0) Reserved. ## 7.8 INTERNAL VO PORTS #### 7.8.1 AT Mode Setup, Enable, Write Only Port 46E8H (Also at Port 56E8H, 66E8H, 76E8H) | BIT | FUNCTION | | |-----|----------------------------------|--| | 7:5 | Reserved | | | 4 | Setup | | | 3 | Enable I/O and Memory | | | 2:0 | External BIOS ROM<br>Page Select | | Bits (7:5) Unused. Bit 4 - Setup. This bit puts the WD90C31 into Setup mode where only I/O Port 102H is accessible. Bit 3 - Enable I/O and Memory Accesses. This bit enables I/O and memory accesses. # Bits (2:0) - BIOS ROM Page Select. On I/O accesses to Port 46E8H, EBROM becomes I/O write strobe for external implementation of BIOS ROM page mapping. Bits (2:0) are latched data bits and define 4K pages on BIOS ROM. The external mapping logic affects the three most significant bits of address applied to the BIOS ROM. The ROM therefore, appears to consist of eight, 4K pages. External circuitry is required to implement the BIOS ROM page selection using these bits (D2:D0). The WD90C31 also provides Port 3C3H as an alternative to Port 46E8H. If a pull-down resistor is connected to MD9 during power-on-reset [CNF(9) = 0], Port 3C3H is decoded instead of Port 46E8H to support the same functions as described above. Otherwise, Port 46E8H is selected and decoded. # 7.8.2 Setup Mode Video Enable (AT and Micro Channel Modes) Read/Write Port = 102H (XXXX XXXX XXXX X010B) | BIT | FUNCTION | | |-----|------------|--| | 7:1 | Reserved | | | 0 | Wakeup VGA | | Bits (7:1) Unused, #### Bit 0 - Wakeup VGA. Wakeup VGA for I/O and Memory Accesses. Only the lower three address bits are decoded for this port and the WD90C31 must be in Setup mode. VGA Enable Sleep bit or Programmable Option Select (POS) Register 102H Bit 0 is used to awaken the WD90C31 after power on in the MCA and AT mode. To enter the Setup mode in AT bus applications, Bit 4 of the partially decoded internal I/O Port 46E8H is set to 1 before accessing the I/O Port 102H. In MCA mode, the WD90C31 is in Setup mode and Port 102H can be accessed when the VGA setup (EIO) signal pin is active low. #### 7.9 VIDEO RAMDAC PORTS The Video RAMDAC is implemented externally to the WD90C31. However, the WPLT and RPLT signals required by the RAMDAC are provided by the WD90C31. Setting PR16 Bit 0 to 1 de-asserts WPLT disabling I/O writes to the RAMDAC. Normally, the WPLT and RPLT signals to the RAMDAC are generated when the following I/O ports are written to or read from. | DAC<br>ADDRESS | DAC OPERATION | DETAILS | |----------------|--------------------------------|-------------------------------------------------------------------------------------------------------------------| | 3C8H | PEL Address Port (Write) | Read/Write Port | | 3C7H | PEL Address Port (Read) | Read Only Port | | *3C7H | *DAC State (Read Only) | * If Bits 1:0 = 1, DAC is in read operation. When Bits 1:0 = 0, DAC is in write operation. Bits 7-2 are reserved. | | 3C6H | PEL Mask (Read/Write) | Not to be written to by application code. To do so changes the color look-up table | | 3C9H | PEL Data Register (Read/Write) | Three successive read/write bytes. | #### **TABLE 7-10. VIDEO RAMDAC PORTS** # 7.10 WD90C31 CONFIGURATION REGISTER BITS CNF(18:0) Memory Data Lines (18:0) [MD(18:0)] are used to input configuration data [CNF(18:0)] at power-on-reset (RST) by pull-up or pull-down resistors. This configuration data sets the bits in internal registers. CNF(15:12), CNF(10) and CNF(0) can also be changed by software, while all others are in non-writable registers. The non-writable bits set features such as bus type which are not changed after power-on. All MD(18:0) are internally pulled up by 50 ohm resistors. | CNF | FUNCTION | |-------|------------------------------------| | 18 | Enable ROM16 as EXBLANK Input | | 17 | | | 16 | 64K by 16 or 256K by 4 DRAM select | | 15:12 | EGA Switches | | 11 | A23 - A20 Connection Select | | 10 | Disable ROM16 address decode | | 9 | 46E8H/3C3H Select | | 8 | Display Status | | 7:4 | General Purpose Status | | 3 | Video Clock Source Control | | 2 | AT/MCA Bus Select | | 1 | ROM Configuration | | 0 | BIOS ROM Mapping | # CNF(18) - ROM16 As EXBLANK input. - A 4.7K pull-down resistor on Pin MD18. ROM16 is configured as EXBLANK input. - 1 = No pull-down resistor, the internal pullup sets CNF(18) to 1. Normal ROM16 operation. ROM16 is an output. #### CNF(16) - 64K By 16 Or 256K By 4 DRAM Select. - 0 = A 4.7K pull-down resistor on pin MD16 sets the WD90C31 to interface with a 64K by 16 DRAM. - 1 = No pull-down resistor. The internal pullup sets WD90C31 to interface with a 256K by 4 or 256K by 16 DRAM. # CNF(15:12) - EGA Configuration Switches SW4-SW1. No external pull-down resistors on MD(15:12) causes PR11(7:4) to be latched high. Pulling down MD(15:12) causes these bits to be latched low. PR11(7:4) are writable bits. These bits can be read as Bit 4 of Port 3C2H (as on a standard EGA) if the EGA compatibility bit [PR4(1)] has been set to 1. Selection of which bit to read is determined by Bits 3 and 2 of the Miscellaneous Output Register 3C2H, as follows. | WRITE | | READ | |-----------|-----------|----------------------| | 3C2 Bit 3 | 3C2 Bit 2 | 3C2 Bit 4 | | 0 | 0 | PR11(7) [ = EGA SW4] | | 0 | 1 | PR11(6) [ = EGA SW3] | | 1 | 0 | PR11(5) [ = EGA SW2] | | 1 | 1 | PR11(4) [ = EGA SW1] | #### CNF(11) - Reserved. Pin has an internal pull-up resistor. Do not use an external pull-down resistor. # CNF(10) - Disable ROM16 Address Decode. - 0 = The internal pull-up sets CNF(10) = PR1(1) = 0. To enable the 16-bit BIOS, PR1(1) must be set to 1 by writing to Port 3CFH, Index 0BH Bit 1 and, at the same time, CNF(1) must be 1. - 1 = A 4.7K pull-down on Pin MD10 sets CNF(10) = PR1(1) = 1. Upon power-up, the pin ROM16 is enabled for 16-bit BIOS ROM decoding. This bit is read/write at PR1(1). # CNF(9) - 46E8H/3C3H Select. This bit has no effect in Micro Channel applications. - 0 = A 4.7K pull-down on Pin MD9. Port 03C3H is selected as the VGA setup and enable register instead of Port 46E8H in the AT interface. - 1 = No pull-down resistor. The internal pullup sets CNF(9) = 1. Port 46E8H is selected as VGA setup and enable register. # CNF(8) - Analog/TTL Display Status Bit. Whether provided with either a pull-up or pull-down external resistor, CNF(8) is latched internally at power-on-reset from memory data bus Pin MD11. Pulling up MD11 causes CNF(8) to be latched Low. This bit controls no internal functions and is read only as Bit 3 of PR5 (3CF.0F). Also, CNF(8) is unaffected by writing to PR5 (3CF.0F). Suggested implementation is: - 0 = Analog (VGA compatible) display is attached. - 1 = TTL (EGA-compatible) display is attached. #### CNF(7:4) - General Purpose Status Bits. Bits CNF(7:4) are latched internally at power-onreset from corresponding memory data bus pins MD(7:4), provided with either pull-up or pull-down external resistors. Pulling down MD(7:4) causes CNF(7:4) to be latched high. These are read only bits at PR5 (3CF.0F) positions (7:4). These bits are unaffected by writing to PR5(3CF.0F). #### CNF(3) - Video Clock Source Control. This bit cannot be written or read as I/O port. Pulling up MD3 causes CNF(3) to be latched high. It configures WD90C31 pins VCLK1 and VCLK2 as inputs or outputs. - 0 = Inputs. - 1 = Outputs. When used as inputs, these pins supply alternate video dot clocks. Selection of dot clock is by an internal multiplexer. When used as outputs, VCLK1 supplies an active low load pulse for an external clock chip during I/O writes to Port 3C2H. This load pulse may be inhibited by setting PR11(2) = 1. VCLK2 becomes a third clock select input to the external clock chip, which supplies multiple dot clock frequencies to the VCLK0 input. Also, VCLK2 and VCLK1 outputs are equal to Bits 3 and 2 of the Miscellaneous Output Register at 3C2H when PR15 Bit 5 = 1. #### CNF (2) - AT/MCA Bus Architecture Select. This bit cannot be written or read as I/O. Pulling down MD2 causes CNF(2) to be latched low. - 0 = Micro Channel architecture. - 1 = AT BUS architecture. Selecting CNF(2) changes the pinout definition between AT BUS and Micro Channel bus. (See Signal Description.) | PC-AT<br>BUS | 1/0 | MICRO<br>CHANNEL | 1/0 | |--------------|-----|------------------|-----| | MEMCS16 | OUT | CDDS16 | OUT | | ROM16 | OUT | CSFB | OUT | | EIO | IN | 3C3D0 | IN | | MRD | IN | M/IO | IN | | MWR | IN | \$0 | IN | | IOR | IN | <b>S</b> 1 | IN | | IOW | IN | CMD | IN | | IRQ | OUT | ĪRQ | OUT | | IOCS16 | OUT | CDSETUP | OUT | ## CNF(1) - ROM Configuration. With an 8-bit system interface [CNF(1) = 0]: Address bit A0 = 0, selects the even ROM. A0 = 1, selects the odd ROM. With a 16-bit system interface, [CNF(1) and PR1 = 1] enables ROM16. This bit can not be written or read. - 0 = No pull-down resistor on MD1. The internal pull-up sets CNF(1) = 0 at power-on-reset. The WD90C31's data bus buffer controls are configured for one ROM (eight bits). PR1(1) can not be set high. - 1 = The WD90C31's data bus buffer controls are configured for 16-bits (as with two ROMs). Setting CNF(1) to 1 enables the HTL output pin. # CNF (0) - BIOS ROM Mapping. This bit may read or written at PR1(0). - 0 = No pull-down resistor on MD0. The internal pullup resistor sets this bit to 0 at power-on-reset. - 1 = The BIOS ROM is mapped out. An external 4.7 Kohm pull-down resistor sets CNF(0) = 1 on power-on-reset. ## 8.0 HARDWARE CURSOR The Hardware Cursor supports a user-defined pattern of up to 64 by 64 pixels, defined at 2 bits per pixel. The cursor pattern should be stored in a non-visible part of display memory. The cursor operates in all packed and planar VGA graphics modes, as well as VGA text modes. The Hardware Cursor is accessed at Port 23C2H/23C3H when the register block pointer at Port 23C0H has been set to 02H. | INDEX | FUNCTION | |---------|-----------------------------| | Index 0 | Cursor Control | | Index 1 | Cursor Pattern Address Low | | Index 2 | Cursor Pattern Address High | | Index 3 | Cursor Primary Color | | Index 4 | Cursor Secondary Color | | Index 5 | Cursor Origin | | Index 6 | Cursor Display Position X | | Index 7 | Cursor Display Position Y | | Index 8 | Cursor Auxiliary Color | | | | **TABLE 8-1. CURSOR REGISTERS** # 8.1 CURSOR CONTROL REGISTER, INDEX 0 The Cursor Control register controls operation of the hardware cursor. | BIT | FUNCTION | |-------|-------------------------| | 15:12 | 0000 (Index) | | 11 | Cursor Enable | | 10:9 | Cursor Pattern Type | | 8 | Cursor Plane Protection | | 7:5 | Cursor Color Mode | | 4:0 | Reserved | #### NOTE A write to either the Cursor Enable or the Cursor Pattern Type fields does not take effect until the beginning of a video frame following the next write to the Cursor Control Register. (In interlaced mode, it's the next video field.) Bits (15:12) - Index 0. Bit 11 - Cursor enable. 0 = Cursor is not displayed. 1 = Cursor is displayed. Bits (10:9) - Cursor pattern type. 00 = Cursor is 2 bits per pixel, 32x32 pixels. 01 = Cursor is 2 bits per pixel, 64x64 pixels. 10 = Reserved. 11 = Reserved. Bit 8 - Cursor plane protection. 0 = Cursor plane protection disabled. 1 = Cursor plane protection enabled. Bits (7:5) - Cursor color mode. 000 = Software compatible cursor. 001 = Two-color cursor with inversion. 010 = Two-color cursor with special inversion. 011 = Three-color cursor. 100 = Reserved. 101 = Reserved. 110 = Reserved. 111 = Reserved. Bits (4:0) Reserved. # 8.2 CURSOR PATTERN ADDRESS The two Cursor Pattern Address registers form a 21-bit address, specifying the location in the display memory where the first byte of the cursor pattern is stored. This value is independent of the cursor origin. The cursor pattern may be stored anywhere in the display memory but is generally stored in a non-visible location. Generally, this address represents the CPU address at which the pattern begins, minus the CPU address of the top-left corner of the screen, in whichever current VGA mode is in use. Not all addresses are valid in all modes. See the section on "Cursor Address Mapping." #### NOTE A write to either of the Cursor Pattern Address Registers or the Cursor Origin Register does not take effect until the beginning of a video frame following the next write to the Cursor Control Register. (In interlaced mode, it's the next video field.) ## 8.2.1 Cursor Pattern Address Low, Index 1 | BIT | FUNCTION | |-------|------------------------------------------------------------------------| | 15:12 | 0001 (Index) | | 11:0 | Cursor Pattern Address<br>Bits 11:0. Bits 1 and 0<br>must be set to 0. | #### 8.2.2 Cursor Pattern Address High, Index 2 | BIT | FUNCTION | |-------|--------------------------------------| | 15:12 | 0010 (index) | | 11:9 | Reserved | | 8:0 | Cursor Pattern Address<br>Bits 20:12 | #### 8.3 CURSOR ORIGIN, INDEX 5 The Cursor Origin register specifies the offset in pixels from the top-left corner of the pattern which will be displayed at the cursor display position. This value is often referred to as the cursor's "hot spot". ## NOTE For 32 by 32 cursor patterns each field is restricted to the values 31-0. | BIT | FUNCTION | |-------|------------------------| | 15:12 | 0101 (Index) | | 11:6 | Cursor Origin Y (63-0) | | 5:0 | Cursor Origin X (63-0) | #### 8.4 CURSOR DISPLAY POSITION The Cursor Display Position X and Y registers specify the location on the screen at which the cursor origin is displayed. These values represent a position in pixels, referenced to the top-left corner of the screen, regardless of the display mode. In text modes, the cursor position still represents pixels not characters. The cursor can be displayed at any position on the screen, including between characters. #### NOTE A write to either Cursor Display Position X or Y register does not take effect until the beginning of the next video frame. (In interlaced mode, it's the next video field.) ## 8.4.1 Cursor Display Position X, Index 6 | BIT | FUNCTION | |-------|---------------------------| | 15:12 | 0110 (Index) | | 11 | Reserved | | 10:0 | Cursor Display Position X | #### 8.4.2 Cursor Display Position Y, Index 7 | BIT | FUNCTION | |-------|---------------------------| | 15:12 | 0111 (Index) | | 11:10 | Reserved | | 9:0 | Cursor Display Position Y | # 8.5 CURSOR COLOR REGISTERS The cursor color registers control the display of 2-bit per pixel cursor patterns. The Cursor Primary Color, Cursor Secondary Color and Cursor Auxiliary Color registers specify eight-bit colors to be displayed for different parts of the cursor pattern. #### NOTE Even in planar mode, in which pixels are four bits each, these colors are eight bits per pixel. #### 8.5.1 Cursor Primary Color, index 3 | BIT | FUNCTION | |-------|----------------------| | 15:12 | 0011 (Index) | | 11:8 | Reserved | | 7:0 | Cursor Primary Color | # 8.5.2 Cursor Secondary Color, Index 4 | BIT | FUNCTION | | |-------|------------------------|--| | 15:12 | 0100 (Index) | | | 11:8 | Reserved | | | 7:0 | Cursor Secondary Color | | # 3.5.3 Cursor Auxiliary Color, Index 8 | BIT | FUNCTION | |-------|------------------------| | 15:12 | 1000 (Index) | | 11:8 | Reserved | | 7:0 | Cursor Auxiliary Color | #### 8.6 CURSOR REGISTER UPDATES When a new cursor pattern is selected, up to four different registers must be updated. If a new video frame were to begin before all registers were updated, a single frame could be displayed with incorrect cursor data. While the display would recover within one video frame, the results would be visually annoying. Therefore, the WD90C31 holds off use of updated register data until all of the associated registers have been updated. Writing to either the Cursor Pattern Address register or the Cursor Origin register does not take effect until the beginning of a video frame following the next write to the Cursor Control register. Therefore, the Cursor Control register must be written to after updating either of these registers, even if the data in the Cursor Control register is to remain unchanged. However, reading any of these registers always returns the data last written to the register, whether or not such data has already taken effect. A write to either Cursor Display Position X or Y register does not take effect until the beginning of the next video frame. In interlaced mode, updates occur at the beginning of the next video field. # 8.6.1 Cursor Address Mapping Cursor patterns are always stored in contiguous locations in display memory, usually in a non-visible portion, and always across all four maps. The definition of contiguous locations differs slightly by mode, as defined in Tables 8-2, 3 and 4. Each mode has restrictions on where a cursor pattern may begin and how such a pattern must be stored. The location where the currently required cursor pattern is stored in display memory is loaded by the host into the Cursor Pattern Address registers, as defined in Tables 8-2, 3 and 4. The Cursor Pattern Address registers point to the doubleword starting region of the cursor pattern. They are not byte addesses and consecutive register values generally do not point to consecutive memory bytes. However, the cursor pattern must use all of the consecutive memory bytes (1K or 256 bytes) assigned to it starting from the byte pointed to. | CPU<br>Address | Cursor Pattern Address | | | |----------------|---------------------------------------------------------|--|--| | Bank 0 | | | | | A0000 ① | | | | | Мар 0 | 0 If pattern starts here | | | | Мар 1 | 2 then next byte is here | | | | Мар 2 | ② then here | | | | Map 3 | ② then here | | | | A0001 | | | | | Map 0 | 1 and fifth byte is here | | | | 1 | | | | | AFFFF | | | | | Map 0 | FFFF | | | | Bank 1 | | | | | A0000 | | | | | Map 0 | 10000 | | | | II . | 1.0000 | | | | ♥<br>ACCCC ← | | | | | AFFFF ③ | | | | | ↓<br>Man 0 | <u> </u> | | | | Мар 3 | 1FFFF (Theoretical maximum for 1K X 1K display memory.) | | | **TABLE 8-2. PLANAR MODES** | CPU<br>Address | Cursor Pattern Address | | | |-------------------------------------------------------|----------------------------------------------------------------------------------------------------|--|--| | Bank 0<br>A0000 ①<br>A0001<br>A0002<br>A0003<br>A0004 | 0 If pattern starts here 2 then next byte is here 2 then here 2 then here 1 and fifth byte is here | | | | AFFFC<br>Bank 1 | 3FFF | | | | A0000<br>↓<br>Bank 0F | 4000 | | | | AFFFC ③ | 3FFFF (Theoretical maximum for 1K X 1K display memory.) | | | **TABLE 8-3. PACKED MODES** | HARDWARE CURSO | | | |---------------------------------------------------|--|--| | Cursor Pattern Address | | | | 0 If pattern starts here ② then next byte is here | | | | ② then here ② then here | | | | 1 and fifth byte is here | | | | 3FFF See the following notes. | | | | | | | **TABLE 8-4. TEXT MODES** #### **NOTES** - These locations are usually visible. In practice, cursor pattern is usually stored in non-visible memory. - ②. Cursor pattern must start in map 0 but pattern is stored on all maps. - ③. Some modes and/or boards may not support CPU addresses up to this level. Since up to 1K consecutive locations are required for the pattern, the pattern cannot actually start at the highest locations. - In mode 7, CPU addresses are B0000-B7FFE. ### 8.6.2 Two-Bit Cursor Pattern Format The cursor pattern pointed to by the Cursor Pattern Address registers for two-bit cursor patterns is stored in either 1K or 256 consecutive memory byte locations. The cursor pattern data is stored for 64 by 64 and 32 by 32 cursors as follows: 8.6.2.1 Cursor Pattern - 2-Bit, 64 x 64 Cursors | γ | | |----------|------------------------------------------------------------------------------| | Map<br>② | Cursor Pattern<br>③ ④ | | 0 | AND plane, row 0, col. 0-7 | | 1 | XOR plane, row 0, col. 0-7 | | 2 | AND plane, row 0, col. 8-15 | | 3 | XOR plane, row 0, col. 8-15 | | 0 | AND plane, row 0, col. 16-23 | | | XOR plane, row 0, col. 16-23 | | | AND plane, row 0, col. 24-31 | | 3 | XOR plane, row 0, col. 24-31 | | 0 | AND plane, row 0, col. 32-39 | | 1 | XOR plane, row 0, col. 32-39 | | 2 | AND plane, row 0, col. 40-47 | | 3 | XOR plane, row 0, col. 40-47 | | 0 | AND plane, row 0, col. 48-55 | | 1 | XOR plane, row 0, col. 48-55 | | | AND plane, row 0, col. 56-63 | | 3 | XOR plane, row 0, col. 56-63 | | 0 | AND plane, row 1, col. 0-7 | | 1 | XOR plane, row 1, col. 0-7 | | 2 | AND plane, row 1, col. 8-15 | | 3 | XOR plane, row 1, col. 8-15 | | | <b>1</b> | | 0 | AND plane, row 63, ∞l. 48-55 | | 1 | XOR plane, row 63, col. 48-55 | | 2 | AND plane, row 63, col. 56-63 | | 3 | XOR plane, row 63, col. 56-63 | | | 0<br>1<br>2<br>3<br>0<br>1<br>2<br>3<br>0<br>1<br>2<br>3<br>0<br>1<br>2<br>3 | #### **NOTES** - Offset is relative to the value in the Cursor Pattern Address register. - ② In packed mode, Map is selected by the two low-order CPU address bits. - ③ Cursor pattern must start in map 0 but pattern is stored on all maps. Within each byte, the high-order bit represents the left most column. # 8.6.2.2 Cursor Pattern - 2-Bit, 32 x 32 Cursors | Offset | Мар | Cursor Pattern | |--------|--------|-------------------------------| | 0 | 0 | AND plane, row 0, col. 0-7 | | | 1 | XOR plane, row 0, col. 0-7 | | [ | 2<br>3 | AND plane, row 0, col. 8-15 | | | 3 | XOR plane, row 0, col. 8-15 | | 1 | 0 | AND plane, row 0, col. 16-23 | | | 1 | XOR plane, row 0, col. 16-23 | | | 2<br>3 | AND plane, row 0, col. 24-31 | | | 3 | XOR plane, row 0, col. 24-31 | | 2 | 0: | AND plane, row 1, col. 0-7 | | | 1 | XOR plane, row 1, col. 0-7 | | | 2 | AND plane, row 1, col. 8-15 | | | 3 | XOR plane, row 1, col. 8-15 | | 3 | 0 | AND plane, row 1, col. 16-23 | | į. | - 1 | XOR plane, row 1, col. 16-23 | | | 2<br>3 | AND plane, row 1, col. 24-31 | | | 3 | XOR plane, row 1, col. 24-31 | | | | <b>U</b> | | 63 | 0 | AND plane, row 31, col. 16-23 | | | 1 1 | XOR plane, row 31, col. 16-23 | | | 2<br>3 | AND plane, row 31, col. 24-31 | | | 3 | XOR plane, row 31, ∞l. 24-31 | # 8.6.3 LOADING THE CURSOR PATTERN Loading a cursor pattern requires writing the pattern to a non-visible portion of display memory, then pointing to the pattern with the Cursor Pattern Address registers (Index 1, 2). A cursor pattern already in display memory can be selected simply by loading these registers. In some VGA modes, certain maps are not defined but the physical RAM connected to those maps appears at higher memory locations in the maps that are defined. For instance, the first byte of map 2 may appear as the 64th Kbyte in map 0. Therefore a cursor pattern that occupies contiguous locations in one mode may appear fragmented in other modes. It is the responsibility of the software to track these fragments and assure that no part of the pattern will be accidentally overwritten. #### 8.6.4 CURSOR COLOR MODES A cursor may be displayed using any of four color modes selected by the Cursor Color Mode field of the Cursor Control Register (Index 0). Depending on the color mode selected, each 2-bit pixel of the cursor pattern will be displayed against the background as described in Table 8-5. The "special" color generates the exclusive-NOR (XNOR) of the background and the Auxiliary Color Register (Index 8). This retains the "different from background" color property of inversion while adding the ability to specify one preferred "special inversion" from a background color to any desired color. To use this feature, the Cursor Color Mode field must be set to "special", and the Cursor Auxiliary Color should be loaded with the exclusive NOR (XNOR) of the background color to be translated and the desired color to be displayed. When set in this manner, any screen pixel of the former color covered by an inverting cursor pattern pixel will be "inverted" into the auxiliary color. # 8.6.5 COMPATIBILITY DIFFERENCES BETWEEN HARDWARE AND SOFTWARE CURSOR Some cursor colors may display differently using the hardware cursor than when using a software cursor. This can happen in Planar Modes, because a software cursor modifies memory data that is then passed through the Attribute Controller's Palette registers, while the hardware cursor operates on data at the output of the Attribute Controller's Palette registers. The section on "Cursor Plane Protection" explains how to minimize these incompatibilities. #### 8.6.6 CURSOR PLANE PROTECTION In 256-color modes, a background pixel covered by the cursor is either replaced by a specified 8-bit color or is inverted. For other modes, cursor plane protection is available. When the Cursor Plane Protection bit of the Cursor Control register is set, some bits of the background are handled differently. In these cases the two or four high-order bits of the background are replaced with the corresponding bits of the Cursor Auxiliary Color register (Index 8). When bit 7 of the VGA Attribute Mode Control register (Port 3C0H/3C1H, Index 10H) is reset, cursor plane protection applies to the two high-order bits of the background. When this bit is set, protection applies to the four high-order bits. This feature is designed to provide as much flexibility and compatibility with a software cursor as possible, due to the processing done by the VGA attribute controller. | CURSOR<br>PATTERN ® | COLOR<br>MODE 0 | COLOR<br>MODE 1 | COLOR<br>MODE 2 | COLOR<br>MODE 3 | |---------------------|-----------------|-----------------|-----------------|-----------------| | 00 | All 0s | Secondary | Secondary | Secondary | | 01 | All 1s | Primary | Primary | Primary | | 10 | Transparent | Transparent | Transparent | Transparent | | 11 | Inverted | Inverted | Special 2 | Auxiliary | #### **TABLE 8-5. CURSOR COLOR MODES** #### **NOTES** - The high-order bit of each 2-bit pattern is the AND mask, the low-order bit is the XOR mask. - 2 Result is Background XNOR'd with the auxiliary color. 96 #### 9.0 HARDWARE BITBLT The BITBLT hardware supports accelerated data transfers between regions of display memory. Display memory regions may be rectangular or A full complement of raster operations are available. Color expansion and transparency, useful for accelerating text modes as well as plane masking, are also supported. This same hardware can be used to rapidly copy 8 by 8 patterns and fill rectangles. The BITBLT hardware supports text modes and monochrome, 4-bit and 8-bit color modes, as well as the 16-bit color mode. | Index 0 | BITBLT Control - part 1* | _ | |---------------------------------------------|---------------------------|---| | Index 1 | BITBLT Control - part 2 | | | Index 2 | BITBLT Source Low | | | Index 3 | BITBLT Source High | | | Index 4 | BITBLT Destination Low* | | | Index 5 | BITBLT Destination High* | | | Index 6 | BITBLT Dimension X | | | Index 7 | BITBLT Dimension Y | | | Index 8 | BITBLT Row Pitch | | | Index 9 | BITBLT Raster Operation | | | Index A | BITBLT Foreground Color | | | Index B | BITBLT Background Color | | | Index C | BITBLT Transparency Color | | | Index D | BITBLT Transparency Mask | | | Index E | BITBLT Map And Plane Mask | | | * All or part of these registers can change | | | automatically. **TABLE 9-1. BITBLT REGISTERS INDEX** # **CONTROL AND STATUS** BITBLT Control - Part 1, Index 0 | BIT | FUNCTION | | | |---------------|---------------------------------------------------|--|--| | 15:12 | 0000 (Index) | | | | 11 | BITBLT Activation/Status* | | | | 10 | BITBLT Direction | | | | 9:8 | BITBLT Addressing Mode | | | | 7:6 | BITBLT Destination/<br>Source Linearity | | | | 5:4 | BITBLT Destination Select | | | | 3:2 | BITBLT Source Format | | | | 1:0 | BITBLT Source Select | | | | * This<br>whe | bit is automatically reset n BITBLT is completed. | | | Bits (15:12) - Index 0. # Bit 11 - BITBLT Activation/Status. Writing a 1 to this bit starts a BITBLT operation using the currently loaded register values. This bit is reset automatically when the BITBLT operation is completed. Therefore, reading a 1 from this bit indicates that a BITBLT operation is in progress. Writing a 0 to this bit will not start a BITBLT operation but may be useful in "quick start" mode to set the other bits in the register for the coming series of quick-start operations. #### CAUTION Writing a 0 to this bit while a BITBLT operation is in progress may cause unexpected and unrecoverable results. - 0 = Do not start BITBLT (write), BITBLT completed (read). - 1 = Start BITBLT (write), BITBLT in progress (read). #### Bit 10 - BITBLT Direction. - 0 = BITBLT direction is top to bottom, left to right. - 1 = BITBLT direction is bottom to top, right to left. ### Bits (9:8) - BITBLT Address Mode. - 00 = Planar Mode (includes monochrome modes). - 01 = Packed Mode, includes text and 256color modes. - 1X = Reserved for future expansion. # Bits (7:6) - BITBLT Destination/Source Linearity. When the Destination or Souce region of a BITBLT operation is specified as linear, each row of that region is considered to begin at the doubleword immediately following the doubleword containing the last pixel of the preceding row. The alignment of the first pixel in each line is the same. No doubleword will straddle two lines and there may be gaps at unused pixels between adjacent lines. Bit 7 controls the destination area, Bit 6 controls the source area. - 0 = Area is rectangular. - 1 = Area is linear. # Bits (5:4) - BITBLT Destination Select. - 00 = Destination is screen memory. - 10 = Destination is system I/O location. - X1 = Reserved for future expansion. # Bits (3:2) - BITBLT Source Format. - 00 = Source format is color. - 01 = Source format is monochrome from color comparators. - 10 = Source format is fixed color (filled rectangle). - 11 = Source format is monochrome from host. # Bits (1:0) - BITBLT Source Select. - 00 = Source is screen memory. - 10 = Source is system I/O location, 32 bits. - X1 = Reserved for future expansion. #### BITBLT Control - Part 2, Index 1 | BIT | FUNCTION | |-------|-----------------------------------| | 15:12 | 0001 (Index) | | 11 | Reserved | | 10 | BITBLT Interrupt Enable | | 9:8 | Reserved | | 7 | BITBLT Quick Start | | 6 | BITBLT Update Destina-<br>tion | | 5:4 | BITBLT Pattern Select | | 3 | BITBLT Monochrome<br>Transparency | | 2 | BITBLT Transparency<br>Polarity | | 1 | Reserved, must be 0 | | 0 | BITBLT Transparency<br>Enable | # Bits (15:12) - Index 1. ### Bit 11 Reserved. # Bit 10 - BITBLT Interrupt Enable. - 0 = Do not interrupt on completion of BITBLT. - 1 = Interrupt on completion of BITBLT. #### Bits (9:8) Reserved. WD9UC31 #### Bit 7 - BITBLT Quick Start. #### **Quick Start Mode** When BIT 7 is set, BITBLT starts automatically as soon as the BITBLT Destination Low register (Index 4) is written, unless automatic destination update is enabled for BITBLT, in which case the BITBLT starts automatically when the BITBLT Source Low register (Index 2) is written. This mode permits a chain of BITBLT operations to be performed with one less register write operation than would otherwise be required. All other bits in the BITBLT Control register operate as they were last written, and the BITBLT Activation bit is physically set and can be read back normally. - 0 = BITBLT starts only when explicitly enabled. - 1 = BITBLT starts automatically when destination register is written, or source register if destination update is enabled. # BIT 6 - BITBLT Update Destination. #### **Automatic Destination Update** A host doing multiple BITBLTs need only update those registers that change from one BITBLT to the next. Most BITBLT registers never change unless written by the host. The exceptions to this are the two BITBLT Destination registers (Index 4, 5) and the status bit in the BITBLT Control register (Index 5). When bit 6 of this register is set, the BITBLT Desination registers are automatically updated at the end of each BITBLT operation to point to the recangular region immediately to the right of the previous destination region. This is specifically aimed at improving text output operations. When the destination area is specified as linear rather than ectangular, the destination registers point to the ocation immediately past the previous destination area. - 0 = Do not update destination on completion of BITBLT. - 1 = Update destination on completion of BITBLT. # Bits (5:4) - BITBLT Pattern Select. - 00 = Patterns are not used. - 01 = 8X8 patterns are used for source. - 1X = reserved for future expansion. # Bit 3 - BITBLT Monochrome Transparency. - 0 = Monochrome transparency is not enabled. - 1 = Monochrome transparency is enabled. #### Bit 2 - BITBLT Transparency Polarity. - 0 = Matching pixels are transparent. - 1 = Matching pixels are opaque. #### Bit . Reserved, must be set to 0. ### Bit 0 - BITBLT Transparency Enable. - 0 = Destination transparency is not enabled. - 1 = Destination transparency is enabled. #### 9.2 SOURCE AND DESTINATION The BITBLT Source Low and BITBLT Source High registers specify the source address for BITBLT operations. The BITBLT Destination Low and BITBLT Destination High registers specify the destination address. The high and low fields of each register pair are concatenated to form a 21-bit address pointing to the starting corner of the source or destination area. The starting corner for source and destination will be either the top-left or bottom-right corner. The corner specified must be coordinated with the BITBLT Direction bit of the BITBLT Control register. When the source and destination areas do not overlap, BITBLT can be started in either corner. When these areas overlap, the corner and direction must be selected to prevent parts of the source area from being overwritten by the destination array before they are copied. When the BITBLT Update Destination bit in the BITBLT Control register is set, the host should not read the BITBLT Destination registers while a BITBLT is in progress, since these registers change just before the end of the operation. When the BITBLT Quick Start bit in the BITBLT Control Register is set, writing these registers may automatically start BITBLT operations. ### 9.2.1 BITBLT Source Low, Index 2 | BIT | FUNCTION | |-------|-------------------------------------| | 15:12 | 0010 (Index) | | 11:0 | BITBLT Source Position<br>Bits 11:0 | ### 9.2.2 BITBLT Source High, Index 3 | BIT | FUNCTION | | |-------|----------------------------------------|--| | 15:12 | 0011 (Index) | | | 11:9 | Reserved (Must Be 0) | | | 8:0 | BITBLT Source Position -<br>Bits 20:12 | | ### 9.2.3 BITBLT Destination Low, Index 4 | BIT | FUNCTION | | |-------|--------------------------------------------|----| | 15:12 | 0100 (Index) | ., | | 11:0 | BITBLT Destination<br>Position - Bits 11:0 | | ### 9.2.4 BITBLT Destination High, Index 5 | BIT | FUNCTION | | |-------|---------------------------------------------|--| | 15:12 | 0101 (Index) | | | 11:9 | Reserved (Must Be 0) | | | 8:0 | BITBLT Destination<br>Position - Bits 20:12 | | # 9.3 ADDRESS MAPPING The source and destination addresses are partially mode dependent. Addresses represent the character or pixel at the starting corner of the move, which may be the top left or bottom right corner. #### 9.3.1 Monochrome And Planar Modes | CPU<br>ADDRESS | BITBLT<br>REGISTER<br>ADDRESS | DISPLAY MEMORY<br>LOCATION<br>(ALL MAPS) | |----------------|-------------------------------|---------------------------------------------------------------| | A0000 | 0 | Location 0, bit 7 (left<br>most pixel).<br>Location 0, bit 6. | | | 1 | | | A0001 | 7<br>8 | Location 1, bit 0 (right most pixel). Location 1, bit 7. | | | # | <u> </u> | | A???? | 2M-1 | Location 256K-1, bit 0 ①. | | memory | | MB system. Smaller ns have fewer display | #### 9.3.2 Packed Modes | CPU<br>ADDRESS | BITBLT<br>REGISTER<br>ADDRESS | DISPLAY MEMORY<br>LOCATION<br>(ENTIRE BYTE) | |----------------|-------------------------------|---------------------------------------------| | A0000 | 0 | Map 0, location 0, (left most pixel). | | A0001 | 1 | Map 1, location 0. | | A0002 | 2 | Map 2, location 0. | | A0003 | 3 | Map 3, location 0, | | | | (right most pixel). | | A0004 | 4 | Map 0, location 1, (left most pixel). | | 11 | l l | | | A0007 | 7 | Map 3, location 1, | | | | (right most pixel). | | | . ↓ | | | A???? | 1M-1 | Map 3, location 256K-1. | | | <u> </u> | | ① Last location in a 1 MB system. Smaller memory configurations have fewer display memory locations. The location referred to in sections 9.2.1 and 9.2.2 is the CPU address offset in bytes from the top of the display memory for any given mode. For example, where display memory starts at CPU address A0000H, location 123H would correspond to CPU address A0123H. Where display memory is divided into pages, the location is calculated as if all pages were consecutive. For example, with display memory pages of 64 Kbytes, location 10123H would correspond to CPU address A0123H in the second page of the display memory. When the source or destination of a BITBLT operation is not a memory location, the corresponding pair of position registers are unused and may contain any value, except that the two or three low-order bits of the BITBLT Source Low register are still used to specify a source alignment of the data. #### DIMENSIONS AND ROW PITCH #### 9.4.1 BITBLT Dimension X, Index 6 | BIT | FUNCTION | | |---------|-------------------------|--| | 15:12 | 0110 (Index) | | | 11:0 | BITBLT Dimension X * | | | * legal | range is 1 to 2K pixels | | The BITBLT Dimension X register specifies the width of the rectangular region to be copied. In Graphic Modes, this value is expressed in In Text Modes, this value is expressed in the number of characters multiplied by eight (even though each character is stored using only two bytes). # 9.4.2 BITBLT Dimension Y, Index 7 | BIT | FUNCTION | | |---------|-------------------------|--| | 15:12 | 0111 (Index) | | | 11:0 | BITBLT Dimension Y * | | | * legal | range is 1 to 2K pixels | | The BITBLT Dimension Y register specifies the height of the rectangular region to be copied. In Graphic Modes, this value is the height of the region in pixels. In Text Modes, this value is the height of the region in character rows. # 9.4.3 BITBLT Row Pitch, Index 8 | BIT | FUNCTION | | |----------------------|---------------------------------------------------------------------------------------------------------------|--| | 15:12 | 1000 (Index) | | | 11:0 | BITBLT Row Pitch * | | | orde<br>zero<br>In P | acked Mode, the two low<br>or bits of this field must be<br>anar Mode, the three low<br>or bits must be zero. | | The BITBLT Row Pitch register specifies the linear offset from any location in a given row to the same location in the next row. This offset is in the same units as the source and destination fields to which it applies. When both source and destination are rectangular areas, the BITBLT Row Pitch applies to both areas. When either or both are non-rectangular, the offset does not apply to that range. 9.4 # 9.5 FOREGROUND AND BACKGROUND COLORS The BITBLT Foreground and Background Color registers specify 8-bit or 4-bit digital colors to be used when expanding monochrome source areas. The foreground color can also be specified as the source of a BITBLT to produce a filled rectangle. #### **BITBLT Foreground Color, Index A** | BIT | FUNCTION | |--------|-----------------------------------------------------| | 15:12 | 1010 (Index) | | 11:8 | Reserved | | 7:0 | BITBLT Foreground Color * | | * In P | lanar modes, only bits 3:0 used to specify a color. | # **BITBLT Background Color, Index B** | BIT | FUNCTION | |---------------|-----------------------------------------------------| | 15:12 | 1011 (Index) | | 11:8 | Reserved | | 7:0 | BITBLT Background Color * | | * In P<br>are | lanar modes, only bits 3:0 used to specify a color. | #### 9.6 MAP AND PLANE MASK The BITBLT Mask register controls both Plane and Map Masks used in BITBLT. The BITBLT Map Mask field specifies a four-bit mask that prevents data in the specified maps from being updated. This map is needed for BITBLT in all text modes to prevent font data from being overwritten in a character-attribute move and vice versa, and VGA mode F. It can also be used in VGA modes 4, 5 and 6 for partial hardware support. Additionally, it can be used in VGA modes D, E, 10, 11 and 12 and extended Planar modes as a Plane Mask if desired. The BITBLT Plane Mask field specifies an eightbit mask that prevents data in the specified planes from being updated. It is useful in VGA Mode 13 and extended Packed modes when Plane Masking is desired. #### BITBLT Mask - VGA, Index E | BIT | FUNCTION | |-------|---------------------------------| | 15:12 | 1110 (Index) | | 11:8 | Reserved | | 7:0 | BITBLT Plane Map Mask<br>Mode * | | | anar Modes, only bits 3:0 used. | | BITS<br>7:0 | BITBLT<br>PLANE MASK | |-------------|----------------------| | XXXX XXX0 | Plane 0 Disabled | | XXXX XXX1 | Plane 0 Enabled | | 1 | | | 0XXX XXXX | Plane 7 Disabled | | 1XXX XXXX | Plane 7 Enabled | | BITS<br>3:0 | BITBLT<br>MAP MASK | |-------------|--------------------| | XXX0 | Map 0 Disabled | | XXX1 | Map 0 Enabled | | Į. | | | OXXX | Map 3 Disabled | | 1XXX | Map 3 Enabled | #### 9.7 RASTER OPERATIONS The BITBLT Raster Operation register specifies a bitwise logical operation to be performed on the source and destination fields. This field is always active and must be loaded with the appropriate value even when a simple source copy is to be performed. #### BITBLT Raster Operation, Index 9 | BIT | FUNCTION | |-------|---------------------------------------------| | 15:12 | 1001 (Index) | | 11:8 | BITBLT Raster Operation, abcd in Table 9-3. | | 7:0 | Reserved | All BITBLT operations apply a source color, pattern or area to a destination area. The result written to the destination is a logical function of the source and destination pixels for each location. The Raster Operation code is defined as follows: The Source (S) and Destination (D) form a 2-bit value. The Truth Table (Table 9-2) defines the results of the two operands, Source and Destination, for the desired function. The four 1-bit results of the Truth Table for the desired operation in the form "abcd" form the Raster Operation code (Table 9-3). The "a" is defined as the high-order bit of the code. While the Raster Operation code represents a 2-input operation, both inputs are not always relevant in the operation. For example, codes 0011 (source copy) and 1100 (inverted source copy) are independent of the destination field. Arithmetic operations are not supported. | SD | Result | |-----|--------| | 0.0 | а | | 01 | b | | 10 | C | | 11 | d | TABLE 9-2. BITBLT TRUTH TABLE | abcd | Function | abcd | Fucntion | |------|----------|------|----------| | 0000 | Zero | 1000 | NOR | | 0001 | AND | 1001 | XNOR | | 0010 | S•D̄ | 1010 | Inv Dest | | 0011 | Src | 1011 | S+D | | 0100 | S•D | 1100 | Inv Src | | 0101 | Dest | 1101 | S+D | | 0110 | XOR | 1110 | NAND | | 0111 | OR | 1111 | One | TABLE 9-3. RASTER OPERATION CODE ### 9.8 PATTERNS The WD90C31 has a special mode to accelerate the copying of 8 by 8 source patterns. In this mode, an 8 by 8 full-color or monochrome pattern can be repetitively applied to a large destination area in an efficient manner. To perform a pattern copy, the host first writes the 8 by 8 pattern to display memory in a linear fashion, usually to a non-visible location, depending on the current addressing mode, as described in sections 9.7.1 and 9.7.2. The host then loads the BITBLT Source registers, with the location of the pixel within the pattern corresponding to the top-left corner of the destination region. The BITBLT Pattern Select field of the BITBLT Control register must be set to 8 by 8 patterns. To specify a monochrome pattern, the host must write a color pattern in the current mode, planar or packed, and then use the control registers to specify a single plane of the source to be used. #### 9.8.1 BITBLT Pattern Storage - Monochrome And Planar Modes In planar mode, the 8 by 8 source pattern must be stored in display memory in a 32-byte aligned area. It is stored as 64 consecutive pixels, not as a rectangular region. When performing the pattern copy, however, the source address may point to any pixel within the 64-pixel region. This pixel is anchored to the top-left corner of the destination region, and the pattern wraps to the right and down from that point. | REGISTER<br>ADDRESS | DISPLAY MEMORY<br>CONTENTS | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------| | n - 1 | Any data: | | n* to n + 7 | All maps, top row of 8X8 pattern. | | n + 8 to<br>n + 15 | All maps, second row of 8X8 pattern. | | The state of s | <b>Ü</b> | | n + 56 to<br>n + 63 | All maps, bottom row of 8X8 pattern. | | n + 64 to | Any data | | * 'n' must be | e a multiple of 64 | #### 9.8.2 BITBLT Pattern Storage - Packed Modes In packed mode, the 8 by 8 source pattern must be stored in display memory in a 64-byte aligned area. It is stored as 64 consecutive bytes, not as a rectangular region. When performing the pattern copy, however, the source address may point to any pixel within the 64-pixel region. This pixel is anchored to the top-left corner of the destination region and the pattern wraps to the right and down from that point. | REGISTER<br>ADDRESS | DISPLAY MEMORY<br>CONTENTS | |--------------------------------|---------------------------------------------------| | n-1 | No. data. | | n* | Top row of 8X8 pat-<br>tern, left most pixel. | | n+1 | Top row of 8X8 pat-<br>tern, second pixel. | | | Ų | | n+7 | Top row of 8X8 pat-<br>tern, right most<br>pixel. | | n+8 | Second row of 8X8 pattern, left most pixel. | | | <b>U</b> | | n + 63 | Bottom row 8X8 pattern, right most pixel. | | n + 64 | Any data. | | * 'n' must be a multiple of 64 | | # 9.9 MONOCHROME TO COLOR EXPANSION When the source of a BITBLT operation is monochrome, each 0 in the source region is replaced with the specified background color, while each 1 is replaced with the foreground color. All other processing options, including masks and raster operations, remain active and operate on the expanded colors. When the source is specified as a fixed color, the entire destination will be filled with the foreground color, subject to masks, raster operations and destination transparency. Filled rectangles are generated in this manner. When a monochrome source is generated by the color comparators, color destination transparency is generally not available since the transparency color registers are in use. #### 9.10 EXTRACTING MONOCHROME DATA Monochrome data can be extracted from color data read from display memory by the color comparators. Data extracted in this manner is replicated to each plane or map as if it had been read from the memory. Monochrome data can also be extracted from host data when the BITBLT source is the I/O port. In this case, each 32-bit word written to the I/O port is treated in the same manner as if it had been read from display memory. Alternately, the host may send monochrome data through the I/O port that does not require extraction (see section 9.14). To extract a single plane from a color source field, the BITBLT Transparency Color register should be loaded with FFH (all ones), while the BITBLT Transparency Mask register should be loaded with a 0 in the map or plane position to be extracted, and a 1 in all other positions. Monochrome data is usually extracted as a specific bit of each 4-bit or 8-bit pixel. However, the color comparators can be used to extract any color, or any maskable group of colors, into the monochrome color 1, with all other colors returning a monochrome 0. When the Monochrome Transparency bit is set in the BITBLT Control register, monochrome source pixels of 0 do not modify the destination, regardess of any selected raster operation. The Transparency Enable and Polarity bits in this register have no effect on monochrome data extraction. #### 9.11 COLOR TRANSPARENCY Color transparency is the concept that a certain color or range of colors in the source or destination field of a BITBLT are actually transparent, with the rest being opaque. Transparent source colors do not overwrite the background. Opaque destination colors cannot be overwritten. A common simplified form of source transparency is the logical OR of source and destination, in which a source field of zero is effectively a transparent color, since when OR'ed with the destination, it does not change. Color destination transparency is supported by the WD90C31, in addition to the more limited nonochrome transparency described elsewhere. ## 9.11.1 BITBLT Transparency Color, Index C | BIT | FUNCTION | |-------|------------------------------------------------| | 15:12 | 1100 (Index) | | 11:8 | Reserved | | 7:0 | BITBLT Transparency<br>Color * | | In Pl | anar Modes, only the four order bits are used. | The BITBLT Transparency Color register specifies an 8-bit or 4-bit color to be used as the transparency color. ## 9.11.2 BITBLT Transparency Mask, Index D | BIT | FUNCTION | | | |-----------------|------------------------------------------------|--|--------------| | 15:12 | 1101 (Index) | | 1101 (Index) | | 11:8 | Reserved | | | | 7:0 | BITBLT Transparency<br>Mask * | | | | • In Pl<br>low- | anar Modes, only the four order bits are used. | | | The BITBLT Transparency Mask register specifies an 8-bit or 4-bit mask for use in comparison against the transparency color. The pixels of the destination are compared against the Transparency Color under control of the Transparency Mask. Each bit of the Transparency Mask that is a 1 makes the corresponding bit of the Transparency Color a "don't care". The BITBLT Transparency Enable bit of the BITBLT Control register (Index 1) specifies whether Color Transparency is enabled or disabled. The BITBLT Transparency Polarity bit specifies whether pixels matching the Transparency Color are considered transparent. In this case, only destination pixels matching the transparent color can be overwritten, or transparent, and only non-matching pixels can be overwritten. # 9.12 FILLED RECTANGLES Filled rectangles can be drawn very efficiently by the BITBLT hardware. A filled rectangle is simply a BITBLT with a source of a fixed color. To draw a filled rectangle, the host sets the Source Format field in the BITBLT Control register (Index 0) to "fixed color" and the Foreground Color register (Index A) to the desired fill color. A source address is not required. All other BITBLT options are available in a normal manner. # 9.13 SYSTEM MEMORY TO DISPLAY MEMORY OPERATIONS To copy data from system memory to display memory, the host may specify the source of a BITBLT as a system I/O location rather than display memory. In this case, display memory reads come from the 32-bit readback latch written by the host. After starting the BITBLT operation, the host writes a series of doublewords to the readback latch. This 32-bit register is accessed by two consecutive writes to the 16-bit BITBLT I/O port, with the low-order word of this register written first. This port may also be accessed by two 8-bit writes as long as the even port is accessed first. At the beginning of each BITBLT operation, the internal pointer is reset to the low-order word. When a source read is required and data from the host is unavailable, the WD90C31 suspends the BITBLT operation until data becomes available. Similarly, when the host attempts to write the register before previous data in it has been processed, the WD90C31 holds off the host. Conceptually, the 32 bits written by the host exactly replace the 32 bits that would have been read from the display memory. Just like the destination, the source may have any alignment. The two or three low-order bits (Packed or Planar Mode) of the BITBLT Source Low register (Index 2) specify the alignment of the source region. The other bits of the BITBLT Source Low register may have any value. That is, the pixel of the source word pointed to by those low-order bits corresponds to the first pixel of the destination. #### NOTE Source writes from the host are always performed in 32-bit groups, however the data is written to a 16-bit port. Therefore the host must always perform two 16-bit I/O writes at a time to the port, even when the remaining width is less than four or eight pixels. Just like display memory, no source doubleword from the host may straddle two lines of the destination. # 9.14 DISPLAY MEMORY TO SYSTEM MEMORY OPERATIONS To copy data from display memory to system memory, the host may specify the destination of a BITBLT as a system VO location rather than display memory. In this case, display memory writes are replaced by writes to a 32-bit register read by the host. This 32-bit register is accessed by two consecutive reads of the 16-bit BITBLT I/O port. The low-order word of this register is read first. This port may also be accessed by two 8-bit reads, as long as the even port is accessed first. At the beginning of each BITBLT operation, the internal pointer is reset to the low-order word. When a destination write is required and the host has not read data from the previous write, the WD90C31 suspends the BITBLT operation until the host catches up. Similarly, when the host attempts to read the register before data is available, the WD90C31 holds off the host. Conceptually, the 32 bits read by the host exactly match the 32 bits that would have been written to the display memory. Unlike outputting to display memory, the destination is always doubleword aligned, that is, the first pixel of the source corresponds to the first pixel of the destination. #### NOTE Source reads by the host are always performed in 32-bit groups, however the data is read from a 16-bit port. Therefore the host must always perform two 16-bit I/O reads at a time from the port, even when less than 32 bits remain in the current line. Just like display memory, no destination doubleword to the host may straddle two lines of the source. # SYSTEM MEMORY TO DISPLAY MEMORY TRANSFERS WITH COLOR EXPANSION The host may transfer monochrome data from system memory to display memory and, in the process, expand it to any two colors or any one color plus transparent. To accomplish this, the host sets the BITBLT Source Select field in the BITBLT Control register (Index 0) to "System I/O Location" and the BITBLT Source Format field to "Monochrome From Host". If transparency is desired, the Monochrome Transparency bit is also set. The BITBLT Foreground and Background Color registers (Index A and B) may also be set. The host then issues a series of 16-bit I/O writes to the BITBLT I/O port which are expanded to eight 4-bit pixels. The remaining eight high-order bits are ignored. In Packed Mode, the four low-order bits are expanded to four 8-bit pixels and the remaining 12 bits are ignored. The low-order bits of the BITBLT Source register (Index 2) work as in other system-to-video memory transfers. No source word may straddle two lines of the destination. All other BITBLT options work normally in this mode. #### 10.0 EXTENDED REGISTER ACCESS All of the WD90C31 enhanced functions are controlled by one or more extended registers, most of which are above and beyond standard VGA registers. Enhanced functions are controlled by indexed register blocks. Each indexed register block can contain up to sixteen 12-bit indexed registers. The 4-bit register index is written, along with the 12-bit data field, to form a 16-bit word. Access to VGA-type registers is described in section 7. This section only describes the access to indexed register blocks. #### 10.1 ACCESSING INDEXED REGISTERS To write to one or more indexed registers within any register block, that register block must first be selected by loading its address into the Register Block Pointer field of the Index Control register. This causes the selected register block to appear at the Register Access port. A 16-bit word is then written to the Register Access port. The four high-order bits specify the Index of the individual register being written, while the 12 low-order bits are the data to be written. Additional registers within the same register block may then be written without re-selecting that register block. To read one or more indexed registers within a register block, the address of that register block is written to the Register Block Pointer Field, bits 7:0 of the Index Control Register at Port 23C0H/23C1H and the desired starting register to be read within the block is written to the Register Index Field, bits 11:8 of this register. Both fields are set with the same 16-bit write. This causes the selected register to appear at the Register Access port located at 23C2H/23C3H. A 16-bit word is then read from the Register Access port. When reading an indexed register, the value returned contains the index of the register in the four high-order bits. If the Auto-Increment Disable bit in the Index Control register is reset, consecutive reads to the Register Access port will return consecutively indexed registers within the same register block. Registers are read in ascending order through register F (the 16th register in the block), followed by register 0 and cycling indefinitely as long as reads continue. Addressing a non-existant register results in zeros being returned in the 12-bit data field. If the Auto-Increment Disable bit is set, consecutive reads return the same indexed register. | GLOBAL PORT MAP | | | |-----------------|-------------------------------------|--| | Port 23C0H | Index Control register (low byte) | | | Port 23C1H | Index Control register (high byte) | | | Port 23C2H | Register Access<br>Port (low byte) | | | Port 23C3H | Register Access<br>Port (high byte) | | | Port 23C4H | BITBLT I/O Port | | | Port 23C5H | BITBLT I/O Port | | | Port 23C6H | Reserved | | | Port 23C7H | Reserved | | # 10.2 INDEX CONTROL REGISTER PORT 23C0H/23C1H Except for bit 13 which is a read only, the Index Control register is a read/write register which controls reads and writes to indexed registers blocks. | BIT | FUNCTION | | |-------|--------------------------------------------------|--| | 15:14 | Reserved | | | 13 | Invalid register block.<br>This bit is read only | | | 12 | Auto-increment disable | | | 11:8 | Register Index. | | | 7:0 | Register Block Pointer | | Bits (15:14) Reserved # Bit 13 - Invalid Register Block (read only). - 0 = Currently addressed register block exists on this device. - 1 = Currently addressed register block does not exist on this device. # Bit 12 - Auto-increment Disable. - Consecutive reads return consecutive indexed registers. - 1 = Consecutive reads return the same indexed register. # Bits (11:8) - Register Index The index of the desired starting register to be read within a block is written to these bits. When read, these bits return the index of the next register to be read. # Bits (7:0) - Register Block Pointer To read one or more indexed registers within a register block, the address of that register block is written to this field. | REGISTER BLOCK MAP | | | |---------------------------------------|--------------------------|--| | Pointer Register Access Port Accesses | | | | 00 | System Control registers | | | 01 | 01 BITBLT registers | | | 02 Hardware Cursor registers | | | #### 10.3 INTERRUPT STATUS REGISTER, SYSTEM CONTROL REGISTERS BLOCK - INDEX 0 Interrupt status information is provided by the Interrupt Status register in the System Control Register block. This register returns information as to which part of the WD90C31 caused an interrupt. Reading this register does not reset any interrupts. Resetting of each interrupt is handled independently. Unassigned interrupts are returned as zeroes. | BIT | FUNCTION | | |-------|-----------------------------------------------------------------|--| | 15:12 | 0000 (Index) | | | 11 | Interrupt 10 active . | | | Ů. | | | | 8 | Interrupt 7 active | | | 7 | High when at least one of the interrupts 10 through 7 is active | | | 6 | Interrupt 6 active | | | 1 | | | | 1 | Interrupt 1 active | | | 0 | Any Interrupt is active | | # 10.3.1 Global Interrupt Map | Interrupt | Meaning | |-----------|------------------| | 1 | VGA interrupt | | 2 | BITBLT interrupt | ### 11.0 APPLICATION AND PROGRAMMING NOTES # 11.1 USE OF THE HARDWARE CURSOR IN 16-BIT PER COLOR MODE The hardware cursor, while not specifically designed for hi-color mode operation, can still be used with certain limitations in that mode. The hardware cursor is unaware of the existence of hi-color mode but can still be used by specifying two adjacent 2-bit pixel codes for each high-color cursor pixel. A transparent hi-color pixel would be specified using two adjacent transparency codes (1010), while a "color" hi-color pixel would usually be specified using adjacent primary and secondary color codes, such as 0100. The desired 16-bit cursor color would then be split between the 8-bit primary and 8-bit secondary color registers. Inversion is also available as 1111 but the results might not be visually desirable. This limits the effective maximum cursor width in hi-color mode to 32 pixels. Further, the cursor origin and position are defined in terms of 8-bit, not the displayed 16-bit, pixels. Therefore, these values should be horizontal multiples of two. Secondary and auxiliary color registers may be used to create additional cursor colors by mixing cursor codes within a 16-bit pixel region. It is important to keep in mind the effects of inversion in systems that use one bit to switch between false color and hi-color modes on a pixel-by-pixel basis. #### 11.2 BITBLT IN VGA MODES 4, 5, AND 6 VGA modes 4, 5 and 6 are partially supported by the WD90C31. Since these modes are not commonly used in Windows, the additional hardware required to support the even/odd scan line offset technique employed in these modes is not supported. However, a BITBLT operation in these VGA modes can often be broken up into two or three BLT operations, each of which operates on a contiguous area of memory. When the vertical offset between source and destination is an even number of rows, the desired operation can be broken into two BITBLTs, one for the even rows and one for the odd rows. This requires careful consideration of the register parameters, especially the BITBLT Dimension Y register. Where the offset is an odd number of rows, it may still be possible to break up the operation into only two BITBLTs, provided there is no overlap between the source and destination regions. This is because information is being swapped between the even and odd scan line regions. Where source and destination do overlap, it may be possible to use a scratch space in off-screen memory and break up the operation into three BITBLTs. Another possibility is to break up a BITBLT into a series of one-line high operations that can be referred to as Line-BLTs. In this manner, a BITBLT may be simulated by the driver as a series of Line-BLTs. #### 11.3 BITBLT OPERATIONS IN TEXT MODE BITBLT acceleration is available in VGA Text Modes. Text Mode BITBLTs generally consist of moving only character and attribute data (in maps 0 and 1), while leaving the font data (in maps 2 and 3) alone. The BITBLT mask is set to prevent update to those maps. For this reason, Planar (not Packed) Mode must be used. Similarly, the BITBLT mask can be set to move only character data, or only font data. Each display memory location consists of four bytes: one character, one attribute and two font plane bytes that are not part of the character but happen to fall in the same location as the character, but on maps 2 and 3. In planar mode, this is a space of eight pixels. Therefore, the source and destination of a character BLT must be multiples of eight. The X dimension is the number of character columns to be copied times eight but the Y dimension is simply the unmultiplied number of character rows. The row pitch is set to the number of characters per row times eight. # 11.4 USE OF BITBLT IN 16-BIT PER COLOR MODE The BITBLT hardware can be used in 16-bit per color hi-color mode with a few changes and a few limitations. Hi-color BITBLTs should be performed in packed mode, remembering that each hi-color pixel takes up two adjacent normal packed pixels. The BITBLT Source and Destination registers should point to the first byte of the respective regions. Generally, the values in these register pairs are double the corresponding values for 256-color mode. In a right-to-left BITBLT in hi-color mode, the source and destination values must point to the second byte of each pixel. The BITBLT dimensions are twice the number of pixel columns, but the correct number of pixel rows. The Row Pitch register contains eight times the number of bytes between rows on the screen. Linear source and destination operate normally. Monochrome to color expansion or plane masking is not generally useable. Raster operations are available, but often produce undesired results. Similarly, color transparency is seldom useable. Pattern fills are available, however, the effective pattern is only 4 by 8 pixels. This may be useable where an 8 by 8 pattern is identical in the left and right halves. Filled rectangles are available in two ways. First, where the desired fill color is the same in the high and low bytes (generally meaning all black or all white), rectangle fill can be used normally. In the more general case of filling a rectangle with an arbitrary 16-bit color, the host should create a 4 by 8 pattern of the fill color and use pattern fills to create the rectangle. Host I/O BITBLTs can operate normally be treating each 16-bit hi-color pixel as two adjacent, aligned 3-bit packed mode pixels. Care should be used when implementing the use of one of the 16 bits in a hi-color pixel as a switch between false color and hi-color, since no mask exists to protect this flag bit during operations. # 11.5 USE OF BITBLT FOR ARBITRARY SIZED PATTERNS While the BITBLT hardware specifically accelerates 8 by 8 patterns, patterns of arbitrary size can be accelerated by use of the BITBLT, although to a lesser degree. To copy an arbitrary size pattern to a destination region, the pattern should be stored in non-visible memory as a rectangular region, not a linear strip. With destination update enabled, one copy of the pattern should be BITBLTed to the top-left corner of the destination. The BITBLT source is then set to point to the pattern now in the destination region. A series of BITBLTs are then performed, each doubling the width of the patterned area, simply by adjusting the X Dimensions register. (The last of this series of BITBLTs just fill out the destination region.) A new series of BITBLTs is then performed, taking the horizontally complete pattern and doubling it in height each time. The destination update should be turned off, and the destination must be set for each new BITBLT. The final BITBLT will probably not be a double of the previous one since it just fills out the region. #### 11.6 PATTERNS BUILT ON-SCREEN Normally, a pattern to be used in BITBLT is stored in a non-visible portion of display memory. This requires an aligned strip of 32 or 64 bytes to be available. When this is not available, it may still be possible to perform a pattern BITBLT by placing the pattern in the last line of the destination region. This can be done if the raster operation is a source copy or source inversion, and if the destination region can accommodate the specified aligned strip on a single line. This technique is possible because each row of the pattern is read at the beginning of the row in which it is used, and the pattern is not overwritten until it after it has been read for the last time. Where a full strip is unavailable, the destination can be broken up into a series of line-BLTs, with a one line pattern, requiring only 4 or 8 aligned bytes, placed on each destination line before the BITBLT is started for that line. This method is substantially slower than other pattern BITBLTs. A possible alternative is to write the pattern in a visible portion of memory, first saving the underlying area and restoring it after the BITBLT. This temporary usage of a visible region might be visible to the user. This might be reduced by using the last line of the destination and saving and restoring only those regions that overhang the destination. #### 11.7 USE OF PATTERNS IN TEXT MODE Patterns may be in text mode to quickly set character and/or attribute bytes in a rectangular area to a common value. A pattern space must be created containing eight consecutive copies of the four-byte area consisting of the character, the attribute and two Font Map bytes, all aligned to a 64-pixel boundary. The BITBLT map mask is then used to protect the font maps. This pattern should be created in off-screen memory. If an off-screen pattern space is not available, one may be created on screen by loading an aligned group of eight character/attribute pairs within the destination area, then pointing to that as the pattern source. If the first character of the destination space happens to be on an 8-byte boundary (such as the conventional top of screen) then, as long as the destination is at least eight characters wide, only the first character/attribute pair must be loaded, and the BITBLT operation creates its own pattern as it goes along. This also works if the destination is less than eight characters wide, but is still wider than it is high. If this is not possible, then the operation can be performed one character row at a time, loading the first character of each row to be used as an on-screen pattern. Filled rectangles have a very limited application in text mode, but could be used to clear out a section of a font map or to set a section of a character or attribute map to all zeroes or all ones. Different values are not easily set in this manner because, in order to protect the font maps, planar mode, rather than packed mode, must be used. #### 11.8 SUPPORT FOR KANJI CHARACTERS The BITBLT hardware can efficiently support generation of Kanji characters. The common implementation of Kanji characters calls for a character box of 28 by 28 pixels, with five possible scoring lines for each character box. Kanji characters are best drawn in two passes. The first pass draws the characters while erasing any old ones. The second pass adds the score lines. The Kanji font should be stored in non-visible display memory. Since the font is monochrome, multiple characters can be stored one per plane, one under the other. The color compare registers are used to switch between banks of characters stored on different planes. A group of 32 special characters is generated along with the font, consisting of all possible combinations of scoring lines. The dimension registers are loaded with the size of the character box. Foreground and background colors are set as desired. Destination update and quick BITBLTs are enabled. For each character row, the source and destination registers are set to the beginning of the row, and monochrome expansion is enabled. A series of quick BITBLTs is performed, one per character, by loading the source address of each desired character. If a font-plane change is required before any character, it is done before loading the source registers, since these start the BITBLT automatically. After the character row is complete, the destination registers are reset to the beginning of the row. Monochrome transparency is enabled, and a second pass is done over the character drawn to add score lines as needed, one special score-line character per Kanji character. Where a Kanji character requires no score lines, either a BITBLT of a special "blank" score-line character is performed, or the destination registers may be updated to skip the position. The driver may add additional intelligence to skip entire character rows or parts where score lines are not required. #### 12.0 EGA MODE #### 12.1 EGA MODE ENTRY Only the differences between the VGA and EGA registers are briefly described in this section. Also, refer to section 7 for VGA mode details. Not Used bits should be set to 0 unless otherwise noted. A general procedure to enter EGA mode of operation is described. The actual software implementation details are not covered in this procedure. These steps are briefly defined to outline the EGA mode entry. - Load Configuration register Bit 8. Select logic 0 for a VGA-compatible PS/2 display or logic 1 for an EGA-compatible TTL monitor by using the appropriate pull-up or pull-down resistor on MD11. A pull-up resistor on MD11 causes CNF(8) to be latched with logic 0 for analog PS/2 compatible displays. This status information signifies the type of monitor attached to the system and is available to the BIOS or application. - · Unlock all the PR registers. - Program PR2(6) to 0 for EGA mode. - Set PR4 Bit 1 to logic 1 for EGA compatibility. - Load PR11(7:4) with EGA Configuration switches by using pull-up or pull-down resistors on Pins MD(15:12). (A pull-up resistor causes logic 1 to be latched after power-on-reset.) - The EGA switch setting may then be read from PR11(7:4) at I/O Port 3C2H Bit 4. - If EGA mode is to be emulated on an IBM PS/2 analog display, follow the suggested steps listed below: Initialize all the registers. Lock CRT controller registers. Force clock control rate of the CRT controller. - Set EGA emulation mode by programming: - PR11(3)=1; Set EGA emulation on PS/2 type display PR14(6)=1; Vertical double scan PR11(2)=1; Lock clock select PR11(0)=1; Lock 8/9 dot timing. PR14(7)=1; Enable IRQ (optional). - Lock the PR registers PRO through PR5 and PR10 through PR17. - Read protect PR registers. - When EGA is required on a TTL monitor, the suggested steps are: - Initialize all the registers. - Set EGA TTL mode by programming: PR11(3)=0; EGA TTL PR14(7)=1; Enable IRQ PR15(6)=1; Set Low Clock PR14(7)=1; Enable IRQ - Lock PR registers PRO through PR5 and PR10 through PR17. - o Read protect PR registers. For more details on the PR registers, refer to the PR registers section 7.7. The EGA register summary shown on the next page highlight all the EGA mode registers. | REGISTERS | EGA | VO PORT<br>HEX | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|-----------------------------------------------| | General Registers: Miscellaneous Output Register Input Status Register 0 Input Status Register 1 Feature Control Register | WO<br>RO<br>RO<br>WO | 3C2<br>3C2<br>3?A<br>3?A | | Sequencer Registers: Sequencer Index Register Sequencer Data Register | wo<br>wo | 3C4<br>3C5 | | CRT Controller Registers:<br>Index Register | wo | 3?4 | | CRT Controller Data Register, except the following: Start Address High (Index=0CH) Start Address Low (Index=0DH) Cursor Location High (Index=0EH) Cursor Location Low (Index=0FH) Light Pen High, (Index=10H) Light Pen Low, (Index=11H) | WO<br>RW<br>RW<br>RW<br>R<br>R | 375<br>375<br>375<br>375<br>375<br>375<br>375 | | Graphics Controller Registers:<br>Index Register<br>Other Graphics Register | wo<br>wo | 3CE<br>3CF | | Attribute Controller Registers:<br>Index Register<br>Attribute Controller Data Register | WO<br>WO | 3C0/3C1<br>3C0/3C1 | ### NOTES: - RO = Read Only, WO = Write Only, and RW = Read/Write. All Register addresses are in hex. ? = "B" in Monochrome modes or "D" in Color modes. # **TABLE 12-1, EGA REGISTERS SUMMARY** #### 12.2 EGA GENERAL REGISTERS Only the general registers and the bit definitions that differ between the VGA and EGA are described. Their EGA mode bit definitions are provided. # 12.2.1 Miscellaneous Output Register, Write Port = 3C2H Bits (7:5) - EGA. Same as Miscellaneous Output Register Bits (7:5) defined in the VGA section 7.1.1. Bit 4 Reserved Bits (3:2) - EGA, Clock Select 2:0. 00 = 14.318 Mhz clock (VCLK0) is selected. 01 = 16.257 Mhz clock (VCLK1) is selected if Configuration Register Bit 3 is 0. 10 = External User Defined Clock (VCLK2) from the feature connector is selected if Configuration Register Bit 3 is 0. 11 = Reserved. VCLK2 selected if Configuration Register Bit 3 is 0. # Bit 1 Reserved # Bit 0 - EGA, CRT Controller I/O Address Range Selection Same as Miscellaneous Output Register Bit 0 defined in the VGA section 7.1.1. #### 12.2.2 Input Status Register 0, Read Port = 3C2H # Bit 7 - EGA, CRT Vertical Retrace Interrupt Pending Or Cleared. Same as input Status Register 0, Bit 7 defined in the VGA section 7.1.2. Bits (6:5) Reserved Bit 4 - EGA. The four configuration switches' information stored in PR11 can be read at this bit if PR4(1) has been set to 1. Bits (3:0) - EGA. Reserved, must be set to 1. #### 12.2.3 Input Status Register 1, Read Port = 3?AH Bit 7 - EGA. Reserved Bit 6 - EGA. Reserved, must be set to 1. Bits (5:3) - EGA. Same as Input Status Register 1 Bits (5:3) defined in the VGA section 7.1.3. Bit 2 - EGA. Reserved, must be set to 1. Bit 1 - EGA. Reserved Bit 0 - EGA, Display Enable Status. Same as Input Status Register 1 Bit 0 defined in the VGA section 7.1.3. # 12.2.4 Feature Control Register, Write Port = 3?AH Bits (7:0) - EGA. Reserved #### 12.3 SEQUENCER REGISTERS, PORT = 3C5H 12.3.1 Clocking Mode Register, Read/Write Index = 01H Bits (7:4) - EGA. Reserved Bits (3:2) - EGA, Dot Clock and Shift Load. Same as Clocking Mode Register Bits (3:2) defined in the VGA section 7.2.3. Bit 1 - EGA. Reserved, must be set to 0. Bit 0 - EGA, 8/9 Dot Clock. Same as Clocking Mode Register Bit 0 defined in the VGA section 7.2.3. 12.3.2 Character Map Select Register, Read/Write Index = 03H Bits (7:4) - EGA. Reserved Bits (3:2) - EGA, Character Map Select A. | Bits<br>3:2 | Map<br>Selected | Font<br>Table/Plane<br>2 Location | |-------------|-----------------|-----------------------------------| | 00 | 0 | 1st 8 KByte | | 01 | 1 | 2nd 8 KByte | | 10 | 2 | 3rd 8 KByte | | 11 | 3 | 4th 8 KByte | # Bits (1:0) - EGA, Character Map Select B. | Bits<br>1:0 | Map<br>Selected | Font<br>Table/Plane<br>2 Location | |-------------|-----------------|-----------------------------------| | 00 | 0 | 1st 8 KByte | | 01 | 1 | 2nd 8 KByte | | 10 | 2 | 3rd 8 KByte | | 11 | 3 | 4th 8 KByte | #### NOTE Character Map selection from Plane 2 is determined by Bit 3 of the attribute code. 12.3.3 Memory Mode Register, Read/Wrte Index = 04H Bits (7:3) EGA. Reserved Bits (2:1) - EGA. Same as Memory Mode Register Bits (2:1) defined in the VGA section 7.2.6. Bit 0 - EGA, Alpha Mode. - 0 = Disables Alpha modes and enables non-Alpha modes. - 1 = Alpha mode is active and character map selection is enabled. #### 12.4 CRT CONTROLLER REGISTERS, READ/WRITE PORT = 3?5H Only the CRT Controller registers and the bit definitions that differ between the VGA and EGA are described. For similar registers and identical bits within registers refer to the VGA section 7.3. Also, "?" implies that a register is mapped into either 3B5H for Monochrome or 3D5H for Color display modes. ### 12.4.1 Index Register, Port = 3?4H Bits (7:5) - EGA. Reserved Bits (4:0) - EGA. These five bits point to the CRT Registers Address Index where the data is to be written. #### 12.4.2 Horizontal Total Register, Index = 00H ### Bits (7:0) - EGA, Number Of Characters To Be Displayed Per Horizontal Line. Eight bits of value for the "Total Character Count Less 2" are loaded into this register. They define number of characters to be displayed per horizontal line. #### 12.4.3 End Horizontal Blanking Register, Index = 03H Bit 7 - EGA. Reserved Bits (6:5) - EGA, Display Enable Skew. These bits define display enable skew in character clocks. 00 = 0 Skew 01 = 1 Skew 10 = 2 Skew 11 = 3 Skew # Bits (4:0) - EGA, End Horizontal Blanking. These five bits of the character count determine when the horizontal blanking ends. #### 12.4.4 End Horizontal Retrace Register, Index = 05H #### Bit 7 - EGA. This bit defines the start of the odd or even CRT counter memory address following the horizontal retrace time. 0 = Even Address. 1 = Odd Address. #### Bits (6:0) - EGA. Same as End Horizontal Retrace Registers Bits (6:0) defined in VGA section 7.3.7. ### 12.4.5 Vertical Total Register, Index = 06H #### Bits (7:0) - EGA. This register contains the least significant eight bits of the CRT vertical frame time in scan lines including the vertical retrace. #### 12.4.6 CRT Controller Overflow Register, index = 08H Bits (7:5) - EGA. Reserved Bits (4:0) - EGA. Same as CRT Controller Overflow Register Bits. (4:0) definitions in the VGA section 7.3.9. #### 12.4.7 Maximum Scan Line Register, Index = 09H Bits (7:5) - EGA. Reserved Bits (4:0) - EGA, Maximum Scan Line. Same as Maximum Scan Line Register Bits (4:0) defined in the VGA section 7.3.11. #### 12.4.8 Cursor Start Register, Index = 0AH Bits (7:5) - EGA Reserved Bits (4:0) - EGA, Cursor Start Scan Line. Same as Cursor Start Register Bits (4:0) defined in the VGA section 7.3.12. #### 12.4.9 Cursor End Register, Index = 0BH Bit 7 - EGA. Reserved Bits (6:5) - EGA, Cursor Skew Bits. Same as Cursor Skew Bits (6:5) defined in the VGA section 7.3.13. Moves the displayed cursor to the right by the skew value in character clocks, e.g., one character clock skew moves the cursor right by one position on the screen. #### SKEW 00 = 0 Character Clocks 01 = 1 Character Clocks 10 = 2 Character Clocks 11 = 3 Character Clocks #### Bits (4:0) - EGA, Cursor End Scan Line. These bits specify the Cursor End value of the last row scan address counter. The programmed value is equal to N+1 where N is the last row of the Cursor to be displayed. # 12.4.10 Vertical Retrace Start Register, Write Index = 10H (Light Pen High register, Index = 10H - Read) Bits (7:0) - EGA. Lower eight bits of the vertical retrace start position programmed in horizontal scan lines. # 12.4.11 Vertical Retrace End Register, Write Index = 11H (Light Pen Low register, Index = 11H - Read) Bits (7:6) - EGA. Reserved # Bit 5 - EGA, IRQ Output Buffer. - 0 = The IRQ output buffer control is enabled. The IRQ latch within the CRT controller determines the logic state of the IRQ output signal. - 1 = The IRQ output buffer is switched to a high impedance state. #### Bit 4 - EGA, IRQ Latch. - 0 = The IRQ latch is reset and cleared to 0 if Bit 5 = 0. - 1 = The IRQ latch gets set at the end of the vertical display. # Bits (3:0) - EGA, Vertical Retrace End. Same as Vertical Retrace End Register Bits (3:0) defined in the VGA section 7.3.19. #### 12.4.12 Underline Location Register, Index = 14H Bits (7:5) - EGA. Reserved # Bits (4:0) - EGA, Underline Location. These bit determine the Horizontal Scan Row where the underline will be displayed. The value programmed is one less than the scan line desired. 12.4.13 End Vertical Blanking Register, Index = 16H Bits (7:5) - EGA. Reserved Bits (4:0) - EGA, End Vertical Blanking. Same as End Vertical Blanking Register Bits (4:0) defined in the VGA section 7.3.24. 12.4.14 Mode Control Register, Index = 17H Bits (7:5) - EGA. Same as CRT Mode Control Register Bits (7:5) defined in the VGA section 7.3.25. Bit 4 - EGA. Reserved Bits (3:0) - EGA. Same as Mode Control Register Bits (3:0) defined in the VGA section 7.3.25. 12.5 **GRAPHICS CONTROLLER REGISTERS.** PORT = 3CFH 12.5.1 Read Map Select Register, Read/Write Index = 04H Bits (7:3) - EGA. Reserved Bits (2:0) - EGA, Map Select. These bits represent the encoded value of the memory plane selected. 000 = Map 0 selected. 001 = Map 1 selected. 010 = Map 2 selected. 011 = Map 3 selected. 12.5.2 Mode Register, Index = 05H Bit (7:6) - EGA. Reserved Bits (5:2) - EGA. Same as Graphics Mode Register Bits (5:2) defined in the VGA section 7.4.7. Bits (1:0) - EGA, Write Mode. These bits select the Write Mode. 00 = Write mode 0 - Refer to VGA Table 7.6. 01 = Write mode 1 - Refer to VGA Table 7.6. 10 = Write mode 2 - Refer to VGA Table 7.6. 11 = Write mode 3 - Not Legal. Selects write mode 1. ATTRIBUTE CONTROLLER REGISTERS, **PORTS = 3C0H/3C1H** 12.6.1 Palette Registers, Read Port = 3C1H. Write Port = 3C0H, Index = 00H - 0FH Bits (7:6) - EGA. Reserved Bits (5:0) - EGA, Dynamic color selection. Dynamic color selection. Logic 0 = Color deselection, and Logic 1 = color selection. | BITS | COLOR | PIXEL | |------|-----------------|-------| | 5 | Sec. Red | VID 5 | | . 4 | Sec Green/Inten | VID 4 | | 3 | Sec Blue/Mono | VID 3 | | 2 | Red | VID 2 | | 1 | Green | VID 1 | | 0 | Blue | VID 0 | 12.6.2 Attribute Mode Control Register, Read Port = 3C1H, Write Port = 3C0H, Index = 10H Bits (7:4) - EGA. Reserved Bits (3:0) - EGA. Same as Mode Control Register Bits (3:0) defined in the VGA section 7.5.3. 12.6.3 Overscan Color Register, Read Port = 3C1H, Write Port = 3C0H, Index = 11H Bits (7:6) - EGA. Reserved Bits (5:0) - EGA, Overscan Color For Border For a monochrome display, Bits 5:0 = 0. The border color is defined by the color table for the Palette registers shown in section 13.6.1. 12.6.4 Color Plane Enable Register, Read Port = 3C1H, Write Port = 3C0H, Index = 12H | BIT | FUNCTION | | | |-----|-------------------------------------|--|--| | 7:6 | Reserved | | | | 5:4 | Video Status Multiplexer | | | | 3:0 | Same as Color Plane<br>Enable - VGA | | | Bits (7:6) - EGA. Reserved, same as VGA section 7.5.5. Bits (5:4) - EGA, Video Status Multiplexer. These bits select two out of six colors which can be read by the Input Status Register 1 (Video Status Multiplexer) at Port 3?AH, Bits 5 and 4. | COLOR PLANE<br>REGISTER | | INPUT STATUS<br>REGISTER 1 | | |-------------------------|-------|----------------------------|-------------------| | BIT 5 | BIT 4 | BIT 5 | BIT 4 | | 0 | 0 | VID 2<br>(Red) | VID 0<br>(Blue) | | 0 | t | VID 5<br>(SRed) | VID 4<br>(SGreen) | | 1 | 0 | VID 3<br>(SBlue) | VID 1<br>(Green) | | 1 | 1 | VID 5<br>(SRed) | VID 4<br>(SGreen) | EGM MODE Bits (3:0) - EGA, Color Plane Enable. Same as Color Plane Enable Register Bits (3:0) defined in the VGA section 7.5.5. # 12.6.5 Horizontal PEL Panning Register, Read Port = 3C1H, Write Port = 3C0H, Index = 13H | BIT | FUNCTION | | |-----|--------------------------------------------------------------|--| | 7:4 | Reserved. | | | 3:0 | Horizontal left shift of the video data in number of pixels. | | Bits (7:4) - EGA. Reserved Bits (3:0) - EGA, Horizontal Pixel Panning. These four bits determine the horizontal left shift of the video data in number of pixels. In monochrome alphanumeric modes, (nine dots/character) image can be shifted by nine pixels. For all other graphics or alphanumeric modes, a maximum left shift of eight pixels is permitted. Refer to the left shift pixel table of the Horizontal PEL Panning Register Bits (3:0) described in the VGA section 7.5.6.. # 13.0 WD90C31 INTERFACES The WD90C31 applications section is divided into various interfaces: processor (AT or Micro Channel mode), video memory, RAMDAC, monitor, and clock. The description and block diagrams are generic. No attempt is made to present schematic level details. Currently available application notes and technical briefs at the end of this document will supplement the information provided in this section. Figure 13-1 highlights the WD90C31 interfaces. FIGURE 13-1. WD90C31 INTERFACES # 13.1 8-BIT PC AT INTERFACE WITH 8-BIT BIOS Figure 13-2 shows a block diagram of the WD90C31 with eight-bit PC/AT interface using eight-bit BIOS. The system data bus SD(7:0) and address bus SA(19:0) are shown along with associated buffers and BIOS ROM. FIGURE 13-2. 8-BIT PC AT INTERFACE WITH 8-BIT BIOS WD30C31 # 3.2 16-BIT PC AT INTERFACE WITH 8-BIT BIOS Figure 13-3 illustrates 16-bit PC/AT interface with an eight-bit BIOS using WD90C31. For 386 systems, the processor data bus SD(15:0), and the system address bus SA(19:0) are shown. Associated address and data bus buffers and BIOS ROM are also shown. FIGURE 13-3. 16-BIT PC AT INTERFACE WITH 8-BIT BIOS # 13.3 16-BIT PC AT INTERFACE WITH 16-BIT BIOS Figure 13-4 describes a 16-bit PC/AT interface with 16-bit BIOS ROM implementation using the WD90C31. The system data bus SD(15:0), address and data bus buffers are presented. Also, MEMCS16 implementation is limited to certain bus speeds since SA15 and SA16 are used for the 16-bit BIOS. Refer to Figure 13-6 for 286-based systems. FIGURE 13-4. 16-BIT PC AT INTERFACE WITH 16-BIT BIOS #### 13.4 16-BIT MICRO CHANNEL Figure 13-5 illustrates the WD90C31 and 16-bit Micro Channel interface. 3C3.D0 is output of Port 3C3H Bit 0 VGA Subsystem Enable Register. FIGURE 13-5. 16-BIT MICRO CHANNEL INTERFACE 1-52-33-45 #### 13.5 WD90C31 INTERFACE FOR 286 OR 386 BASED SYSTEMS To interface the WD90C31 with an 8-bit and 16-bit AT bus, additional external logic is required as shown in the upper half of Figure 13-6. To inter- face the WD90C31 with only a 16-bit AT bus, the implementation illustrated in the lower half of Figure 13-6 is recommended. FIGURE 13-6. WD90C31 INTERFACE FOR 286 OR 386-BASED SYSTEMS FIGURE 13-7. TWO, FOUR OR EIGHT 64K BY 16 DRAM INTERFACE FIGURE 13-8. FOUR OR EIGHT 256K BY 4 DRAM INTERFACE #### 13.6 WD90C31 WITH RAMDAC INTERFACE Figure 13-9 illustrates the WD90C31 and RAM-DAC (WD90C50) interface block diagram for analog monitors. FIGURE 13-9, WD90C31 WITH RAMDAC INTERFACE # 13.7 WD90C31 AND TTL MONITOR CONNECTIONS Figure 13-10 illustrates the WD90C31 and TTL monitor connections #### NOTE VGA/TTL switch may be used to disable HSYNC and VSYNC for analog or TTL Video connector. - MD(15:12) may also be connected as the EGA switches if desired. See PR Register and Pinout sections for more detail. - For AT applications using the WD90C31, install the IRQ9 resistor. - Transistor 2N2222A is used to emulate a monochrome and color display connection. FIGURE 13-10. WD90C31 AND TTL MONITOR CONNECTIONS 130 ### 13.8 CLOCK INTERFACE Figure 13-11 illustrates the WD90C31 with external oscillators at the clock pins configured as inputs. The clock selection is determined by register 3C2H Bit 3 and Bit 2 and is described by the table below: The Configuration register Bit 3 (MD3) should be tied low to make the WD90C31 signal pins (VCLK1, VCLK2) inputs. | 3C2H<br>BIT 3 | 3C2H<br>BIT 2 | CLOCK<br>SELECTION | |---------------|---------------|--------------------| | 0 | 0 | VCLK0 | | 0 | 1 | VCLK1 | | 1 | Х | VCLK2 | FIGURE 13-11. CLOCK INTERFACE T-52-33-45 #### 14.0 SHADOW REGISTER IMPLEMENTATION The Shadow register has been implemented for some of the CRT Controller registers. The Shadow register makes it possible to have one CRT Controller register that may be written to and read from at all times by application programs without changing CRT Controller timing. The actual CRT Controller timing registers are initialized and locked while using the Shadow register for compatibility. The shadowed registers can be locked by writing "XXXXX101" to PR1A(3?5.3D). This lock overrides any other locks. Then setting PR1A Bit 3 to 1 selects the Shadow register for read. | | HORIZONTAL TIMING | | | |---------|-------------------|---------|---------------------------| | ADDRESS | BITS | LOCK | DESCRIPTION | | 3?5.00 | 7:0 | Group 0 | Horizontal Total | | 3?5,02 | 7:0 | Group 0 | Start Horizontal Blanking | | 3?5.03 | 4:0 | Group 0 | End Horizontal Blanking | | 3?5.05 | 7 | Group 0 | Bit 6 of EHB | | 375.04 | 7:0 | Group 0 | Start Horizontal Retrace | | 3?5.05 | 4:0 | Group 0 | End Horizontal Retrace | | 3?5.03 | 6:5 | Group 0 | Display Enable Skew | | 3?5.05 | 6:5 | Group 0 | Horizontal Retrace Skew | | | | VERTICA | L TIMING | | ADDRESS | BITS | LOCK | DESCRIPTION | | 3?5.06 | 7:0 | Group 2 | Vertical Total | | 3?5.07 | 5,0 | Group 2 | Bits 9, 8 of VT | | 3?5.10 | 7:0 | Group 3 | Vertical Retrace Start | | 3?5.07 | 7,2 | Group 2 | Bits 9, 8 of VRS | | 3?5.11 | 3:0 | Group 3 | Vertical Retrace Start | | 3?5.15 | 7:0 | Group 3 | Start Vertical Blank | | 3?5.07 | 3 | Group 2 | Bit 8 of SVB | | 3?5.09 | 5 | Group 2 | Bit 9 of SVB | | 3?5.16 | 7:0 | Group 3 | End Vertical Blank | #### Note: Group 0: Registers will be locked if PR3(5) = 1 or 3?5.11 bit 7 = 1 Group 2: Registers will be locked if PR3(0) = 1 or 3?5.11 bit 7 = 1 Group 3: Registers will be locked if PR3(0) = 1 Group 0, 2, 3 registers listed above will be locked if PR1A = "xxxxxx101", regardless of the contents of PR3. The Horizontal Display End and the Vertical Display End registers are not shadowed. **TABLE 14-1. SHADOW REGISTER IMPLEMENTATION** # 15.0 SIGNATURE ANALYZER A signature analyzer was designed for use in the WD90C31. The primary purpose of the signature analyzer is to aid in IC test and board level test. The signature analyzer allows the video output both to be included in diagnostics. Signature analysis is a method of compressing large amounts of data to be compared. Each video trame (video data and mode dependent) has a unique signature capable of detecting single bit errors. #### 5.1 DESCRIPTION The basis of the signature analyzer is a Linear eedback Shift Register (LFSR). The inputs to the FSR tap onto the VID[7:0] output of the IC. The signal path of the video outputs is not modified by adding the signature analyzer. A block diagram is hown below. The primary variables in designing signature analyzer are length of the shift register and the feedback terms to be used. The length vill affect the probability of masking an error. The chance of masking an error is approximately 1/2" where n is the length of the shift register. A 16-bit ignature register is used on the WD90C31. Selection of an optimal feedback polynomial will lepend on the type of errors expected. The CRC-CITT polynomial $(x^{16} + x^{12} + x^5 + 1)$ has been mplemented on the WD90C31. It was modified or multiple inputs as shown in the block diagram. #### 5.2 OPERATION he signature analyzer was designed to collect ignature of the VID[7:0] outputs over one vertical ame. The signal path of the VID[7:0] has not een altered. The signature analyzer register FSR) is enabled at the falling edge of the interal VSYNC (before polarity selection) if the start it is high. The following rising edge of the SYNC signal will disable the LFSR. In the case f interlaced operation, signature is collected from ne beginning of the even field to the end of the dd field. The signature analyzer contains a 4-bit ontrol register PR19 (address 3?5.3F). Powerp-reset clears this register to 00H. This register as both read and write locks. The read lock riginates from PR10 Bits 7 and 3. The write lock riginates from PR10 Bits 2 through 0. PR10 also erves as the lock for other registers. FIGURE 15-1. LINEAR FEEDBACK SHIFT REGISTER | BIT | FUNCTION | READ/WRITE | DESCRIPTION | |----------|---------------------|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | Start/status | R/W | Writing "1" to this bit position enables the signature analyzer to collect a signature at the falling edge of the next vertical sync pulse. This bit may be read to check status if the read lock is disabled. 1: Busy 0: Finished or not enabled | | 1 | Clear | R/W | Writing "0" to this bit position preloads the LFSR with 0001H. This bit must be set to operate the signaure analyzer. 1: Normal operation 0: Preload LFSR | | 2 | Disable Video input | R/W | This bit is used in a self-test mode. A fixed signature will be generated for any given mode (independent of video memory data). 1: Disable video inputs 0: Enable video inputs | | <b>3</b> | Lock Read Port | R/W | This bit must be set in order to read the signature<br>and status.<br>1: Enable read of LFSR (addresses 3?5.20 and<br>3?5.21).<br>0: Disable reads of LFSR | #### **TABLE 15-1. CONTROL REGISTER PR19** The following programming steps highlight the sequence that will setup, check, and read the signature. Step 1) 85H-> 3?5.29; release control register (PR10) read and write lock Step 2) 00H-> 3?5.3F; clear signaure analyzer Step 3) 03H-> 3?5.3F; enable signature analyzer to collect signature Step 4) read 3?5.3F; check status for busy if LSB = 1 repeat step 4 if LSB = 0 signature is collected, proceed to step 5 Step 5) OAH-> 3?5.3F; enable signature analyzer read port Step 6) read 3?5.20; read low byte of signature Step 7) read 3?5.21; read high byte of signature Step 8) 00H-> 3?5.3F; clear signaure analyzer and lock read port. #### 16.0 VO MAPPING ### 16.1 INTRODUCTION The I/O Mapping was designed for use by the ND90C31 to isolate board level solder defects. The I/O Mapping allows the WD90C31 to enter a est mode where all pins in the WD90C31 are divided into various groups as inputs and outputs. The path from PCB trace through input, ND90C31, output and PCB trace can be treated as a simple path. With test points on the board, a est for opens and shorts can be performed quickly. ### 6.2 TEST MODE There are four requirements that must be met for the WD90C31 to enter the I/O mapping test mode: - MWR is LOW - IOR is LOW - CONFIGURATION SWITCH 2 is HIGH (MD2 is pulled high) - RESET is HIGH If both MWR and $\overline{\text{IOR}}$ are low at the same time, it becomes an illegal condition in AT machines and a reserved condition in PS/2 machines. Configuration switch 2 high ensures that the WD90C31 is in AT mode. Reset controls a transparent latch as shown in Figure 16-1. Reset can be dropped low to latch the test mode. All the bidirectional pins are forced to input mode when in the test mode. #### 16.3 PIN GROUPINGS The following pin groupings are done to minimize routing overhead of I/O pin mapping. Multiple input pins in a row are ORed together to the output shown in the following table. The input column lists the input pin number(s) along with the signal name(s). The output column lists the output pin number along with the pin name that corresponds to the input pin(s). FIGURE 16-1. TEST MODE CIRCUIT T-52-33-45 | INP | INPUT PINS | | OUTPUT PINS | | |------------------------------|-----------------------------------|------|-------------|--| | PIN | NAME | PIN | NAME | | | P1 | MDET | P123 | VID4 | | | P4 | MCLK | P124 | VID5 | | | P8 | MD31 | P125 | VID6 | | | P9 | MD30 | P126 | VID7 | | | P10 + P13 | MD29 + MD26 | P2 | USR1 | | | P11 + P14 | MD28 + MD25 | P3 | USR0 | | | P12 | MD27 | P7 | WE3 | | | P15 | MD24 | P6 | OE | | | P19 + P24 + P31 | MD23 + MD18 + MD15 | P27 | RAS4 | | | P20 | MD22 | P16 | WE2 | | | P21 + P25 + P32 | MD21 + MD17 + MD14 | P28 | RAS3 | | | P22 + P26 + P33 | MD20 + MD16 + MD13 | P30 | WE1 | | | P23 + P34 + P43 | MD19 + MD12 + MD6 | P39 | RAS | | | P35 + P38 | MD11 + MD8 | P52 | WEO | | | P36 + P41 | MD10 + CAS | P53 | MAO | | | P37 + P42 +P46 | MD9 + MD7 + MD3 | P54 | MA1 | | | P44 + P47 | MD5 + MD2 | P55 | MA2 | | | P45 + P49 | MD4 + MD0 | P56 | MA3 | | | P48 + P62 | MD1 + A17 | P57 | MA4 | | | P63 + P68 | A18 + A22 | P59 | MA6 | | | P64 + P69 + P72 | A19 + A23 + BHE | P58 | MA5 | | | P65 | A20 | P60 | MA7 | | | P66 + P73 + P86 | A21 + ALE + ROM16 | P61 | MA8 | | | P70 + P77 + P80 | IOCS16 + IOW +<br>RESET | P74 | IRQ | | | P90 + P93 + P95<br>P79 + P89 | DA15 + DA12 + DA10 +<br>MWR + A16 | P71 | MEMCS16 | | | P75 + P78 + P88 | EMEM + MRD +<br>EDBUFH | P82 | IOCHRDY | | TABLE 16-1. WD90C31 PIN SCAN MAP FOR 132-PIN PACKAGE | INPUT PINS | | OUTPUT PINS | | |-------------|--------------|-------------|-------| | PIN | NAME | PIN | NAME | | P85 + P92 | EIO + DA13 | P81 | ōws | | P91 + P94 | DA14 + DA11 | P87 | EBROM | | P76 + P77 | IOR + IOW | P100 | DIR** | | P96 + P101 | DA9 + DA7 | P115 | RPLT | | P97 + P102 | DA8 + DA6 | P114 | WPLT | | P98 + P103 | EABUF + DA5 | P113 | HTC | | P104 + P109 | DA4 + EDBUFL | P112 | BLANK | | P105 + P107 | DA3 + DA1 | P110 | VSYNC | | P106 + P108 | DA2 + DA0 | P111 | HSYNC | | P128 | VCLK0 | P118 | PLCK | | P129 | VCLK1 | P119 | VIDo | | P130 | VCLK2 | P120 | VID1 | | P131 | EXPCLK | P121 | VID2 | | P132 | EXVID | P122 | VID3 | | Note: | | | L | TABLE 16-1. WD90C31 PIN SCAN MAP FOR 132-PIN PACKAGE (Cont.) Refer to Table 4-3 for the comparable pin number for a 144-pin package. A "+" in the input column indicates an OR function for the test input pins only. \*\* This mapping for DIR output is valid only during RESET HIGH. FIGURE 16-2. WD90C31 PIN SCAN MAP FOR A 132-PIN PACKAGE # 17.0 PACKAGE DIMENSIONS Figure 17-1 illustrates the 132-pin JEDEC package showing the dimensions in inches. Figure 17-2 illustraes the 144-pin EIAJ package showing the dimensions in millimeteres and inches. FIGURE 17-1. 132-PIN JEDEC PACKAGE FIGURE 17-2, 144-PIN EIAJ PACKAGE