

# **8-BIT MICROCONTROLLER**

#### GENERAL DESCRIPTION

The **W78E365** is an 8-bit microcontroller which has an in-system programmable FLASH EPROM for firmware updating. The instruction set of the W78E365 is fully compatible with the standard 8052. The W78E365 contains a 64K bytes of main FLASH EPROM and a 4K bytes of auxiliary FLASH EPROM which allows the contents of the 64KB main FLASH EPROM to be updated by the loader program located at the 4KB auxiliary FLASH EPROM; 1K bytes of on-chip AUX RAM; four 8-bit bi-directional and bit-addressable I/O ports; an additional 4-bit port P4; three 16-bit timer/counters; a serial port. These peripherals are supported by a eight sources two-level interrupt capability. To facilitate programming and verification, the FLASH EPROM inside the W78E365 allows the program memory to be programmed and read electronically. Once the code is confirmed, the user can protect the code for security.

The W78E365 microcontroller has two power reduction modes, idle mode and power-down mode, both of which are software selectable. The idle mode turns off the processor clock but allows for continued peripheral operation. The power-down mode stops the crystal oscillator for minimum power consumption. The external clock can be stopped at any time and in any state without affecting the processor.

#### **FEATURES**

- Fully static design 8-bit CMOS microcontroller up to 40 MHz.
- •12 clocks per machine instrument cycle
- 64K bytes of in-system programmable FLASH EPROM for Application Program (APROM).
- 4K bytes of auxiliary FLASH EPROM for Loader Program (LDROM).
- 1K +256 bytes of on-chip RAM. (including 1K bytes of AUX-RAM, software selectable)
- 64K bytes program memory address space and 64K bytes data memory address space.
- 5 channels PWM (P1.3~P1.7 software controlable)
- Four 8-bit bi-directional ports.
- Additional direct LED drive outputs through P4.4 ~ P4.7 (only for 48-pin LQFP package)
- Three 16-bit timer/counters
- One full duplex serial port
- Eight-sources, two-level interrupt capability
- Watchdog timer
- Built-in power management
- Code protection
- PACKAGE
  - PDIP 40: W78E365-24/40 -PLCC 44: W78E365P-24/40
  - PQFP 44: W78E365F-24/40 -LQFP 48: W78E365D-24/40



#### **PIN CONFIGURATIONS**









#### PIN DESCRIPTION

| SYMBOL    | TYPE  | DESCRIPTIONS                                                                                                                                                                                                                      |
|-----------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ĒĀ        | I     | EXTERNAL ACCESS ENABLE: This pin forces the processor to execute the external ROM. The ROM address and data will not be presented on the bus if the $\overline{EA}$ pin is high and the program counter is within the 64 KB area. |
| PSEN      | ОН    | PROGRAM STORE ENABLE: PSEN enables the external ROM data in the                                                                                                                                                                   |
|           |       | Port 0 address/data bus. When internal ROM access is performed, no $\overline{\text{PSEN}}$ strobe signal outputs originate from this pin.                                                                                        |
| ALE       | ОН    | ADDRESS LATCH ENABLE: ALE is used to enable the address latch that separates the address from the data on Port 0. ALE runs at 1/6th of the oscillator frequency. An ALE pulse is omitted during external data memory accesses.    |
| RST       | ΙL    | RESET: A high on this pin for two machine cycles while the oscillator is running resets the device.                                                                                                                               |
| XTAL1     | I     | CRYSTAL 1: This is the crystal oscillator input. This pin may be driven by an external clock.                                                                                                                                     |
| XTAL2     | 0     | CRYSTAL 2: This is the crystal oscillator output. It is the inversion of XTAL1.                                                                                                                                                   |
| Vss       | I     | GROUND: ground potential.                                                                                                                                                                                                         |
| Vdd       | I     | POWER SUPPLY: Supply voltage for operation.                                                                                                                                                                                       |
| P0.0-P0.7 | I/O D | PORT 0: Function is the same as that of standard 8052. (Default)                                                                                                                                                                  |
|           |       | PORT 0 can be programming configured to standard port with internal pull-ups                                                                                                                                                      |
| P1.0-P1.7 | I/O H | PORT 1: Function is the same as that of standard 8052. The ports P1.3~P1.7 also provide alternated function of PWM. See details below.                                                                                            |
| P2.0-P2.7 | I/O H | PORT 2: Port 2 is a bi-directional I/O port with internal pull-ups. This port also provides the upper address bits for accesses to external memory.                                                                               |
| P3.0-P3.7 | I/O H | PORT 3: Function is the same as that of the standard 8052.                                                                                                                                                                        |
| P4.0-P4.7 | I/O H | PORT 4: A bi-directional I/O port with alternate function.                                                                                                                                                                        |
|           |       | P4.4~P4.7 are direct LED drive outputs (20 mA) and are available on 48-pin LQFP package                                                                                                                                           |

\* Note : TYPE I: input, O: output, I/O: bi-directional, H: pull-high, L: pull-low, D: open drain

#### Port 4

Port 4, SFR P4 at address D8H



#### **BLOCK DIAGRAM**





#### FUNCTIONAL DESCRIPTION

The W78E365 architecture consists of a core controller surrounded by various registers, four general purpose I/O ports, one special purpose programmable 4-bits I/O port, 1K bytes of RAM, three timer/counters and a serial port. The processor supports 111 different opcodes and references both a 64K program address space and a 64 K data storage space.

#### RAM

The internal data RAM in the W78E365 is 1K bytes. It is divided into two banks: 256 bytes of scratchpad RAM and 1K bytes of AUX-RAM. These RAMs are addressed by different ways.

- RAM 0H–7FH can be addressed directly and indirectly as the same as in 8051. Address pointers are R0 and R1 of the selected register bank.
- RAM 80H–03FFH can only be addressed indirectly as the same as in 8051. Address pointers are R0, R1 of the selected registers bank.
- AUX-RAM 0H–03FFH is addressed indirectly as the same way to access external data memory with the MOVX instruction. Address pointer are R0 and R1 of the selected register bank and DPTR register. An access to external data memory locations higher than 03FFH will be performed with the MOVX instruction in the same way as in the 8051. The AUX-RAM is disable after a reset. Setting the bit 4 in CHPCON register will enable the access to AUX-RAM. When AUX-RAM is enabled the instructions of "MOVX @Ri" will always access to on-chip AUX-RAM. When executing from internal

program memory, an access to AUX-RAM will not affect the Ports P0, P2, WR and RD.

#### Timers 0, 1, and 2

Timers 0, 1, and 2 each consist of two 8-bit data registers. These are called TL0 and TH0 for Timer 0, TL1 and TH1 for Timer 1, and TL2 and TH2 for Timer 2. The TCON and TMOD registers provide control functions for timers 0, 1. The T2CON register provides control functions for Timer 2. RCAP2H and RCAP2L are used as reload/capture registers for Timer 2.

The operations of Timer 0 and Timer 1 are the same as in the W78C51. Timer 2 is a 16-bit timer/counter that is configured and controlled by the T2CON register. Like Timers 0 and 1, Timer 2 can operate as either an external event counter or as an internal timer, depending on the setting of bit C/T2 in T2CON. Timer 2 has three operating modes: capture, auto-reload, and baud rate generator. The clock speed at capture or auto-reload mode is the same as that of Timers 0 and 1.

#### INT2/INT3

Two additional external interrupts,  $\overline{INT2}$  and  $\overline{INT3}$ , whose functions are similar to those of external interrupt 0 and 1 in the standard 80C52. The functions/status of these interrupts are determined/shown by the bits in the XICON (External Interrupt Control) register. The XICON register is bit-addressable but is not a standard register in the standard 80C52. Its address is at 0C0H. To set/clear bits in the XICON register, one can use the "SETB ( $\overline{CLR}$ ) bit" instruction. For example, "SETB 0C2H" sets the EX2 bit of XICON.



#### XICON - external interrupt control (C0H)

| PX3 EX3 IE3 IT3 PX2 EX2 IE2 IT2 |
|---------------------------------|
|---------------------------------|

#### PX3: External interrupt 3 priority high if set

- EX3: External interrupt 3 enable if set
- IE3: If IT3 = 1, IE3 is set/cleared automatically by hardware when interrupt is detected/serviced
- IT3: External interrupt 3 is falling-edge/low-level triggered when this bit is set/cleared by software
- PX2: External interrupt 2 priority high if set
- EX2: External interrupt 2 enable if set
- IE2: If IT2 = 1, IE2 is set/cleared automatically by hardware when interrupt is detected/serviced
- IT2: External interrupt 2 is falling-edge/low-level triggered when this bit is set/cleared by software

#### INTERRUPT SOURCE INTERRUPT VECTOR POLLING ENABLE ADDRESS SEQUENCE WITHIN REQUIRED TYPE PRIORITY LEVEL SETTINGS EDGE/LEVEL 03H TCON.0 **External Interrupt 0** 0 (highest) IE.0 Timer/Counter 0 0BH 1 IE.1 IE.2 **External Interrupt 1** 13H 2 TCON.2 Timer/Counter 1 3 IE.3 1BH Serial Port 23H 4 IE.4 Timer/Counter 2 5 IE.5 2BH External Interrupt 2 33H 6 XICON.2 XICON.0 External Interrupt 3 3BH 7 (lowest) XICON.6 XICON.3

#### Eight-source interrupt informations:

#### Clock

The W78E365 is designed to be used with either a crystal oscillator or an external clock. Internally, the clock is divided by two before it is used by default. This makes the W78E365 relatively insensitive to duty cycle variations in the clock.

#### **Crystal Oscillator**

The W78E365 incorporates a built-in crystal oscillator. To make the oscillator work, a crystal must be connected across pins XTAL1 and XTAL2. In addition, a load capacitor must be connected from each pin to ground, and a resistor must also be connected from XTAL1 to XTAL2 to provide a DC bias when the crystal frequency is above 24 MHz.

#### **External Clock**

An external clock should be connected to pin XTAL1. Pin XTAL2 should be left unconnected. The XTAL1 input is a CMOS-type input, as required by the crystal oscillator. As a result, the external clock signal should have an input one level of greater than 3.5 volts.



#### Power Management

#### Idle Mode

The idle mode is entered by setting the IDL bit in the PCON register. In the idle mode, the internal clock to the processor is stopped. The peripherals and the interrupt logic continue to be clocked. The processor will exit idle mode when either an interrupt or a reset occurs.

#### Power-down Mode

When the PD bit in the PCON register is set, the processor enters the power-down mode. In this mode all of the clocks are stopped, including the oscillator. To exit from power-down mode is by a hardware reset or external interrupts INT0 to INT3 when enabled and set to level triggered.

#### **Reduce EMI Emission**

The W78E365 allows user to diminish the gain of on-chip oscillator amplifier by using programmer to clear the B7 bit of security register. Once B7 is set to 0, a half of gain will be decreased. Care must be taken if user attempts to diminish the gain of oscillator amplifier, reducing a half of gain may affect the external crystal operating improperly at high frequency above 24 MHz. The value of R and C1,C2 may need some adjustment while running at lower gain.

#### Reset

The external RESET signal is sampled at S5P2. To take effect, it must be held high for at least two machine cycles while the oscillator is running. An internal trigger circuit in the reset line is used to deglitch the reset line when the W78E365 is used with an external RC network. The reset logic also has a special glitch removal circuit that ignores glitches on the reset line. During reset, the ports are initialized to FFH, the stack pointer to 07H, PCON (with the exception of bit 4) to 00H, and all of the other SFR registers except SBUF to 00H. SBUF is not reset.

| F8 |                    |                    |                    |                   |                   |                    |                    | FF |
|----|--------------------|--------------------|--------------------|-------------------|-------------------|--------------------|--------------------|----|
| F0 | +B<br>00000000     |                    |                    |                   |                   | CHPENR<br>00000000 |                    | F7 |
| E8 |                    |                    |                    |                   |                   |                    |                    | EF |
| E0 | +ACC<br>00000000   |                    |                    |                   |                   |                    |                    | E7 |
| D8 | +P4<br>xxxx1111    |                    |                    |                   |                   |                    |                    | DF |
| D0 | +PSW<br>00000000   |                    |                    |                   |                   |                    |                    | D7 |
| C8 | +T2CON<br>00000000 | RCAP2L<br>00000000 | RCAP2H<br>00000000 | TL2<br>00000000   | TH2<br>00000000   |                    |                    | CF |
| C0 | XICON<br>00000000  | P4CONA<br>00000000 | P4CONB<br>00000000 | SFRAL<br>00000000 | SFRAH<br>00000000 | SFRFD<br>00000000  | SFRCN<br>00000000  | C7 |
| B8 | +IP<br>00000000    |                    |                    |                   |                   |                    | CHPCON<br>0xx00000 | BF |

#### W78E365 Special Function Registers (SFRs) and Reset Values



| W78E365 Special Function Registers ( | (SFRs) and Reset Values, continued |
|--------------------------------------|------------------------------------|
|--------------------------------------|------------------------------------|

| B0 | +P3<br>00000000   |                  |                 |                 | P43AL<br>00000000 | P43AH<br>00000000 |                    |                   | B7 |
|----|-------------------|------------------|-----------------|-----------------|-------------------|-------------------|--------------------|-------------------|----|
| A8 | +IE<br>00000000   |                  |                 |                 | P42AL<br>00000000 | P42AH<br>00000000 | P2ECON<br>0000xx00 |                   | AF |
| A0 | +P2<br>11111111   |                  |                 |                 |                   |                   |                    |                   | A7 |
| 98 | +SCON<br>00000000 | SBUF<br>xxxxxxxx |                 |                 |                   |                   | P2EAL<br>00000000  | P2EAH<br>00000000 | 9F |
| 90 | +P1<br>11111111   |                  |                 |                 | P41AL<br>00000000 | P41AH<br>00000000 |                    |                   | 97 |
| 88 | +TCON<br>00000000 | TMOD<br>00000000 | TL0<br>00000000 | TL1<br>00000000 | TH0<br>00000000   | TH1<br>00000000   |                    |                   | 8F |
| 80 | +P0<br>11111111   | SP<br>00000111   | DPL<br>00000000 | DPH<br>00000000 | P40AL<br>00000000 | P40AH<br>00000000 |                    | PCON<br>00110000  | 87 |

Note: 1.The SFRs marked with a plus sign(+) are both byte- and bit-addressable.

2. The text of SFR with bold type characters are extension function registers.

#### P4CONB (C3H)

| BIT  | NAME    | FUNCTION                                                                                                                                         |
|------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------|
| 7, 6 | P43FUN1 | 00: Mode 0. P4.3 is a general purpose I/O port which is the same as Port1.                                                                       |
|      | P43FUN0 | 01: Mode 1. P4.3 is a Read Strobe signal for chip select purpose. The address range depends on the SFR P43AH, P43AL, P43CMP1 and P43CMP0.        |
|      |         | 10: Mode 2. P4.3 is a Write Strobe signal for chip select purpose. The address range depends on the SFR P43AH, P43AL, P43CMP1 and P43CMP0.       |
|      |         | 11: Mode 3. P4.3 is a Read/Write Strobe signal for chip select purpose. The address range depends on the SFR P43AH, P43AL, P43CMP1, and P43CMP0. |
| 5, 4 | P43CMP1 | Chip-select signals address comparison:                                                                                                          |
|      | P43CMP0 | 00: Compare the full address (16 bits length) with the base address register P43AH, P43AL.                                                       |
|      |         | 01: Compare the 15 high bits (A15–A1) of address bus with the base address register P43AH, P43AL.                                                |
|      |         | 10: Compare the 14 high bits (A15–A2) of address bus with the base address register P43AH, P43AL.                                                |
|      |         | 11: Compare the 8 high bits (A15–A8) of address bus with the base address register P43AH, P43AL.                                                 |
| 3, 2 | P42FUN1 | The P4.2 function control bits which are the similar definition as P43FUN1,                                                                      |
|      | P42FUN0 | P43FUN0.                                                                                                                                         |
| 1, 0 | P42CMP1 | The P4.2 address comparator length control bits which are the similar definition                                                                 |
|      | P42CMP0 | as P43CMP1, P43CMP0.                                                                                                                             |



#### P4CONA (C2H)

| BIT  | NAME               | FUNCTION                                                                                              |
|------|--------------------|-------------------------------------------------------------------------------------------------------|
| 7, 6 | P41FUN1<br>P41FUN0 | The P4.1 function control bits which are the similar definition as P43FUN1, P43FUN0.                  |
| 5, 4 | P41CMP1<br>P41CMP0 | The P4.1 address comparator length control bits which are the similar definition as P43CMP1, P43CMP0. |
| 3, 2 | P40FUN1<br>P40FUN0 | The P4.0 function control bits which are the similar definition as P43FUN1, P43FUN0.                  |
| 1, 0 | P40CMP1<br>P40CMP0 | The P4.0 address comparator length control bits which are the similar definition as P43CMP1, P43CMP0. |

#### Port 4 Base Address Registers

#### P40AH, P40AL:

The Base address register for comparator of P4.0. P40AH contains the high-order byte of address, P40AL contains the low-order byte of address.

#### P41AH, P41AL:

The Base address register for comparator of P4.1. P41AH contains the high-order byte of address, P41AL contains the low-order byte of address.

#### P42AH, P42AL:

The Base address register for comparator of P4.2. P42AH contains the high-order byte of address, P42AL contains the low-order byte of address.

#### P43AH, P43AL:

The Base address register for comparator of P4.3. P43AH contains the high-order byte of address, P43AL contains the low-order byte of address.

#### The SFR for Port 4

#### P4 (D8H)

| BIT | NAME | FUNCTION                                              |
|-----|------|-------------------------------------------------------|
| 7   | -    | Reserve                                               |
| 6   | -    | Reserve                                               |
| 5   | -    | Reserve                                               |
| 4   | -    | Reserve                                               |
| 3   | P43  | Port 4 Data bit which outputs to pin P4.3 at mode 0.  |
| 2   | P42  | Port 4 Data bit. which outputs to pin P4.2 at mode 0. |
| 1   | P41  | Port 4 Data bit. which outputs to pin P4.1at mode 0.  |
| 0   | P40  | Port 4 Data bit which outputs to pin P4.0 at mode 0.  |



Here is an example to program the P4.0 as a write strobe signal at the I/O port address 1234H–1237H and positive polarity, and P4.1–P4.3 are used as general I/O ports.

| MOV P40AH,#12H        |                                                                                          |
|-----------------------|------------------------------------------------------------------------------------------|
| MOV P40AL,#34H        | ; Define the base I/O address 1234H for P4.0 as an special function                      |
|                       | ; pin                                                                                    |
| MOV P4CONA,#00001010B | ; Define the P4.0 as a write strobe signal pin and the comparator ; length ;is 14        |
| MOV P4CONB,#00H       | ; P4.1–P4.3 as general I/O port which are the same as PORT1                              |
| MOV P2ECON,#10H       | ; Write the P40SINV = 1 to inverse the P4.0 write strobe polarity ; default is negative. |
| MOV CHPENR,#00H       | ; Disable CHPCON write attribute.                                                        |

Then any instruction MOVX @DPTR,A (with DPTR = 1234H-1237H) will generate the positive polarity write strobe signal at pin P4.0. And the instruction MOV P4,#XX will output the bit3 to bit1 of data #XX to pin P4.3–P4.1.





#### P2EAH, P2EAL:

The Port Enable Address Registers for Port2 as an Input Buffer/Output-Latched Port.

The I/O port enable address is need to assign when Port2 is defined as input buffer like a 74244, or a output-latched logic like a 74373. The P2EAH contains the high-order byte of address, the P2EAL contains the low-order byte of address. The following example shows how to program the Port 2 as a output-latched port at address 5678H.

| ; High-order byte of address to enable Port2 latch function. |
|--------------------------------------------------------------|
| ; Low-order byte of address to enable Port2 latch function.  |
| ; Configure the Port2 as an output-latched port.             |
| ; Move data 5678H to DPTR.                                   |
|                                                              |
| ; The pins P2.7–P2.0 will output and latch the value 55H.    |
|                                                              |

When Port2 is configured as 74244 or 74373 function, the instruction " MOV P2,#XX " will write the data #XX to P2 register only but not output to port pins P2.7–P2.0.

#### Port 2 Expanded Control Register(P2ECON).

#### P2ECON (AEH)

| BIT  | NAME     | FUNCTION                                                                                                               |
|------|----------|------------------------------------------------------------------------------------------------------------------------|
| 7    | P43CSINV | The active polarity of P4.3 when pin P4.3 is defined as read and/or write strobe signal.                               |
|      |          | = 1 : P4.3 is active high when pin P4.3 is defined as read and/or write strobe signal.                                 |
|      |          | = 0 : P4.3 is active low when pin P4.3 is defined as read and/or write strobe signal.                                  |
| 6    | P42CSINV | The similarity definition as P43SINV.                                                                                  |
| 5    | P41CSINV | The similarity definition as P43SINV.                                                                                  |
| 4    | P40CSINV | The similarity definition as P43SINV.                                                                                  |
| 3    | -        | Reserve                                                                                                                |
| 2    | -        | Reserve                                                                                                                |
| 1, 0 | P2CN1,   | 00 : Pins P2.7–P2.0 is the standard 8051 Port 2.                                                                       |
|      | P2CN0    | 01 : Pins P2.7–P2.0 is input buffer port which the port enable address<br>depends on the content of P2EAL and P2EAH    |
|      |          | 10 : Pins P2.7–P2.0 is output-latched port which the port enable address<br>depends on the content of P2EAL and P2EAH. |
|      |          | 11 : Undefined.                                                                                                        |





Port 4 Block Diagram

#### In-System Programming (ISP) Mode

The W78E365 equips one 64K byte of main FLASH EPROM bank for application program (called APROM) and one 4K byte of auxiliary FLASH EPROM bank for loader program (called LDROM). In the normal operation, the microcontroller executes the code in the APROM. If the content of APROM needs to be modified, the W78E365 allows user to activate the In-System Programming (ISP) mode by setting the CHPCON register. The CHPCON is read-only by default, software must write two specific values 87H, then 59H sequentially to the CHPENR register to enable the CHPCON write attribute. Writing CHPENR register with the values except 87H and 59H will close CHPCON register write attribute. The W78E365 achieves all in-system programming operations including enter/exit ISP Mode, program, erase, read ...etc, during device in the idle mode. Setting the bit CHPCON.0 the device will enter in-system programming mode after a wake-up from idle mode. Because device needs proper time to complete the ISP operations before awaken from idle mode, software may use timer interrupt to control the duration for wake-up from idle mode. This in-system programming feature makes the job easy and efficient in which the application needs to update the end-user is able to easily update the system firmware by themselves without opening the chassis.



#### SFRAH, SFRAL:

The objective address of on-chip FLASH EPROM in the in-system programming mode. SFRFAH contains the high-order byte of address, SFRFAL contains the low-order byte of address.

#### SFRFD:

The programming data for on-chip FLASH EPROM in programming mode.

#### SFRCN:

The control byte of on-chip FLASH EPROM programming mode.

#### SFRCN (C7)

| BIT   | NAME      | FUNCTION                                                                            |
|-------|-----------|-------------------------------------------------------------------------------------|
| 7     | -         | Reserve.                                                                            |
| 6     | WFWIN     | On-chip FLASH EPROM bank select for in-system programming.                          |
|       |           | = 0 : 64K bytes FLASH EPROM bank is selected as destination for re-<br>programming. |
|       |           | = 1 : 4K bytes FLASH EPROM bank is selected as destination for re-<br>programming.  |
| 5     | OEN       | FLASH EPROM output enable.                                                          |
| 4     | CEN       | FLASH EPROM chip enable.                                                            |
| 3, 2, | CTRL[3:0] | The flash control signals                                                           |
| 1, 0  |           |                                                                                     |

| Mode                | WFWIN | CTRL<3:0> | OEN | CEN | SFRAH,SFRAL | SFRFD    |
|---------------------|-------|-----------|-----|-----|-------------|----------|
| Erase 64 KB APROM   | 0     | 0010      | 1   | 0   | Х           | Х        |
| Program 64 KB APROM | 0     | 0001      | 1   | 0   | Address in  | Data in  |
| Read 64 KB APROM    | 0     | 0000      | 0   | 0   | Address in  | Data out |
| Erase 4 KB LDROM    | 1     | 0010      | 1   | 0   | Х           | Х        |
| Program 4 KB LDROM  | 1     | 0001      | 1   | 0   | Address in  | Data in  |
| Read 4 KB LDROM     | 1     | 0000      | 0   | 0   | Address in  | Data out |



#### In-System Programming Control Register (CHPCON)

#### CHPCON (BFH)

| BIT | NAME                  | FUNCTION                                                                                                                                                                                                                                                                                                            |
|-----|-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | SWRESET<br>(F04KMODE) | When this bit is set to 1, and both FBOOTSL and FPROGEN are set to 1. It will enforce microcontroller reset to initial condition just like power on reset. This action will re-boot the microcontroller and start to normal operation. To read this bit in logic-1 can determine that the F04KBOOT mode is running. |
| 6   | -                     | Reserve.                                                                                                                                                                                                                                                                                                            |
| 5   | -                     | Reserve.                                                                                                                                                                                                                                                                                                            |
| 4   | ENAUXRAM              | 1: Enable on-chip AUX-RAM.                                                                                                                                                                                                                                                                                          |
|     |                       | 0: Disable the on-chip AUX-RAM                                                                                                                                                                                                                                                                                      |
| 3   | 0                     | must set to 0.                                                                                                                                                                                                                                                                                                      |
| 2   | 0                     | must set to 0.                                                                                                                                                                                                                                                                                                      |
| 1   | FBOOTSL               | The Program Location Select.                                                                                                                                                                                                                                                                                        |
|     |                       | 0: The Loader Program locates at the 64 KB APROM. 4 KB LDROM is destination for re-programming.                                                                                                                                                                                                                     |
|     |                       | 1: The Loader Program locates at the 4 KB memory bank. 64 KB APROM is destination for re-programming.                                                                                                                                                                                                               |
| 0   | FPROGEN               | FLASH EPROM Programming Enable.                                                                                                                                                                                                                                                                                     |
|     |                       | = 1:enable. The microcontroller enter the in-system programming mode after<br>entering the idle mode and wake-up from interrupt. During in-system<br>programming mode, the operation of erase, program and read are acheived<br>when device enters idle mode.                                                       |
|     |                       | = 0 0:disable. The on-chip flash memory is read-only. In-system programmability is disabled.                                                                                                                                                                                                                        |

#### F04KBOOT Mode (Boot From LDROM )

By default, the W78E365 boots from APROM program after a power on reset. On some occasions, user can force the W78E365 to boot from the LDROM program via following settings. The possible situation that you need to enter F04KBOOT mode is when the APROM program can not run properly and device can not jump back to LDROM to execute in-system programming function. Then you can use this F04KBOOT mode to force the W78E365 jumps to LDROM and excutes in-system programming procedure. When you design your system, you may reserve the pins P2.6, P2.7 to switches or jumpers. For example in a CD-ROM system, you can connect the P2.6 and P2.7 to PLAY and EJECT buttons on the panel. When the APROM program fails to execute the normal application program. User can press both two buttons at the same time and then turn on the power of the personal computer to force the W78E365 to enter the F04KBOOT mode. After power on of personal computer, you can release both buttons and finish the in-system programming procedure to update the APROM

code. In application system design, user must take care of the P2, P3, ALE, EA and PSEN pin value at reset to prevent from accidentally activating the programming mode or F04KBOOT mode.



#### F04KBOOT MODE

| P4.3 | P2.7 | P2.6 | Mode     |
|------|------|------|----------|
| Х    | L    | L    | FO4KBOOT |
| L    | Х    | Х    | FO4KBOOT |





The Algorithm of In-System Programming









#### Security

During the on-chip FLASH EPROM programming mode, the FLASH EPROM can be programmed and verified repeatedly. Until the code inside the FLASH EPROM is confirmed OK, the code can be protected. The protection of FLASH EPROM and those operations on it are described below.

The W78E365 has several Special Setting Registers, including the Security Register and Company/Device ID Registers, which can not be accessed in programming mode. Those bits of the Security Registers can not be changed once they have been programmed from high to low. They can only be reset through erase-all operation. The contents of the Company ID and Device ID registers have been set in factory. **The Security Register is located at the 0FFFFH of the LDROM space.** 



#### Lock bit

This bit is used to protect the customer's program code in the W78E365. It may be set after the programmer finishes the programming and verifies sequence. Once this bit is set to logic 0, both the FLASH EPROM ROM data and Special Setting Registers can not be accessed again.

#### **MOVC** Inhibit

This bit is used to restrict the accessible region of the MOVC instruction. It can prevent the MOVC instruction in external program memory from reading the internal program code. When this bit is set to logic 0, a MOVC instruction in external program memory space will be able to access code only in the external memory, not in the internal memory. A MOVC instruction in internal program memory space will always be able to access the ROM data in both internal and external memory. If this bit is logic 1, there are no restrictions on the MOVC instruction.



#### Encryption

This bit is used to enable/disable the encryption logic for code protection. Once encryption feature is enabled, the data presented on port 0 will be encoded via encryption logic. Only whole chip erase will reset this bit.

#### **Oscillator Control**

W78E365 allow user to diminish the gain of on-chip oscillator amplifier by using programmer to set the bit B7 of security register. Once B7 is set to 0, a half of gain will be decreased. Care must be taken if user attempts to diminish the gain of oscillator amplifier, reducing a half of gain may improperly affect the external crystal operation at high frequency above 24 MHz. The value of R and C1,C2 may need some adjustment while running at lower gain.

## ABSOLUTE MAXIMUM RATINGS

| ITEM | SYMBOL  | PARAMETER             | MIN.     | MAX.     | UNIT |
|------|---------|-----------------------|----------|----------|------|
| 1    | Vdd-Vss | DC Power Supply       | -0.3     | +6.0     | V    |
| 2    | Vin     | Input Voltage         | Vss -0.3 | Vdd +0.3 | V    |
| 3    | TA      | Operating Temperature | 0        | 70       | °C   |
| 4    | Tst     | Storage Temperature   | -55      | +150     | °C   |

Note: Exposure to conditions beyond those listed under Absolute Maximum Ratings may adversely affect the life and reliability of the device.

#### D.C. ELECTRICAL CHARACTERISTICS

(VDD-VSS = 5V±10%, TA = 25 °C, Fosc = 20 MHz, unless otherwise specified.)

| SYMBOL | PARAMETER          | S    | PECIFICATI | ON   | TEST CONDITIONS               |
|--------|--------------------|------|------------|------|-------------------------------|
|        |                    | MIN. | MAX.       | UNIT |                               |
| Vdd    | Operating Voltage  | 4.5  | 5.5        | V    | RST = 1, P0 = VDD             |
| IDD    | Operating Current  | -    | 20         | mA   | No load                       |
|        |                    |      |            |      | VDD = 5.5V                    |
| IIDLE  | Idle Current       | -    | 6          | mA   | Idle mode                     |
|        |                    |      |            |      | VDD = 5.5V                    |
| IPWDN  | Power Down Current | -    | 50         | μA   | Power-down mode               |
|        |                    |      |            |      | VDD = 5.5V                    |
| lin1   | Input Current      | -50  | +10        | μA   | Vdd = 5.5V                    |
|        | P1, P2, P3, P4     |      |            |      | VIN = 0V or VDD               |
| lin2   | Input Current RST  | -10  | +300       | μA   | Vdd = 5.5V                    |
|        |                    |      |            |      | 0 <vin<vdd< td=""></vin<vdd<> |



| D.C. | Electrical | characteristics, | continued   |
|------|------------|------------------|-------------|
|      |            |                  | 00111111000 |

| SYMBOL | PARAMETER                                   | S    | PECIFICATI | ON | TEST CONDITIONS |
|--------|---------------------------------------------|------|------------|----|-----------------|
|        |                                             | MIN. | MIN. MAX.  |    |                 |
| VIL1   | Input Low Voltage                           | 0    | 0.8        | V  | VDD = 4.5V      |
|        | P0, P1, P2, P3, P4, EA                      |      |            |    |                 |
| VIL2   | Input Low Voltage RST                       | 0    | 0.8        | V  | VDD = 4.5V      |
| VIL3   | Input Low Voltage<br>XTAL1 <sup>[*4]</sup>  | 0    | 0.8        | V  | VDD = 4.5V      |
| VIH1   | Input High Voltage                          | 2.4  | VDD+0.2    | V  | VDD = 5.5V      |
|        | P0, P1, P2, P3, P4, EA                      |      |            |    |                 |
| VIH2   | Input High Voltage RST                      | 3.5  | VDD+0.2    | V  | VDD = 5.5V      |
| VIH3   | Input High Voltage<br>XTAL1 <sup>[*4]</sup> | 3.5  | VDD+0.2    | V  | VDD = 5.5V      |
| VOL1   | Output Low Voltage                          | -    | 0.45       | V  | VDD = 4.5V      |
|        | P1, P2, P3, P4                              |      |            |    | IOL = +2 mA     |
| Vol2   | Output Low Voltage                          | -    | 0.45       | V  | VDD = 4.5V      |
|        | P0, ALE, PSEN <sup>[*3]</sup>               |      |            |    | IOL = +4 mA     |
| lsk1   | Sink current P1, P3, P4                     | 4    | 12         | mA | VDD = 4.5V      |
|        |                                             |      |            |    | Vin = 0.45V     |
| lsk2   | Sink current                                | 10   | 20         | mA | VDD = 4.5V      |
|        | P0, P2, ALE, PSEN                           |      |            |    | Vin = 0.45V     |
| VOH1   | Output High Voltage                         | 2.4  | -          | V  | VDD = 4.5V      |
|        | P1, P2, P3, P4                              |      |            |    | IOH = -100 μA   |
| Voh2   | Output High Voltage                         | 2.4  | -          | V  | VDD = 4.5V      |
|        | P0, ALE, PSEN <sup>[*3]</sup>               |      |            |    | ІОН = -400 μА   |
| lsr1   | Source current                              | -120 | -250       | μA | VDD = 4.5V      |
|        | P1, P2, P3, P4                              |      |            |    | Vin = 2.4V      |
| lsr2   | Source current                              | -8   | -20        | mA | VDD = 4.5V      |
|        | P0, P2, ALE, PSEN                           |      |            |    | Vin = 2.4V      |

Notes:

\*1. RST pin is a Schmitt trigger input.

\*3. P0, ALE and /PSEN are tested in the external access mode.

\*4. XTAL1 is a CMOS input.

\*5. Pins of P1, P2, P3, P4 can source a transition current when they are being externally driven from 1 to 0. The transition current reaches its maximum value when V<sub>IN</sub> approximates to 2V.



#### AC CHARACTERISTICS

The AC specifications are a function of the particular process used to manufacture the part, the ratings of the I/O buffers, the capacitive load, and the internal routing capacitance. Most of the specifications can be expressed in terms of multiple input clock periods (TCP), and actual parts will usually experience less than a  $_i$ O20 nS variation. The numbers below represent the performance expected from a 0.6 micron CMOS process when using 2 and 4 mA output buffers.

#### **Clock Input Waveform**



| PARAMETER       | SYMBOL | MIN. | TYP. | MAX. | UNIT | NOTES |
|-----------------|--------|------|------|------|------|-------|
| Operating Speed | Fop    | 0    | -    | 40   | MHz  | 1     |
| Clock Period    | Тср    | 25   | -    | -    | nS   | 2     |
| Clock High      | Тсн    | 10   | -    | -    | nS   | 3     |
| Clock Low       | Tc∟    | 10   | -    | -    | nS   | 3     |

Notes:

1. The clock may be stopped indefinitely in either state.

2. The TCP specification is used as a reference in other specifications.

3. There are no duty cycle requirements on the XTAL1 input.



#### **Program Fetch Cycle**

| PARAMETER                  | SYMBOL | MIN.            | TYP.  | MAX.  | UNIT | NOTES |
|----------------------------|--------|-----------------|-------|-------|------|-------|
| Address Valid to ALE Low   | TAAS   | 1 TCP- $\Delta$ | -     | -     | nS   | 4     |
| Address Hold from ALE Low  | Таан   | 1 TCP- $\Delta$ | -     | -     | nS   | 1, 4  |
| ALE Low to PSEN Low        | TAPL   | 1 Tcp-Δ         | -     | -     | nS   | 4     |
| PSEN Low to Data Valid     | Tpda   | -               | -     | 2 Тср | nS   | 2     |
| Data Hold after PSEN High  | TPDH   | 0               | -     | 1 TCP | nS   | 3     |
| Data Float after PSEN High | TPDZ   | 0               | -     | 1 TCP | nS   |       |
| ALE Pulse Width            | TALW   | 2 TCP- $\Delta$ | 2 TCP | -     | nS   | 4     |
| PSEN Pulse Width           | TPSW   | 3 TCP- $\Delta$ | 3 Тср | -     | nS   | 4     |

Notes:

1. P0.0–P0.7, P2.0–P2.7 remain stable throughout entire memory cycle.

2. Memory access time is 3 TCP.

3. Data have been latched internally prior to  $\ensuremath{\mathsf{PSEN}}$  going high.

4.  $\ensuremath{"\Delta"}$  (due to buffer driving delay and wire loading) is 20 nS.

#### **Data Read Cycle**

| PARAMETER               | SYMBOL | MIN.            | TYP.  | MAX.            | UNIT | NOTES |
|-------------------------|--------|-----------------|-------|-----------------|------|-------|
| ALE Low to RD Low       | TDAR   | 3 Тср- $\Delta$ | -     | З Тср+ $\Delta$ | nS   | 1, 2  |
| RD Low to Data Valid    | Tdda   | -               | -     | 4 TCP           | nS   | 1     |
| Data Hold from RD High  | TDDH   | 0               | -     | 2 TCP           | nS   |       |
| Data Float from RD High | Tddz   | 0               | -     | 2 TCP           | nS   |       |
| RD Pulse Width          | Tdrd   | 6 Tcp-Δ         | 6 Тср | -               | nS   | 2     |

Notes:

1. Data memory access time is 8 TCP.

2. " $\Delta$ " (due to buffer driving delay and wire loading) is 20 nS.



#### **Data Write Cycle**

| ITEM                   | SYMBOL | MIN.            | TYP.  | MAX.            | UNIT |
|------------------------|--------|-----------------|-------|-----------------|------|
| ALE Low to WR Low      | TDAW   | 3 Тср- $\Delta$ | -     | 3 Tcp+ $\Delta$ | nS   |
| Data Valid to WR Low   | TDAD   | 1 Tcp-Δ         | -     | -               | nS   |
| Data Hold from WR High | Towd   | 1 Tcp-Δ         | -     | -               | nS   |
| WR Pulse Width         | Tdwr   | 6 Тср- $\Delta$ | 6 Тср | -               | nS   |

Note: " $\Delta$ " (due to buffer driving delay and wire loading) is 20 nS.

#### **Port Access Cycle**

| PARAMETER                    | SYMBOL | MIN.  | TYP. | MAX. | UNIT |
|------------------------------|--------|-------|------|------|------|
| Port Input Setup to ALE Low  | TPDS   | 1 TCP | -    | -    | nS   |
| Port Input Hold from ALE Low | TPDH   | 0     | -    | -    | nS   |
| Port Output to ALE           | Tpda   | 1 TCP | -    | -    | nS   |

Note: Ports are read during S5P2, and output data becomes available at the end of S6P2. The timing data are referenced to ALE, since it provides a convenient reference.

#### **TIMING WAVEFORMS**

#### **Program Fetch Cycle**





#### **Data Read Cycle**



**Data Write Cycle** 





#### Port Access Cycle





### **TYPICAL APPLICATION CIRCUIT**

#### Expanded External Program Memory and Crystal



Figure A

| CRYSTAL | C1  | C2  | R    |
|---------|-----|-----|------|
| 6 MHz   | 47P | 47P | -    |
| 16 MHz  | 30P | 30P | -    |
| 24 MHz  | 15P | 10P | -    |
| 32 MHz  | 10P | 10P | 6.8K |
| 40 MHz  | 5P  | 5P  | 4.7K |

Above table shows the reference values for crystal applications.

Note1: C1, C2, R components refer to Figure A

Note2: Crystal layout must get close to XTAL1 and XTAL2 pins on user's application board.



#### Expanded External Data Memory and Oscillator



Figure B



#### PACKAGE DIMENSIONS

#### 44-pin PLCC



#### 48-pin LQFP





#### Application Note: In-system Programming Software Examples

This application note illustrates the in-system programmability of the Winbond W78E365 FLASH EPROM microcontroller. In this example, microcontroller will boot from 64KB APROM bank and waiting for a key to enter in-system programming mode for re-programming the contents of 64KB APROM. While entering in-system programming mode, microcontroller excutes the loader program in 4KB LDROM bank. The loader program erases the 64KB APROM then reads the new code data from external SRAM buffer (or through other interfaces) to update the 64KB APROM.

#### EXAMPLE 1:

;\* Example of 64K APROM program: Program will scan the P1.0. if P1.0 = 0, enters in-system ;\* programming mode for updating thecontents of APROM code else excutes the current ROM code. ;\* XTAL = 40 MHz

| .chip 8052<br>.RAMCHK (<br>.symbols                  | DFF                                    |                                          |
|------------------------------------------------------|----------------------------------------|------------------------------------------|
| CHPCON<br>CHPENR<br>SFRAL<br>SFRAH<br>SFRFD<br>SFRCN | EQU<br>EQU<br>EQU<br>EQU<br>EQU<br>EQU | BFH<br>F6H<br>C4H<br>C5H<br>C6H<br>C7H   |
| ,                                                    |                                        | ;JUMP TO MAIN PROGRAM<br>FOR ORG = 000BH |
| ,<br>CLR<br>MOV<br>MOV<br>RETI                       | 00BH<br>TR0<br>TL0,R6<br>TH0,R7        | ;TR0 = 0,STOP TIMER0                     |
| ,<br>;*  64K APRO                                    | OM MAIN PRO                            | GRAM                                     |

MAIN\_64K:

MOV A,P1

;SCAN P1.0

ANL A,#01H CJNE A,#01H,PROGRAM\_64K ;IF P1.0=0, ENTER IN-SYSTEM PROGRAMMING MODE JMP NORMAL\_MODE



| PROGRAM_64K:<br>MOV CHPENI<br>MOV CHPENI<br>MOV CHPCO<br>MOV TCON,#<br>MOV IP,#00H<br>MOV IE,#82H<br>MOV R6,#FEF<br>MOV R6,#FEF<br>MOV R7,#FFF<br>MOV TL0,R6<br>MOV TL0,R6<br>MOV TH0,R7<br>MOV TMOD,#<br>MOV TCON,# | R,#59H<br>N,#03H<br>00H<br>1<br>1<br>1<br>01H<br>10H<br>01H | ;CHPENR = 87H, CHPCON REGISTER WRTE ENABLE<br>;CHPENR = 59H, CHPCON REGISTER WRITE ENABLE<br>;CHPCON = 03H, ENTER IN-SYSTEM PROGRAMMING MODE<br>;TR = 0 TIMER0 STOP<br>;IP = 00H<br>;TIMER0 INTERRUPT ENABLE FOR WAKE-UP FROM IDLE MODE<br>;TL0 = FEH<br>;TH0 = FFH<br>;TMOD = 01H,SET TIMER0 A 16-BIT TIMER<br>;TCON = 10H,TR0 = 1,GO<br>;ENTER IDLE MODE FOR LAUNCHING THE IN-SYSTEM<br>;PROGRAMMABILITY |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ;^ Normal mode 64KE                                                                                                                                                                                                  | APROM p                                                     | program: depending user's application                                                                                                                                                                                                                                                                                                                                                                      |
| ,<br>NORMAL_MODE:                                                                                                                                                                                                    |                                                             |                                                                                                                                                                                                                                                                                                                                                                                                            |
|                                                                                                                                                                                                                      |                                                             | ;User's application program                                                                                                                                                                                                                                                                                                                                                                                |
| •                                                                                                                                                                                                                    |                                                             |                                                                                                                                                                                                                                                                                                                                                                                                            |
|                                                                                                                                                                                                                      |                                                             |                                                                                                                                                                                                                                                                                                                                                                                                            |
| EXAMPLE 2:                                                                                                                                                                                                           | *****                                                       |                                                                                                                                                                                                                                                                                                                                                                                                            |
| code from external SI                                                                                                                                                                                                | RAM and p                                                   | um: This lorder program will erase the 64KB APROM first, then reads the new ;*<br>rogram them into 64KB APROM bank. XTAL = 40 MHz                                                                                                                                                                                                                                                                          |
| .chip 8052<br>.RAMCHK OFF<br>.symbols                                                                                                                                                                                |                                                             |                                                                                                                                                                                                                                                                                                                                                                                                            |
| CHPCON                                                                                                                                                                                                               | EQU                                                         | BFH                                                                                                                                                                                                                                                                                                                                                                                                        |
| CHPENR                                                                                                                                                                                                               | EQU                                                         | F6H                                                                                                                                                                                                                                                                                                                                                                                                        |
| SFRAL<br>SFRAH                                                                                                                                                                                                       | EQU<br>EQU                                                  | C4H<br>C5H                                                                                                                                                                                                                                                                                                                                                                                                 |
| SFRFD                                                                                                                                                                                                                | EQU                                                         | C6H                                                                                                                                                                                                                                                                                                                                                                                                        |
| SFRCN                                                                                                                                                                                                                | EQU                                                         | С7Н                                                                                                                                                                                                                                                                                                                                                                                                        |
| ORG                                                                                                                                                                                                                  | 000H                                                        |                                                                                                                                                                                                                                                                                                                                                                                                            |
| LJMP                                                                                                                                                                                                                 | 100H                                                        | ;JUMP TO MAIN PROGRAM                                                                                                                                                                                                                                                                                                                                                                                      |
| .****************                                                                                                                                                                                                    | *********                                                   | ******                                                                                                                                                                                                                                                                                                                                                                                                     |
| ,<br>;* 1. TIMER0 SER\                                                                                                                                                                                               | /ICE VECT                                                   | OR ORG = 0BH                                                                                                                                                                                                                                                                                                                                                                                               |
| ,                                                                                                                                                                                                                    | **********                                                  | ************************************                                                                                                                                                                                                                                                                                                                                                                       |
| ORG 000BH<br>CLR TR0                                                                                                                                                                                                 |                                                             | ;TR0 = 0,STOP TIMER0                                                                                                                                                                                                                                                                                                                                                                                       |
| MOV TL0,R6                                                                                                                                                                                                           |                                                             |                                                                                                                                                                                                                                                                                                                                                                                                            |
| MOV TH0,R7<br>RETI                                                                                                                                                                                                   |                                                             |                                                                                                                                                                                                                                                                                                                                                                                                            |
|                                                                                                                                                                                                                      |                                                             |                                                                                                                                                                                                                                                                                                                                                                                                            |



\* 4KB LDROM MAIN PROGRAM

ORG 100H

MAIN\_4K:

| MOV CHPENR,#87H<br>MOV CHPENR,#59H<br>MOV A,CHPCON<br>ANL A,#80H                                                       | ;CHPENR = 87H, CHPCON WRITE ENABLE.<br>;CHPENR = 59H, CHPCON WRITE ENABLE.                                                   |
|------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|
| CJNE A,#80H,UPDATE_64K                                                                                                 | ;CHECK F04KBOOT MODE ?                                                                                                       |
| MOV CHPCON,#03H<br>MOV CHPENR,#00H                                                                                     | ;CHPCON = 03H, ENABLE IN-SYSTEM PROGRAMMING.<br>;DISABLE CHPCON WRITE ATTRIBUTE                                              |
| MOV TCON,#00H<br>MOV TMOD,#01H<br>MOV IP,#00H<br>MOV IE,#82H<br>MOV R6,#FEH<br>MOV R7,#FFH<br>MOV TL0,R6<br>MOV TH0,R7 | ;TCON = 00H ,TR = 0 TIMER0 STOP<br>;TMOD = 01H ,SET TIMER0 A 16BIT TIMER<br>;IP = 00H<br>;IE = 82H, TIMER0 INTERRUPT ENABLED |
| MOV TCON,#10H<br>MOV PCON,#01H                                                                                         | ;TCON = 10H,TR0 = 1,GO<br>;ENTER IDLE MODE                                                                                   |

UPDATE\_64K:

| MOV CHPENR,#00H | ;DISABLE CHPCON WRITE-ATTRIBUTE                                 |
|-----------------|-----------------------------------------------------------------|
| MOV TCON,#00H   | ;TCON = 00H ,TR = 0 TIM0 STOP                                   |
| MOV IP,#00H     | ;IP = 00H                                                       |
| MOV IE,#82H     | ;IE = 82H,TIMER0 INTERRUPT ENABLED                              |
| MOV TMOD,#01H   | ;TMOD = 01H ,MODE1                                              |
| MOV R6,#3CH     | ;SET WAKE-UP TIME FOR ERASE OPERATION, ABOUT 15ms.<br>DEPENDING |

;ON USER'S SYSTEM CLOCK RATE.

#### MOV R7,#B0H MOV TL0,R6 MOV TH0,R7

ERASE\_P\_4K:

| MOV SFRCN,#22H | ;SFRCN(C7H) = 22H ERASE 64K            |
|----------------|----------------------------------------|
| MOV TCON,#10H  | ;TCON = 10H,TR0 = 1,GO                 |
| MOV PCON,#01H  | ;ENTER IDLE MODE( FOR ERASE OPERATION) |



, \* BLANK CHECK

MOV SFRCN,#0H ;READ 64KB APROM MODE MOV SFRAH,#0H ;START ADDRESS = 0H MOV SFRAL,#0H MOV R6,#FBH ;SET TIMER FOR READ OPERATION, ABOUT 1.5us. MOV R7,#FFH

BLANK\_CHECK\_LOOP:

MOV TL0,R6 MOV TH0,R7

| SETB TR0      | ;ENABLE TIMER 0  |
|---------------|------------------|
| MOV PCON,#01H | ;ENTER IDLE MODE |
| MOV A,SFRFD   | ;READ ONE BYTE   |

CJNE A,#FFH,BLANK\_CHECK\_ERROR INC SFRAL ;NEXT ADDRESS MOV A,SFRAL JNZ BLANK\_CHECK\_LOOP INC SFRAH MOV A,SFRAH CJNE A,#0H,BLANK\_CHECK\_LOOP ;END ADDRESS=FFFFH JMP PROGRAM\_64KROM

BLANK\_CHECK\_ERROR:

MOV P1,#F0H MOV P3,#F0H JMP \$

\* RE-PROGRAMMING 64KB APROM BANK

PROGRAM\_64KROM:

| MOV DPTR,#0H                                                                                             | ;THE ADDRESS OF NEW ROM CODE                                                                                                               |
|----------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|
| MOV R2,#00H                                                                                              | ;TARGET LOW BYTE ADDRESS                                                                                                                   |
| MOV R1,#00H                                                                                              | ;TARGET HIGH BYTE ADDRESS                                                                                                                  |
| MOV DPTR,#0H<br>MOV SFRAH,R1<br>MOV SFRCN,#21H<br>MOV R6,#0CH<br>MOV R7,#FEH<br>MOV TL0,R6<br>MOV TH0,R7 | ;EXTERNAL SRAM BUFFER ADDRESS<br>;SFRAH, TARGET HIGH ADDRESS<br>;SFRCN(C7H) = 21 (PROGRAM 64K)<br>;SET TIMER FOR PROGRAMMING, ABOUT 150us. |



PROG\_D\_64K: ;SFRAL(C4H)= LOW BYTE ADDRESS MOV SFRAL,R2 MOVX A.@DPTR READ DATA FROM EXTERNAL SRAM BUFFER MOV SFRFD,A ;SFRFD(C6H) = DATA IN MOV TCON,#10H ;TCON = 10H,TR0 = 1,GO MOV PCON,#01H ;ENTER IDLE MODE( PRORGAMMING) INC DPTR INC R2 CJNE R2,#0H,PROG\_D\_64K INC R1 MOV SFRAH, R1 CJNE R1,#0H,PROG\_D\_64K \*\*\*\*\* \* VERIFY 64KB APROM BANK \*\*\*\*\*\* MOV R4.#03H ;ERROR COUNTER MOV R6,#FBH ;SET TIMER FOR READ VERIFY, ABOUT 1.5us. MOV R7,#FFH MOV TL0,R6 MOV TH0,R7 ;The start address of sample code MOV DPTR,#0H MOV R2,#0H ;Target low byte address MOV R1,#0H ;Target high byte address MOV SFRAH, R1 ;SFRAH, Target high address MOV SFRCN,#00H ;SFRCN = 00 (Read ROM CODE) READ\_VERIFY\_64K: ;SFRAL(C4H) = LOW ADDRESS MOV SFRAL, R2 ;TCON = 10H,TR0 = 1,GO MOV TCON,#10H MOV PCON,#01H INC R2 MOVX A,@DPTR INC DPTR CJNE A, SFRFD, ERROR\_64K CJNE R2,#0H,READ\_VERIFY\_64K INC R1 MOV SFRAH, R1 CJNE R1,#0H,READ\_VERIFY\_64K ;\* PROGRAMMING COMPLETLY, SOFTWARE RESET CPU \*\*\*\*\*\*\* \*\*\*\*\*\* MOV CHPENR,#87H ;CHPENR = 87H MOV CHPENR,#59H ;CHPENR = 59H MOV CHPCON,#83H ;CHPCON = 83H, SOFTWARE RESET. ERROR\_64K: DJNZ R4, UPDATE\_64K ; IF ERROR OCCURS, REPEAT 3 TIMES. ;IN-SYSTEM PROGRAMMING FAIL, USER'S PROCESS TO DEAL WITH IT.







 Headquarters
 No. 4, Creation Rd. III,
 I

 Science-Based Industrial Park,
 I

 Hsinchu, Taiwan
 I

 TEL: 886-3-5770066
 I

 FAX: 886-3-5792766
 I

 http://www.winbond.com.tw/
 Voice & Fax-on-demand: 886-2-27197006

 Taipei Office

 11F, No. 115, Sec. 3, Min-Sheng East Rd.,

 Taipei, Taiwan

 TEL: 886-2-27190505

 FAX: 886-2-27197502

Winbond Electronics (H.K.) Ltd. Rm. 803, World Trade Square, Tower II, 123 Hoi Bun Rd., Kwun Tong, Kowloon, Hong Kong TEL: 852-27513100 FAX: 852-27552064 Winbond Electronics North America Corp. Winbond Memory Lab. Winbond Microelectronics Corp. Winbond Systems Lab. 2727 N. First Street, San Jose, CA 95134, U.S.A. TEL: 408-9436666 FAX: 408-5441798

Note: All data and specifications are subject to change without notice.