# μPD7514 4-BIT, SINGLE-CHIP CMOS MICROCOMPUTER WITH LCD CONTROLLER/DRIVER ### **Description** The $\mu$ PD7514 is a 4-bit single-chip microcomputer with a 4-bit ALU, a 4K $\times$ 8-bit program memory (ROM), a 256 $\times$ 4-bit data memory (RAM), an 8-bit serial interface, a programmable 8-bit timer/event counter, an LCD controller/driver, and 31 general purpose I/O lines. The LCD controller/driver supervises all of the timing required by 32 segment drivers and 4 common drivers, for biplexed/triplexed LCD (1/2 bias method) or triplexed/quadriplexed LCD (1/3 bias method). The instruction set includes transfer and increment/decrement instructions to directly address memory, memory bit manipulation instructions, test instructions for bit test and data comparison, memory reference instructions with automatic register increment/decrement functions, table look-up instructions, load instructions with a string effect, and multi-branch instructions. The µPD7514 allows the organization of any system with the least additional circuitry. It is suited for the following applications: - Telephones - Personal radio equipment - Automobile equipment (electric) - · High-grade electronic calculators - · Electronic games - VCRs #### **Features** - 92 powerful instructions - Instruction cycle 5 μs at 400 kHz, 5 V - □ Interrupts - 2 external: INT0, INT1 - 2 internal: INTT (timer/event counter) INTS (serial interface) - Programmable 8-bit timer/event counter - Time base count operation - External event count operation - ☐ 8-bit serial interface (three serial clocks) - □ LCD controller/driver - Static method - Biplexed/triplexed LCD (1/2 bias method) - Triplexed/quadriplexed LCD (1/3 bias method) - Common outputs (strobe): 4 lines (COM<sub>0</sub>-COM<sub>3</sub>) - Segment outputs (data): 32 lines (S<sub>0</sub>-S<sub>31</sub>) - ☐ Standby operation - Stop and halt modes - ☐ I/O ports - 4-bit input port (P0<sub>0</sub>/INT0, P0<sub>1</sub>/<del>SCK</del>, P0<sub>2</sub>/SO, P0<sub>3</sub>/SI) - Strobed 4-bit I/O port (P10-P13) - 3-bit output port (P20/PSTB, P21/PTOUT, P22) - 4-bit output port (P3<sub>0</sub>-P3<sub>3</sub>) - 4-bit I/O ports (P4<sub>0</sub>-P4<sub>3</sub>, P5<sub>0</sub>-P5<sub>3</sub>, P6<sub>0</sub>-P6<sub>3</sub>, P7<sub>0</sub>-P7<sub>3</sub>) - ☐ On-chip RC oscillator for system clock - ☐ Crystal oscillator input pins - □ CMOS technology - □ Low power consumption - ☐ Single power supply (2.7 V to 6.0 V) # **Ordering Information** | Part No. | Package Type | Max Frequency<br>of Operation | |-------------|-------------------------|-------------------------------| | μPD7514G-12 | 80-pin plastic miniflat | 500 kHz | # **Pin Configuration** #### Pin Identification | No. | Symbol | Function | |-------------------------------|-----------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------| | 1, 2, 79, 80 | P4 <sub>0</sub> -P4 <sub>3</sub> | 1 / 0 port 4 | | 3, 4 | X1, X2 | Crystal clock | | 5-7 | V <sub>LC1</sub> -V <sub>LC3</sub> | LCD bias voltage input | | 8–11 | COM <sub>0</sub> -COM <sub>3</sub> | LCD common output | | 12-22, 24-32,<br>34-41, 43-46 | S <sub>0</sub> -S <sub>31</sub> | LCD segment output | | 33 | V <sub>DD</sub> | Power supply positive | | 47 | INT1 | External interrupt input | | 48 | RESET | Reset input | | 49, 50 | CL1, CL2 | System clock | | 51-54 | P7 <sub>0</sub> -P7 <sub>3</sub> | 1/0 port 7 | | 55<br>56<br>57 | P2 <sub>2</sub><br>P2 <sub>1</sub> /PTOUT<br>P2 <sub>0</sub> /PSTB | 3-bit output port 2. PTOUT is the timer F / F output. $\overline{PSTB}$ is the strobe output | | 58-61 | P1 <sub>0</sub> -P1 <sub>3</sub> | 1 / 0 port 1 | | 62, 63, 65, 66 | P3 <sub>0</sub> -P3 <sub>3</sub> | 1/0 port 3 | | 64 | VSS | Ground | | 67<br>68<br>69<br>70 | P0 <sub>3</sub> /SI<br>P0 <sub>2</sub> / <u>S0</u><br>P0 <sub>1</sub> /SCK<br>P0 <sub>0</sub> /INT0 | 4-bit input port 0. Serial input. Serial output. Serial clock I / 0. Interrupt request input. | | 71-74 | P6 <sub>0</sub> -P6 <sub>3</sub> | 1/0 port 6 | | 75-78 | P5 <sub>0</sub> -P5 <sub>3</sub> | 1/0 port 5 | #### Status of Unused Pins | Name | Pin Connection | |----------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------| | CL2 | Open | | X1 | V <sub>SS</sub> | | X2 | Open | | INT1<br>PO <sub>0</sub> / INT0 | V <sub>SS</sub> | | P0 <sub>1</sub> /SCK<br>P0 <sub>2</sub> /S0<br>P0 <sub>3</sub> /S1<br>P1 <sub>0</sub> -P1 <sub>3</sub> | V <sub>SS</sub> or V <sub>DD</sub> | | P2 <sub>0</sub> / PSTB<br>P2 <sub>1</sub> / PTOUT<br>P2 <sub>2</sub><br>P3 <sub>0</sub> -P3 <sub>3</sub> | Open | | P4 <sub>0</sub> -P4 <sub>3</sub><br>P5 <sub>0</sub> -P5 <sub>3</sub><br>P6 <sub>0</sub> -P6 <sub>3</sub><br>P7 <sub>0</sub> -P7 <sub>3</sub> | Input mode: V <sub>SS</sub> or V <sub>DD</sub><br>Output mode: Open | | S <sub>0</sub> -S <sub>31</sub><br>COM <sub>0</sub> -COM <sub>3</sub><br>V <sub>LC1</sub> -V <sub>LC3</sub> | Open | #### **Pin Functions** # P00-P03 (Port 0) This is the 4-bit input port 0. The pins also operate as the interrupt input (INT0/P0<sub>0</sub>), serial clock I/O ( $\overline{SCK}/P0_1$ ), and serial data output ( $\overline{SO}/P0_2$ ) and input ( $\overline{SI}/P0_3$ ). # P10-P13 (Port 1) This is the 4-bit I/O port 1. Data on these lines is loaded into the accumulator by execution of a port input instruction (IP, IP1, IPL). The contents of the accumulator are output by the execution of a port output instruction (OP, OPL). Port 1 does not have an output latch. When a port output instruction is executed, the strobe signal, which is used for latching output data externally, is automatically output from PSTB. The PSTB signal is suitable for data output to memory or peripheral circuits requiring write strobe signals. Port 1 is usually held high impedance, and is driven for output with a port output instruction. # P20-P22 (Port 2) This is the three-state 3-bit latched output port 2. Following RESET, these pins become high impedance. When port 1 is outputting data, P2 $_0$ operates as the write strobe output (P2 $_0$ /PSTB). P2 $_1$ is the output (P2 $_1$ /PTOUT) for the timer flip-flop signal (TOUT). # P30-P33 (Port 3) This is the 4-bit latched output port 3. On RESET, the contents of the output latches become undefined and the output goes high impedance. # P40-P43 (Port 4), P50-P53 (Port 5) Ports 4 and 5 are both 4-bit latched I/O ports. Ports 5 and 4 can be treated as a pair, and can input or output 8-bit data (by an IP54 or OP54 instruction) between the accumulator and memory (addressed by the HL register). A RESET or input instruction will place these ports in input mode (high impedance). On RESET, the output latch contents become undefined. If data is input to an I/O port just after changing it from output to input mode, data on the line at the execution of the first input instruction may be unstable. Accordingly, the first input data just after the modification should be ignored. Executing the input instruction again will insure the data is stable. # P60-P63 (Port 6) This is the 4-bit latched I/O port 6. Each line can be set as an input or output using the port 6 mode register ( $PM_3-PM_0$ ). Port 6 performs data I/O to and from the accumulator in 4-bit units. An output instruction will cause the output latches to latch the contents of the accumulator. Then the contents of the output latch at the bit position that the PMR designates as being in the output mode are output from the pins via the output buffers. The other pins are high impedance (input). # P70-P73 (Port 7) This is the 4-bit latched I/O port 7. An input instruction reads port data into the accumulator. An output instruction latches and outputs the accumulator contents. A RESET or input instruction will place port 7 in input mode (high impedance). # INTO (Interrupt 0) This input is the rising-edge-triggered external interrupt. It has a Schmidt-trigger input in order to decrease noise. Setting bit 3 of the shift mode register (SM<sub>3</sub>) low level selects INTS; setting it high selects INTO. INTO can be used in both stop and halt modes. # INT1 (Interrupt 1) INT1 is the rising-edge-triggered external interrupt input. #### X1, X2 (Crystal Clock) X1 and X2 are the crystal connection pins for the count clock generator. An external clock may be input to X1 directly, in which case X2 must be open. #### CL1, CL2 (System Clock) CL1 and CL2 are the resistor and capacitor connection pins for the system clock generator. An external clock may be input to CL1 directly, in which case CL2 must be open. #### S<sub>0</sub>-S<sub>31</sub> (Segment) These segment signal outputs directly drive the LCD segment lines. They are used for biplexed/triplexed LCD (1/2 bias method) and triplexed/quadriplexed LCD (1/3 bias method). #### COM<sub>0</sub>-COM<sub>3</sub> (Common) These outputs directly drive common (backplane) LCD lines via the following strobe signals: - ½ bias method: biplexed (COM<sub>0</sub>, COM<sub>1</sub>), triplexed (COM<sub>0</sub>-COM<sub>2</sub>) - ½ bias method: triplexed (COM<sub>0</sub>-COM<sub>2</sub>), quadriplexed (COM<sub>0</sub>-COM<sub>3</sub>) # V<sub>LC1</sub>, V<sub>LC2</sub>, V<sub>LC3</sub> (LCD Power Supply) These pins are the LCD bias voltage supply. Based on applied voltages to these pins, the on-chip LCD controller/driver generates segment and common signals to the LCD. The bias voltage configuration for the ½ bias method is different from that for the ⅓ bias method. #### RESET A high level input to this pin resets the $\mu$ PD7514. #### **VDD** Positive power supply. #### VSS Ground. # **Block Diagram** # **Absolute Maximum Ratings** $T_{\Delta} = 25$ °C | 1A - 23 G | | |------------------------------------------------------------|----------------------------------| | Supply voltage, V <sub>DD</sub> | - 0.3 V to +7 V | | Input voltage, V <sub>I</sub> | -0.3 V to V <sub>DD</sub> +0.3 V | | Output voltage, V <sub>0</sub> | -0.3 V to V <sub>DD</sub> +0.3 V | | Output current high, I <sub>OH</sub><br>Per pin | – 5 mA | | Total, all output ports | - 50 mA | | Output current low, I <sub>OL</sub><br>Per pin | 15 mA | | Total, Ports 0, 4, 5, 6, P3 <sub>0</sub> , P3 <sub>1</sub> | 40 mA | | Total, Ports 1, 2, 7, P3 <sub>2</sub> , P3 <sub>3</sub> | 40 mA | | Operating temperature, T <sub>OPT</sub> | -10°C to +70°C | | Storage temperature, T <sub>STG</sub> | -65°C to +150°C | Comment: Exposing the device to stresses above those listed in Absolute Maximum Ratings could cause permanent damage. The device is not meant to be operated under conditions outside the limits described in the operational sections of the specification. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. #### **DC Characteristics** $T_A = -10$ °C to +70 °C, $V_{DD} = 2.7$ V to 6 V | | | Limits | | | | Test | |-----------------------------------------|-------------------|-----------------------|-----|---------------------|------|-------------------------------------------------------------------------| | Parameter | Symbol | Min | Тур | Max | Unit | Conditions | | Input voltage<br>high | V <sub>IH1</sub> | 0.7 V <sub>DD</sub> | | V <sub>DD</sub> | ٧ | Except X1, CL1,<br>RES, INTO, INT1,<br>SI, SCK | | | V <sub>IH2</sub> | 0.8 V <sub>DD</sub> | | V <sub>DD</sub> | ٧ | RES, INTO, INT1,<br>SI, SCK | | | V <sub>IH3</sub> | V <sub>DD</sub> ~0.5 | | $V_{DD}$ | ٧ | X1, CL1 | | Input voltage low | V <sub>IL1</sub> | 0 | | 0.3 V <sub>DD</sub> | V | Except X1, CL1,<br>RES, INTO, INT1,<br>SI, SCK | | | V <sub>IL2</sub> | 0 | | 0.2 V <sub>DD</sub> | ٧ | RES <u>, IN</u> TO, INT1,<br>SI, SCK | | | V <sub>IL3</sub> | 0 | | 0.5 | ٧ | X1, CL1 | | Output voltage<br>high | V <sub>OH</sub> | V <sub>DD</sub> - 1.0 | 1 | | V | $V_{DD} = 4.5 \text{ to } 6.0 \text{ V};$<br>$I_{OH} = -1.0 \text{ mA}$ | | | | V <sub>DD</sub> - 0.5 | 5 | | ٧ | $I_{OH} = -100 \mu A$ | | Output voltage low | V <sub>OL</sub> | | | 0.4 | ٧ | $V_{DD} = 4.5 \text{ to } 6.0 \text{ V};$<br>$I_{OL} = 1.6 \text{ mA}$ | | | | | | 0.5 | ٧ | $I_{0L} = 400 \mu A$ | | Input leakage<br>current high | I <sub>LIH1</sub> | | | 3 | μΑ | V <sub>I</sub> = V <sub>DD</sub> except X1,<br>CL1 | | | I <sub>LIH2</sub> | · | | 10 | μΑ | V <sub>I</sub> = V <sub>DD</sub> ; X1, CL1 | | Input leakage<br>current low | <sup>†</sup> UL1 | | | -3 | μΑ | $V_1 = 0 V$ except X1, CL1 | | | I <sub>LIL2</sub> | | | -10 | μΑ | X1, CL1 | | Output leakage<br>current high /<br>low | I <sub>LOH</sub> | | | 3 | μΑ | $V_0 = V_{DD}$ | | | LOL | | | -3 | μΑ | V <sub>0</sub> = 0 V | # DC Characteristics (cont) $T_A = -10$ °C to +70 °C, $V_{DD} = 2.7$ V to 6 V | | | | Limits | | | Test | |-----------------------------|------------------|-----|--------|------|------|-------------------------------------------------------------------------------------------------------------------------| | Parameter | Symbol | Min | Тур | Max | Unit | Conditions | | Common output<br>impedance | R <sub>COM</sub> | | 3 | 5 | kΩ | V <sub>DD</sub> =4.5 to 6.0 V | | | | | 5 | 15 | kΩ | | | Segment output<br>impedance | R <sub>S</sub> | | 15 | 20 | kΩ | V <sub>DD</sub> =4.5 to 6.0 V | | | | | 20 | 60 | kΩ | | | Supply current | l <sub>DD1</sub> | | 600 | 1800 | μΑ | Operating mode $V_{DD}=5 V \pm 10\%$ ; $R=39 k\Omega \pm 2\%$ ; $C=33 pF \pm 5\%$ | | | | | 70 | 210 | μΑ | Operating mode $V_{DD}=3 V \pm 10\%$ ; $R=160 k\Omega \pm 2\%$ ; $C=33 pF \pm 5\%$ | | | I <sub>DD2</sub> | | 300 | 900 | μΑ | Halt mode $X1=0 \text{ V};$ $V_{DD}=5 \text{ V } \pm 10\%;$ $R=39 \text{ k}\Omega \pm 2\%;$ $C=33 \text{ pF } \pm 5\%$ | | | | | 35 | 100 | μА | Halt mode $X1=0 \text{ V};$ $V_{DD}=3 \text{ V } \pm 10\%;$ $R=160 \text{ k}\Omega \pm 2\%;$ $C=33 \text{ pF } \pm 5\%$ | | | I <sub>DD3</sub> | | 1.0 | 20 | μΑ | Stop mode<br>X1=0 V;<br>V <sub>DD</sub> =5 V ± 10% | | | | | 0.3 | 10 | μΑ | Stop mode $X1=0 \text{ V};$ $V_{DD}=3 \text{ V } \pm 10\%$ | # Capacitance $T_A = 25$ °C; $V_{DD} = 0$ V | | | Limits | | | | Test | |----------------------|-----------------|--------|-----|---------|----|------------| | Parameter | Symbol | Min | Тур | Typ Max | | Conditions | | Input<br>capacitance | CI | | | 15 | рF | (Note 1) | | Output capacitance | C <sub>0</sub> | | | 15 | pF | (Note 1) | | I/O capacitance | C <sub>IO</sub> | | | 15 | pF | (Note 1) | (1) $f_C = 1 MHz$ . Return unmeasured pins to 0 V. # **AC Characteristics** $T_A = -10$ °C to +70 °C, $V_{DD} = 3$ V to 6 V | | | Limits | | | | Test | |-----------------------------------------------------|--------------------|--------|-----|-----|------|--------------------------------------------------------------------------------------------------------------------------------------------------------| | Parameter | Symbol | Min | Тур | Max | Unit | Conditions | | System clock oscillation (CL1, CL2) | f <sub>cc</sub> | 300 | 400 | 500 | kHz | $C = 33 \text{ pF} \pm 5\%,$<br>$ \Delta C / ^{\circ}C \le 60 \text{ ppm}$<br>$R = 39 \text{ kQ} \pm 2\%,$<br>$V_{DD} = 5 \text{ V} \pm 10\%$ | | | | 75 | 100 | 120 | kHz | $C = 33 \text{ pF} \pm 5\%$ ,<br>$ \Delta C / ^{\circ}C \le 60 \text{ ppm}$<br>$R = 160 \text{ k}\Omega \pm 2\%$ ,<br>$V_{DD} = 3 \text{ V} \pm 10\%$ | | System clock<br>input frequency | f <sub>C</sub> | 10 | | 510 | kHz | V <sub>DD</sub> = 4.5 V to<br>6.0 V, Duty = 50% | | (CL1) | | 10 | | 150 | kHz | Duty = 50% | | CL1 input rise<br>time | t <sub>CR</sub> | | | 0.2 | μS | | | CL1 input fall<br>time | t <sub>CF</sub> | | | 0.2 | μS | | | CL1 input pulse<br>width high | t <sub>CH</sub> | 0.9 | | 50 | μs | V <sub>DD</sub> -4.5 V to<br>6.0 V | | | | 3.2 | | 50 | μS | | | CL1 input pulse<br>width low | t <sub>CL</sub> | 0.9 | | 50 | μS | $V_{DD} = 4.5 \text{ V to}$<br>6.0 V | | | | 3.2 | | 50 | μS | | | Count clock<br>oscillation<br>frequency (X1,<br>X2) | f <sub>xx</sub> | 25 | 32 | 50 | kHz | C1 = 20 pF<br>C2 = 30 pF<br>R = 220 k $\Omega$<br>(Note 1) | | Count clock input frequency | f <sub>X</sub> | 0 | | 500 | kHz | V <sub>DD</sub> = 4.5 to 6.0 V<br>Duty = 50% | | (X1) | | 0 | | 150 | kHz | | | X1 input rise<br>time | t <sub>XR</sub> | | | 0.2 | μS | | | X1 input fall time | t <sub>XF</sub> | | | 0.2 | μS | | | X1 input pulse<br>width high | txH | 0.9 | | | μS | $V_{DD} = 4.5 \text{ V to}$<br>6.0 V | | | | 3.2 | | | μS | $V_{DD} = 2.7 \text{ V}$ | | X1 input pulse<br>width low | t <sub>XL</sub> | 0.9 | | | μS | $V_{DD} = 4.5 \text{ V to}$<br>6.0 V | | | | 3.2 | | | μS | $V_{DD} = 2.7 V$ | | Port 1 output set up time to | - t <sub>PST</sub> | (2) | | | μs | V <sub>DD</sub> =4.5 V to<br>6.0 V | | PSTB† | | (3) | | | μS | | | Port 1 output<br>hold after PSTB | t <sub>STP</sub> | 0.1 | | | μS | V <sub>DD</sub> =4.5 V to<br>6.0 V | | | | 0.1 | | | μs | - | | | | | Limits | | | Test | |--------------------------------------|--------------------|------|--------|------|------|-------------------------------------------| | Parameter : | Symbol | Min | Тур | Max | Unit | Conditions | | PSTB pulse<br>width low | t <sub>STL</sub> | (2) | | | ns | V <sub>DD</sub> = 4.5 V to<br>6.0 V | | | | (3) | | | μS | | | SCK cycle time | t <sub>KCY</sub> | 3.0 | | | μS | Input V <sub>DD</sub> = 4.5 V<br>to 6.0 V | | | | 4.0 | | | μS | Output | | | | 8.0 | | | μS | Input | | | | 13.0 | | | μS | Output | | SCK pulse width<br>high | t <sub>KH</sub> | 1.3 | | | μS | Input V <sub>DD</sub> =4.5 \<br>to 6.0 V | | | | 1.8 | | | μS | Output | | | | 3.8 | | • | μS | Input | | | | 6.3 | | | μS | Output | | SCK pulse width | t <sub>KL</sub> | 1.3 | | | μS | Input V <sub>DD</sub> =4.5 V<br>to 6.0 V | | | | 1.8 | | | μS | Output | | | | 3.8 | | | μS | Input | | | | 6.3 | | | μS | Output | | SI set-up time<br>(to SCK†) | t <sub>SIK</sub> | 300 | | | ns | | | SI hol <u>d time</u><br>(after SCK†) | t <sub>KSI</sub> | 450 | | | ns | | | SO output delay time (after | t <sub>KS0</sub> | | | 850 | ns | V <sub>DD</sub> = 4.5 V to<br>6.0 V | | SCK↓) | | | | 1200 | ns | | | INTO pulse<br>width high | t <sub>IOH</sub> | 10 | | | μS | | | INTO pulse<br>width low | t <sub>IOL</sub> | 10 | | | μS | | | INT1 pulse width high | t <sub>I1H</sub> | (4) | | | μS | | | INT1 pulse width<br>low | ı t <sub>I1L</sub> | (4) | | | μS | | | RESET pulse<br>width high | t <sub>RSH</sub> | 10 | | | μS | | | RESET pulse width low | t <sub>RSL</sub> | 10 | | | μS | - | - (1) See recommended clock circuit on next page. - (2) $1/2 f_{CC} 0.8 \text{ or } 1/2 f_{C} 0.8$ - (3) $1/2 \, f_{CC} = 2.0 \, \text{or} \, 1/2 \, f_{C} = 2.0$ - (4) $2/f_{cc}$ or $2/f_{c}$ #### Recommended Clock Circuit # **AC Timing Test Points** ## **Data Retention Characteristics** $T_A = -10$ °C to +70°C | | | | Limite | 1 | | Test | |-----------------------------------------------|-------------------|----------------------------|--------|---------------------------|------|-----------------------| | Parameter | Symbol | Min | Тур | Max | Unit | Conditions | | Data retention<br>supply voltage | V <sub>DDDR</sub> | 2.0 | | | ٧ | | | Data retention<br>supply current | DDDR | | 0.3 | 10 | μΑ | V <sub>DDDR</sub> =2V | | Data retention<br>RESET input<br>voltage high | V <sub>IHDR</sub> | 0.9 ×<br>V <sub>DDDR</sub> | | V <sub>DDDR</sub><br>+0.2 | ٧ | | | RESET set-up<br>time | t <sub>SRS</sub> | 0 | · | | ns | | | RESET hold time | tHRS | 0 | | | ns | | # **Timing Waveforms** ### **Data Retention Mode Timing** # **Clock Timing** # Serial Transfer Timing #### **Timing Waveforms (cont)** #### Strobe OutputTiming #### Interrupt Input Timing #### **RESET Input Timing** # **Functional Description** #### **Program Counter (PC)** This 12-bit binary counter, shown in figure 1, holds the address of the current instruction in program memory. When an instruction executes, the PC increments by the number of bytes in the instruction. RESET clears the PC to 0. Figure 1. Program Counter Structure #### Stack Pointer (SP) This 8-bit register (SP7-SP0) stores the top address of the data memory area used as a LIFO stack. The SP decrements when a call (CALL, CALT) or a push (PSHDE, PSHHL) instruction executes, and at an interrupt generation. It increments when a return (RT, RTS, RTPSW) or POP (POPDE, POPHL) instruction executes. #### **Program Memory (ROM)** This 4,096-word × 8-bit mask-programmable ROM stores programs and table data and is addressed by the PC. ROM address locations are from 000H to FFFH. Fixed locations are allocated to the RESET and interrupt start addresses, and table areas of the LHLT and CALT instructions. See figure 2. Figure 2. Program Memory Map # **General Purpose Registers** Registers D, E, H, and L operate in units of 4 bits, or they form the 8-bit pair registers DE, DL, and HL for use as a data pointer (D or H is the upper-order 4 bits). See figure 3. Pair register HL can perform the functions of automatic increment (+1) and automatic decrement (-1) for the L register only. The L register is also used to specify I/O ports and mode registers when the I/O instruction (OPL, IPL) is executed. Figure 3. General-Purpose Register Configuration # Data Memory (RAM) This 256-word × 4-bit static RAM stores processing data and display data. It also operates with the accumulator to process data in 8-bit units. There are three types of data memory addressing: - Direct addressing is made by the second byte of the instruction. - Register indirect addressing is made indirectly by the contents of the register pair designated by an instruction - Stack indirect addressing is made by the contents of the SP. RAM resides at addresses 00H-FFH. Thirty-two of these locations (00H-1FH) are allocated for the LCD display data area. When display data is written to 00H-1FH, the LCD controller/driver reads it and generates an LCD drive signal. Address locations 00H-1FH cannot be used as stack area. See figure 4. Figure 4. Data Memory Map Addresses 20H-FFH in data memory can be used as a stack area at execution of a call or return instruction (CALL, CALT, RT, RTS, RTPSW), a push/pop instruction (PSHDE, PSHHL, POPDE, POPHL), or at an interrupt occurrence. At the execution of a call instruction or an interrupt occurrence, the contents of the PC and PSW are stored in the stack. At the execution of a push instruction, the contents of DE or HL are stored in the stack. The data is stored in the stack as shown in figure 5. Figure 5. Stack Contents after Call, Interrupt, or Push ### Accumulator (A) The accumulator is a 4-bit register. (See figure 6.) Various arithmetic/logical operations are done mainly by the accumulator. Operating with the data memory addressed by the pair register HL, data processing may be done in 8-bit units (higher-order bits in the accumulator and lower-order bits in the data memory). Figure 6. Accumulator Configuration # Arithmetic Logic Unit (ALU) The ALU is a 4-bit arithmetic logic circuit that performs such processes as binary addition, arithmetic/logical operation, comparison, and rotation. # **Program Status Word (PSW)** The program status word consists of two skip flags $(SK_1, SK_0)$ and a carry flag (C). (See figure 7.) These are stored in the stack area upon execution of a call instruction (CALL, CALT) or at an interrupt occurrence; they are restored by an RTPSW instruction. At RESET, $SK_1$ and $SK_0$ are cleared to 0, and C is undefined. Figure 7. Structure of Program Status Word #### **System Clock Generator Circuit** This circuit consists of an RC oscillator circuit and a half-frequency divider circuit, as shown in figure 8. The RC oscillator circuit is controlled by an external resistor (R) and capacitor (C) connected to CL1 and CL2. An external clock can be input to CL1 without using an RC circuit. CL2 should be left open, in which case the RC oscillator circuit merely operates as an inverted buffer. In stop mode, the RC oscillator circuit and the half-frequency divider circuit stop, thereby stopping the output of CL and \$\phi\$, respectively. In halt mode, the half-frequency divider circuit stops (\$\phi\$), but CL continues to be supplied. With an external clock, when the device is in standby mode, the CL1 input clock becomes CL via an inverted buffer; CL continues to be supplied. In this case, both standby modes stop only the half-frequency divider (\*). #### **Count Clock Generator Circuit** This crystal oscillator circuit is fed either by the crystal connected to X1 and X2 or by an external clock from X1, in which case it operates as an inverted buffer. Output from this circuit (X) is sent to the clock control circuit to become a count pulse (CP) for the timer/event counter either directly, or after being frequency-divided. The frequency of X equals the crystal oscillation frequency of the X1 external clock. This circuit is unaffected by standby mode. See figure 9. #### **Clock Control Circuit** The clock control circuit consists of a 4-bit clock mode register ( $CM_3$ – $CM_0$ ), prescalers 1, 2, 3, and multiplexers. (See figure 10.) The circuit accepts both the system clock generator circuit output (CL) and the count clock generator circuit output (X). The clock mode register selects a clock source and prescaler designation. By so doing, the clock control circuit supplies a count pulse (CP) to the timer/event counter, and the LCD clock source (LCD CL) to the LCD controller/driver. Figure 9. Count Clock Generator Circuits Figure 10. Clock Control Circuit A code is sent to the clock mode register by transferring the contents of the accumulator with an OP or OPL instruction. Bits CM<sub>2</sub>-CM<sub>0</sub> specify a clock source and frequency of the timer-out signal. When CM<sub>3</sub> is high, TOUT is output via PTOUT. CM<sub>0</sub> selects a clock source of LCD CL' and a frequency. See table 1. Table 1. Clock Mode Register | CM <sub>2</sub> | CM <sub>1</sub> | CMo | Count Pulse Selection | |-----------------|-----------------|-----|-----------------------| | 0 | 0 | 0 | CL × 1/256 | | 0 | 0 | 1 | X × 1/64 | | 0 | 1 | 0 | Х | | 0 | 1 | 1 | X | | 1 | 0 | 0 | CL × 1/32 | | 1 | 0 | 1 | X × 1/8 | | 1 | 1 | 0 | Prohibited | | 1 | 1 | 1 | Prohibited | | CM <sub>3</sub> | Output Control of TOUT | | |-----------------|------------------------------|--| | 0 | Output Prohibited | | | 1 | TOUT→P2 <sub>1</sub> / PTOUT | | | CM <sub>O</sub> | LCD CL' | | |-----------------|------------|--| | 0 | CL × 1/256 | | | 1 | X × 1/64 | | #### **Timer/Event Counter** This counter consists of an 8-bit count register, an 8-bit modulo register, an 8-bit comparator, and a timer flip flop (F/F), as shown in figure 12. The 8-bit register, a binary upcounter that increments at every input of the counter pulse (CP), is cleared to 0 by the execution of a TIMER instruction, RESET input, or a coincidence signal from the comparator. The 8-bit modulo register determines the count register's maximum count. Its contents are set by the TAM-MOD instruction. It is initialized to FFH by RESET. The 8-bit comparator compares the contents of the count and modulo registers; it outputs the timer interrupt signal (INTT) one CP after they are found to be coincident. Figure 11. Timer/Event Counter Configuration #### Serial Interface The serial interface consists of an 8-bit shift register, a 4-bit shift mode register (figure 12) and a 3-bit octal counter, as shown in figure 13. This interface performs serial data I/O, which is controlled by the serial clock (SCK). At the falling edge of SCK, the MSB of the shift register (bit 7) is output via the SO line. At the next rising edge of SCK, the register's contents shift one bit and the data on SI is loaded into the LSB. The 3-bit counter counts each SCK, generates an internal interrupt (INTS) at every count of 8 clocks (at the end of a 1-byte serial data transfer), and sets the interrupt request flag (INTO/S RQF). Figure 12. Format of Shift Mode Register Figure 13. Serial Interface Block Diagram #### LCD Controller/Driver This controller/driver directly drives an LCD with static, 1/2 bias voltage (biplexed, triplexed) and 1/3 bias voltage (triplexed, quadriplexed) configurations. Thirty-two segment lines (S0–S31) and 4 common lines (COM0–COM3) serve as the LCD driver outputs. See tables 2 and 3, and figure 14. To supply the proper voltage to the segment and common lines, supply the voltages listed in table 4 to pins $V_{LC1}$ , $V_{LC2}$ , and $V_{LC3}$ . See also figure 15. **Table 2. Maximum Segment Number** | Bias | Multiplexing | COM Lines | Maximum Segment Number | |------|--------------|---------------|-------------------------------| | 1/2 | biplexed | COM0, 1 | 64 (32 Segments × 2 Commons) | | 1/2 | triplexed | COM0, 1, 2 | 96 (32 Segments × 3 Commons) | | 1/3 | triplexed | COM0, 1, 2 | 96 (32 Segments × 3 Commons) | | 1/3 | quadriplexed | COM0, 1, 2, 3 | 128 (32 Segments × 4 Commons) | #### Note: In the following cases, LCD driving waveform stops operation and DC potential is applied between LCD electrodes. This will considerably reduce the life span of the LCD. | LCD Clock Source | Primary Causes | |----------------------------|----------------------------------------------| | CL Channel | 1. STOP instruction is executed | | 0 (System Clock) | <ol><li>External clock is stopped.</li></ol> | | X Channel<br>(Count Clock) | External clock is stopped. | **Table 3. Display Mode Register** | | | | | | CM | 0=0 | MC | 0=1 | |-----------------|-----------------|-----|--------------|-----------------|---------|--------------------|---------|--------------------| | DM <sub>3</sub> | DM <sub>2</sub> | DMo | Multiplexing | Bias<br>Voltage | LCD CL | Frame<br>Frequency | LCD CL | Frame<br>Frequency | | | | 0 | Quadriplexed | | | CL/1024 | | X256 | | | 0 | 1 | Triplexed | 1/3 | CL/256 | CL/768 | X / 164 | X192 | | 0 | | 0 | Biplexed | | CL/512 | CL/1024 | X / 128 | X256 | | | 1 | 1 | Triplexed | 1/2 | | CL/1536 | | X384 | | | | 0 | Quadriplexed | | | CL/2048 | X/128 | X512 | | | 0 | 1 | Triplexed | 1/3 | CL/512 | CL/1536 | | X584 | | 0 | - | 0 | Biplexed | | | CL/2048 | | X1512 | | | 1 | 1 | Triplexed | 1/2 | CL/1024 | CL/3072 | X/256 | X768 | | DM <sub>1</sub> | Display output control | DM <sub>1</sub> | Display output control | |-----------------|---------------------------------|-----------------|------------------------| | 0 | T0 deselect all segments signal | 1 | To enable display outs | ### Table 4. LCD Supply Voltage | Pin Name | 1/2 Blas | 1/3 Bias | |------------------|-----------------------------------------|-----------------------------------------| | V <sub>LC1</sub> | V <sub>DD</sub> -(1/2) V <sub>LCD</sub> | V <sub>DD</sub> -(1/3) V <sub>LCD</sub> | | V <sub>LC2</sub> | V <sub>DD</sub> -(1/2) V <sub>LCD</sub> | V <sub>DD</sub> -(2/3) V <sub>LCD</sub> | | V <sub>LC3</sub> | V <sub>DD</sub> -V <sub>LCD</sub> | V <sub>DD</sub> -V <sub>LCD</sub> | Figure 14. LCD Controller/DriverBlock Diagram Figure 15. Configuration of LCD Power Supply by Voltage Dividing Method ### Interrupt Function There are two external (INT0, INT1) and two internal (INTT, INTS) interrupts. Interrupt INT0 and pin $P0_0$ share one line; figure 12 shows how to select between these. When INT0 is selected, either INT0 or INTS may be specified. The interrupt process (interrupt address and priority) for INT0 and INTS is the same. See table 5 and figure 16. Interrupt Enable Register (IE2-IE0). This register permits or inhibits individual interrupt requests of INTT, INTO/S and INT1; it allows the interrupt if the respective bit of each interrupt is set to 1, and inhibits the interrupt if 0. See figure 17. Figure 16. Interrupt Controller Block Diagram Table 5. Source of Interrupts | Interrupt | Int/Ext | Priority | Interrupt Address | |------------------------------------------------------------|---------|----------|-------------------| | INTT<br>(coincidence signal<br>from timer / event counter) | Int | 1 | 10H (16) | | INTO<br>(interrupt signal<br>from PO <sub>O</sub> pin) | Ext | 2 | 20H (32) | | INTS<br>(transfer end signal<br>from serial interface) | Int | 2 | 20H (32) | | INT1<br>(interrupt signal<br>from INT1 pin) | Ext | 3 | 30H (48) | Figure 17. Format of Interrupt Enable Register Interrupt Master Enable F/F (IME). This F/F permits or inhibits the acceptance of all interrupts (INTT, INTO, INTS, and INT1); after accepting an interrupt, it is reset to inhibit subsequent interrupts. The F/F is set by the El 0 instruction to permit all interrupts not individually disabled, or it is reset by the Dl 0 instruction to inhibit all interrupts. In either case, the interrupt enable register is unaffected. Typical Interrupts. Figure 18 is an example of the interrupt process for the INT1 interrupt. Figure 18. Typical Interrupt Process Flow # Standby Function Two standby modes, stop and halt, are provided to reduce power consumption during a program standby state. The STOP and HALT instructions select these modes. In standby mode, program execution ceases and the contents of data memory and all internal registers are held. The shift register and timer/event counter still operate. A RESET or interrupt generation releases standby mode; if an interrupt request flag is set, stop/halt mode cannot be set in spite of the STOP/HALT instruction execution. Consequently, when setting standby mode when there is a possibility of a request flag being set, it is necessary to have the interrupt request flag reset either by processing the interrupt in advance or by executing a SKI instruction. Differences between stop and halt modes are shown in table 6. The main difference lies in that RC oscillation output (CL) either stops (stop mode), or does not stop (halt mode), when the system clock is being supplied by RC oscillation. Table 6. Comparing Stop and Halt Modes | Mode | Instruction | CL | 0 | x | CPU | SIO | CNT | interrupt used for release | |------|-------------|----|---|---|-----|-----|-----|----------------------------| | Stop | STOP | Х | Х | 0 | Х | * | * | INTT, INTO/S | | Halt | HALT | 0 | X | 0 | Х | • | 0 | INTT, INTO/S,<br>INT1 | #### Note: - 0 Operation possible - \* Operation possible with a mode selected - X Operation disabled #### **Reset Function** A high level RESET input initializes the $\mu$ PD7514. The sequence of events is as follows: - (1) The PC is cleared to 0. - (2) PSW flags SK1 and SK0 are cleared to 0. - (3) The timer/event counter as reset as follows: Count register = 00H Modulo register = FFH Timer out F/F = 0 - (4) The clock control circuit is reset as follows: Clock mode register (CM<sub>3</sub>-CM<sub>0</sub>) is cleared to 0 CP = LCD CL' = CL × ½256 TOUT is disabled. Prescalers 1, 2, 3 = 0 - (5) Shift mode register (SM<sub>3</sub>-SM<sub>0</sub>) is cleared to 0. Serial interface shift operation stops. Port 0 is placed in input mode (high impedance). INTS is selected for the interrupt source of INTO/S. - (6) Display mode register (DM<sub>3</sub>-DM<sub>0</sub>) is cleared to 0. ¹/s bias, quadriplexed Frame frequency = CL/1024, LCD drive deselected - (7) Interrupt control circuit becomes as follows: Interrupt request flags = 0 Interrupt master enable F/F = 0 Interrupt enable register = 0 All pending interrupts cancelled. All interrupts disabled. - (8) Port 6 mode register (PM3-PM0) is cleared to 0. - (9) All output buffers of ports 0-7 are turned off, and become high impedance, I/O ports are set to input mode. - (10) The contents of data memory and the following registers are undefined: Stack pointer (SP) Stack pointer (SF) Accumulator Carry flag (C) General-purpose registers (D, E, H, L) Output latch of each port Shift register After RESET, program execution starts from address 00H. The contents of each register must be initialized as needed. **Power-On-Reset Circuit.** The simplest example is shown in figure 19. Figure 19. Power-On-Reset Circuit #### **Operating Characteristics** # **Operating Characteristics (cont)** # **Operating Characteristics (cont)** # Differences Between the $\mu \text{PD7514},\, \mu \text{PD7508},$ and $\mu \text{PD7503}$ The $\mu$ PD7514 integrates the features of the $\mu$ PD7508 and the strengthened LCD controller/driver of the $\mu$ PD7503. Differences are shown in table 7. Table 7. Difference Between μPD7514, μPD7508, and μPD7503 | μΡΟΙ | 303 | | | |--------------------------------------------|------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------| | | μ <b>PD7514</b> | μ <b>PD7508C/</b> G | μ <b>PD7503Q</b> | | On-chip RAM | 256×4 | 226×4 | 224×4 | | Input ports | Port 0 (PO <sub>0</sub> -PO <sub>3</sub> ) | Port 0 (P0 <sub>1</sub> -P0 <sub>3</sub> )<br>Port 1 (P1 <sub>1</sub> -P1 <sub>3</sub> ) | Port 0<br>(P0 <sub>1</sub> P0 <sub>3</sub> )<br>Port 1<br>(P1 <sub>1</sub> P1 <sub>3</sub> ) | | Output ports | Port 2 (P2 <sub>0</sub> -P2 <sub>2</sub> ) | Port 2 (P2 <sub>0</sub> -P2 <sub>3</sub> ) | | | I / O ports | Port 1 (P1 <sub>0</sub> -P1 <sub>3</sub> )<br>Port 7 (P7 <sub>0</sub> -P7 <sub>3</sub> ) | Port 1 (P1 <sub>0</sub> -P1 <sub>3</sub> )<br>Port 7 (P7 <sub>0</sub> -P7 <sub>3</sub> ) | _ | | Number of ports | 31 | 32 | 23 | | LCD controller /<br>driver<br>Multiplexing | Biplexed<br>Triplexed<br>Quadriplexed | _ | Triplexed<br>Quadriplexed | | LCD controller /<br>driver<br>Segments | 32 | | 24 | | Package | 80-pin flat | 40-pin DIP /<br>52-pin flat | 64-pin flat |