

DATASHEET

## UJ4SC075018L8S



| Part Number    | Package | Marking     |
|----------------|---------|-------------|
| UJ4SC075018L8S | MO-229  | UJ4SC075018 |



### Silicon Carbide (SiC) Cascode JFET -EliteSiC, Power N-Channel, TOLL, 750 V, 18 mohm

Rev B, January 2025

### Description

The UJ4SC075018L8S is a 750V,  $18m\Omega$  G4 SiC FET. It is based on a unique 'cascode' circuit configuration, in which a normally-on SiC JFET is co-packaged with a Si MOSFET to produce a normally-off SiC FET device. The device's standard gate-drive characteristics allows use of off-the-shelf gate drivers hence requiring minimal re-design when replacing Si IGBTs, Si superjunction devices or SiC MOSFETs. Available in the space-saving MO-229 package which enables automated assembly, this device exhibits ultra-low gate charge and exceptional reverse recovery characteristics, making it ideal for switching inductive loads and any application requiring standard gate drive.

#### Features

- On-resistance  $R_{DS(on)}$ : 18m $\Omega$  (typ)
- Operating temperature: 175°C (max)
- Excellent reverse recovery: Q<sub>rr</sub> = 128nC
- Low body diode V<sub>ESD</sub>: 1.14V
- Low gate charge: Q<sub>G</sub> = 37.8nC
- + Threshold voltage  $V_{G(th)}$ : 4.8V (typ) allowing 0 to 15V drive
- Low intrinsic capacitance
- ESD protected, HBM class 2
- MO-229 package for faster switching, clean gate waveforms

### **Typical applications**

- Solid state relays and circuit-breakers
- Line rectification and active-bridge rectification circuits in AC/DC front-ends
- EV charging
- PV inverters
- Switch mode power supplies
- Power factor correction modules
- Motor drives
- Induction heating





### **Maximum Ratings**

| Parameter                                   | Symbol               | Test Conditions               | Value      | Units |
|---------------------------------------------|----------------------|-------------------------------|------------|-------|
| Drain-source voltage                        | V <sub>DS</sub>      |                               | 750        | V     |
| Cata course voltage                         | V <sub>GS</sub> –    | DC                            | -20 to +20 | V     |
| Gate-source voltage                         | V GS                 | AC (f > 1Hz)                  | -25 to +25 | V     |
| Continuous drain current <sup>1</sup>       | Ι <sub>D</sub>       | T <sub>C</sub> < 118°C        | 53         | А     |
| Pulsed drain current <sup>2</sup>           | I <sub>DM</sub>      | T <sub>C</sub> = 25°C         | 208        | А     |
| Single pulsed avalanche energy <sup>3</sup> | E <sub>AS</sub>      | L=15mH, I <sub>AS</sub> =3.6A | 97.2       | mJ    |
| SiC FET dv/dt Ruggedness                    | dv/dt <sub>rug</sub> | $V_{DS}$ <500V                | 200        | V/ns  |
| Power dissipation                           | P <sub>tot</sub>     | T <sub>C</sub> = 25°C         | 349        | W     |
| Maximum junction temperature                | T <sub>J,max</sub>   |                               | 175        | °C    |
| Operating and storage temperature           | TJ, TSTG             |                               | -55 to 175 | °C    |
| Reflow soldering temperature                | T <sub>solder</sub>  | reflow MSL 1                  | 260        | °C    |

1. Limited by bondwires

2. Pulse width  $t_p$  limited by  $T_{J,max}$ 

3. Starting T<sub>J</sub> = 25°C

### **Thermal Characteristics**

| Parameter                            | Symbol          | Test Conditions | Value |      |      | Units |
|--------------------------------------|-----------------|-----------------|-------|------|------|-------|
|                                      | Symbol          | Test Conditions | Min   | Тур  | Max  | Onits |
| Thermal resistance, junction-to-case | $R_{\theta JC}$ |                 |       | 0.33 | 0.43 | °C/W  |

### QOULO



### Electrical Characteristics (T<sub>J</sub> = +25°C unless otherwise specified)

### **Typical Performance - Static**

| Parameter                      | Symbol              | Test Conditions                                                            | Value |     |     | Units |
|--------------------------------|---------------------|----------------------------------------------------------------------------|-------|-----|-----|-------|
| Parameter                      | Symbol              | lest Conditions                                                            | Min   | Тур | Max | Units |
| Drain-source breakdown voltage | BV <sub>DS</sub>    | V <sub>GS</sub> =0V, I <sub>D</sub> =1mA                                   | 750   |     |     | V     |
|                                |                     | V <sub>DS</sub> =750V,<br>V <sub>GS</sub> =0V, T <sub>J</sub> =25°C        |       | 1.3 | 45  |       |
| Total drain leakage current    | I <sub>DSS</sub>    | V <sub>DS</sub> =750V,<br>V <sub>GS</sub> =0V, T <sub>J</sub> =175°C       |       | 20  |     | μΑ    |
| Total gate leakage current     | I <sub>GSS</sub>    | V <sub>DS</sub> =0V, T <sub>J</sub> =25°C,<br>V <sub>GS</sub> =-20V / +20V |       | 4.7 | 20  | μΑ    |
|                                |                     | V <sub>GS</sub> =12V, I <sub>D</sub> =50A,<br>T <sub>J</sub> =25°C         |       | 18  | 23  |       |
| Drain-source on-resistance     | R <sub>DS(on)</sub> | V <sub>GS</sub> =12V, I <sub>D</sub> =50A,<br>T <sub>J</sub> =125°C        |       | 29  |     | mΩ    |
|                                | V                   | V <sub>GS</sub> =12V, I <sub>D</sub> =50A,<br>T <sub>J</sub> =175°C        |       | 37  |     | 1     |
| Gate threshold voltage         | V <sub>G(th)</sub>  | V <sub>DS</sub> =5V, I <sub>D</sub> =10mA                                  | 4     | 4.8 | 6   | V     |
| Gate resistance                | R <sub>G</sub>      | f=1MHz, open drain                                                         |       | 4.5 |     | Ω     |

### Typical Performance - Reverse Diode

| Deveneter                                     | Symbol               | Test Conditions                                                                          | Value |      |      | - Units |
|-----------------------------------------------|----------------------|------------------------------------------------------------------------------------------|-------|------|------|---------|
| Parameter                                     | Symbol               | Test Conditions                                                                          | Min   | Тур  | Max  | Units   |
| Diode continuous forward current <sup>1</sup> | ا <sub>s</sub>       | T <sub>C</sub> < 118°C                                                                   |       |      | 53   | А       |
| Diode pulse current <sup>2</sup>              | I <sub>S,pulse</sub> | T <sub>C</sub> =25°C                                                                     |       |      | 208  | Α       |
| Formula valda en                              | M                    | V <sub>GS</sub> =0V, I <sub>S</sub> =20A,<br>T <sub>J</sub> =25°C                        |       | 1.14 | 1.46 |         |
| Forward voltage                               | $V_{FSD}$            | V <sub>GS</sub> =0V, I <sub>S</sub> =20A,<br>T <sub>J</sub> =175°C                       |       | 1.35 |      | V       |
| Reverse recovery charge                       | Q <sub>rr</sub>      | $V_{DS}$ =400V, I <sub>S</sub> =50A,<br>$V_{GS}$ =-0V, R <sub>G</sub> =50 $\Omega$       |       | 128  |      | nC      |
| Reverse recovery time                         | t <sub>rr</sub>      | di/dt=1500A/µs,<br>T_=25°C                                                               |       | 26.4 |      | ns      |
| Reverse recovery charge                       | Q <sub>rr</sub>      | V <sub>DS</sub> =400V, I <sub>S</sub> =50A,<br>V <sub>GS</sub> =-0V, R <sub>G</sub> =50Ω |       | 138  |      | nC      |
| Reverse recovery time                         | t <sub>rr</sub>      | di/dt=1500A/µs,<br>T_=150°C                                                              |       | 28   |      | ns      |





### Typical Performance - Dynamic

| Devenue deve                                 | C. makes I           | Test Canditians                                                                                                                                                                                                         | Value |      |     | Units     |  |
|----------------------------------------------|----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|------|-----|-----------|--|
| Parameter                                    | Symbol               | Test Conditions                                                                                                                                                                                                         | Min   | Тур  | Max | Units     |  |
| Input capacitance                            | C <sub>iss</sub>     |                                                                                                                                                                                                                         |       | 1414 |     |           |  |
| Output capacitance                           | C <sub>oss</sub>     | - V <sub>DS</sub> =400V, V <sub>GS</sub> =0V -                                                                                                                                                                          |       | 118  |     | pF        |  |
| Reverse transfer capacitance                 | C <sub>rss</sub>     | I-IUUKHZ                                                                                                                                                                                                                |       | 2    |     |           |  |
| Effective output capacitance, energy related | C <sub>oss(er)</sub> | $V_{DS}=0V$ to 400V,<br>$V_{GS}=0V$                                                                                                                                                                                     |       | 150  |     | pF        |  |
| Effective output capacitance, time related   | C <sub>oss(tr)</sub> | $V_{DS}=0V$ to 400V,<br>$V_{GS}=0V$                                                                                                                                                                                     |       | 280  |     | pF        |  |
| C <sub>OSS</sub> stored energy               | E <sub>oss</sub>     | V <sub>DS</sub> =400V, V <sub>GS</sub> =0V                                                                                                                                                                              |       | 12   |     | μJ        |  |
| Total gate charge                            | $Q_{G}$              | $V_{-} = 400 V_{-} = 500$                                                                                                                                                                                               |       | 37.8 |     |           |  |
| Gate-drain charge                            | $Q_{GD}$             | $\begin{array}{c c} V_{GS} = 0V & \\ \hline V_{DS} = 0V \ to \ 400V, \\ V_{GS} = 0V & \\ \hline V_{DS} = 400V, \ V_{GS} = 0V & \\ \hline V_{DS} = 400V, \ I_D = 50A, \\ V_{GS} = 0V \ to \ 15V & \\ \hline \end{array}$ |       | 8    |     | nC        |  |
| Gate-source charge                           | $Q_{GS}$             |                                                                                                                                                                                                                         |       | 11.8 |     |           |  |
| Turn-on delay time                           | t <sub>d(on)</sub>   | · · · · · · · · · · · · · · · · · · ·                                                                                                                                                                                   |       | 13.6 |     | -<br>- ns |  |
| Rise time                                    | t <sub>r</sub>       | V <sub>DS</sub> =400V, I <sub>D</sub> =50A,<br>Gate Driver = 0V to +15V,                                                                                                                                                |       | 26.4 |     |           |  |
| Turn-off delay time                          | $t_{d(off)}$         | · · · ·                                                                                                                                                                                                                 |       | 134  |     | 115       |  |
| Fall time                                    | t <sub>f</sub>       |                                                                                                                                                                                                                         |       | 18.4 |     |           |  |
| Turn-on energy                               | E <sub>ON</sub>      | ,                                                                                                                                                                                                                       |       | 234  |     |           |  |
| Turn-off energy                              | $E_{OFF}$            |                                                                                                                                                                                                                         |       | 216  |     | μJ        |  |
| Total switching energy                       | E <sub>TOTAL</sub>   |                                                                                                                                                                                                                         |       | 450  |     |           |  |
| Turn-on delay time                           | t <sub>d(on)</sub>   | Note 4,                                                                                                                                                                                                                 |       | 13   |     |           |  |
| Rise time                                    | t <sub>r</sub>       | 50 5                                                                                                                                                                                                                    |       | 31   |     |           |  |
| Turn-off delay time                          | t <sub>d(off)</sub>  | · · · ·                                                                                                                                                                                                                 |       | 136  |     | ns        |  |
| Fall time                                    | t <sub>f</sub>       | Turn-off $R_{G,EXT}$ =50 $\Omega$                                                                                                                                                                                       |       | 18.4 |     | 1         |  |
| Turn-on energy                               | E <sub>ON</sub>      | Inductive Load,<br>FWD: same device with                                                                                                                                                                                |       | 272  |     |           |  |
| Turn-off energy                              | E <sub>OFF</sub>     | $V_{GS} = 0V, R_G = 50\Omega,$                                                                                                                                                                                          |       | 258  |     | μJ        |  |
| Total switching energy                       | E <sub>TOTAL</sub>   | T <sub>J</sub> =150°C                                                                                                                                                                                                   |       | 530  |     |           |  |

4. Measured with the half-bridge mode switching test circuit in Figure 23.

### QOUND



### **Typical Performance Diagrams**



< 250µs



Figure 1. Typical output characteristics at  $T_1 = -55^{\circ}$ C, tp Figure 2. Typical output characteristics at  $T_1 = 25^{\circ}$ C, tp < 250µs



Figure 3. Typical output characteristics at T<sub>J</sub> = 175°C, tp Figure 4. Normalized on-resistance vs. temperature at < 250µs



 $V_{GS}$  = 12V and  $I_D$  = 50A







Figure 5. Typical drain-source on-resistances at  $V_{\rm GS}$  = 12V

Figure 6. Typical transfer characteristics at  $V_{DS}$  = 5V



Figure 7. Threshold voltage vs. junction temperature at  $V_{\text{DS}}$  = 5V and  $I_{\text{D}}$  = 10mA



Figure 8. Typical gate charge at  $V_{\text{DS}}$  = 400V and  $I_{\text{D}}$  = 50A





Spice

Models

Contact

Learn

More

Buy Online

FET-Jet Calculato

.....

Figure 9. 3rd quadrant characteristics at  $T_J = -55^{\circ}C$ 

Figure 10. 3rd quadrant characteristics at  $T_J = 25^{\circ}C$ 



Figure 11. 3rd quadrant characteristics at  $T_J = 175^{\circ}C$ 



Figure 12. Typical stored energy in  $C_{OSS}$  at  $V_{GS}$  = 0V

### QOLAD



Figure 13. Typical capacitances at f = 100kHz and  $V_{GS}$  = 0V



1







Figure 16. Maximum transient thermal impedance

# DC Drain Current, I<sub>D</sub> (A) 20 10



Spice

Models

Contact

Learn

More

Buy Online

FET-Jet

Calculato

60

50

40



Figure 17. Safe operation area at  $T_c = 25^{\circ}C$ , D = 0, Parameter t<sub>p</sub>



Spice

Models

Contact

Learn

More

Buy Online

FET-Jet

Calculato

.....

Figure 18. Reverse recovery charge Qrr vs. junction temperature at Vds = 400V



Figure 19. Clamped inductive switching energy vs. drain Figure 20. Clamped inductive switching turn-on energy current at  $V_{DS}$  = 400V and  $T_J$  = 25°C



vs.  $R_{G,EXT_ON}$  at  $V_{DS}$  = 400V and  $I_D$  = 50A





Figure 21. Clamped inductive switching turn-off energy vs.  $R_{G\_EXT\_OFF}$  at  $V_{DS}$  = 400V and  $I_{D}$  = 50A



Figure 22. Clamped inductive switching energy vs. junction temperature at  $V_{DS}$  = 400V and  $I_D$  = 50A



Figure 23. Schematic of the half-bridge mode switching test circuit. Note, a bus RC snubber ( $R_s = 2.5\Omega$ ,  $C_s=100$ nF) is used to reduce the power loop high frequency oscillations.



### **Applications Information**

SiC FETs are enhancement-mode power switches formed by a high-voltage SiC depletion-mode JFET and a low-voltage silicon MOSFET connected in series. The silicon MOSFET serves as the control unit while the SiC JFET provides high voltage blocking in the off state. This combination of devices in a single package provides compatibility with standard gate drivers and offers superior performance in terms of low on-resistance ( $R_{DS(on)}$ ), output capacitance ( $C_{oss}$ ), gate charge ( $Q_G$ ), and reverse recovery charge ( $Q_{rr}$ ) leading to low conduction and switching losses. The SiC FETs also provide excellent reverse conduction capability eliminating the need for an external anti-parallel diode.

Like other high performance power switches, proper PCB layout design to minimize circuit parasitics is strongly recommended due to the high dv/dt and di/dt rates. An external gate resistor is recommended when the FET is working in the diode mode in order to achieve the optimum reverse recovery performance. For more information on SiC FET operation, see www.unitedsic.com.

A snubber circuit with a small  $R_{(G)}$ , or gate resistor, provides better EMI suppression with higher efficiency compared to using a high  $R_{(G)}$  value. There is no extra gate delay time when using the snubber circuitry, and a small  $R_{(G)}$  will better control both the turn-off  $V_{(DS)}$  peak spike and ringing duration, while a high  $R_{(G)}$  will damp the peak spike but result in a longer delay time. In addition, the total switching loss when using a snubber circuit is less than using high  $R_{(G)}$ , while greatly reducing  $E_{(OFF)}$  from mid-to-full load range with only a small increase in  $E_{(ON)}$ . Efficiency will therefore improve with higher load current. For more information on how a snubber circuit will improve overall system performance, visit the UnitedSiC website at www.unitedsic.com

#### Important notice

The information contained herein is believed to be reliable; however, Qorvo makes no warranties regarding the information contained herein and assumes no responsibility or liability whatsoever for the use of the information contained herein. All information contained herein is subject to change without notice. Customers should obtain and verify the latest relevant information before placing orders for Qorvo products. The information contained herein or any use of such information does not grant, explicitly or implicitly, to any party any patent rights, licenses, or any other intellectual property rights, whether with regard to such information itself or anything described by such information. THIS INFORMATION DOES NOT CONSTITUTE A WARRANTY WITH RESPECT TO THE PRODUCTS DESCRIBED HEREIN, AND QORVO HEREBY DISCLAIMS ANY AND ALL WARRANTIES WITH RESPECT TO SUCH PRODUCTS WHETHER EXPRESS OR IMPLIED BY LAW, COURSE OF DEALING, COURSE OF PERFORMANCE, USAGE OF TRADE OR OTHERWISE, INCLUDING THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Without limiting the generality of the foregoing, Qorvo products are not warranted or authorized for use as critical components in medical, life-saving, or life-sustaining applications, or other applications where a failure would reasonably be expected to cause severe personal injury or death.



#### PACKAGE OUTLINE









С



<u>Detail A</u>

- Note: 1. All dimensions in millimeters
  - 2. Dimensions does not include Burrs and Mold Flashes

| TO-LL  |          |       |  |  |  |
|--------|----------|-------|--|--|--|
| SYMBOL |          | lue   |  |  |  |
|        | Min      | Max   |  |  |  |
| A      | 2.15     | 2.45  |  |  |  |
| Al     | 1.80     | REF   |  |  |  |
| b      | 0.65     | 0.90  |  |  |  |
| bl     | 9.65     | 9.95  |  |  |  |
| b3     | 1.10     | 1.30  |  |  |  |
| С      | 0.40     | 0.60  |  |  |  |
| D      | 10.18    | 10.58 |  |  |  |
| D1     | 10.88    | 11.28 |  |  |  |
| D2     | 3.15     | 3.45  |  |  |  |
| D4     | 4.40     | 4.70  |  |  |  |
| E      | 9.70     | 10.10 |  |  |  |
| E1     | 7.95     | 8.25  |  |  |  |
| E2     | 0.60     | 0.80  |  |  |  |
| е      | 1.20 BSC |       |  |  |  |
| Н      | 11.48    | 11.88 |  |  |  |
| H1     | 6.80     | 7.10  |  |  |  |
| i      | 0.10     | REF   |  |  |  |
| jl     | 0.46     | REF   |  |  |  |
| j2     | 0.20     | REF   |  |  |  |
| K      | 2.80     | REF   |  |  |  |
| L      | 1.40     | 2.10  |  |  |  |
| LI     | 0.50     | 0.90  |  |  |  |
| L2     | 0.48     | 0.72  |  |  |  |
| L3     | 0.30     | 0.80  |  |  |  |
| Q      | 6.80     | REF   |  |  |  |
| R      | 3.00     | 3.20  |  |  |  |



PART MARKING





#### PACKING TYPE

#### Carrier Tape



<u>Reel</u>



All dimensions in millimeters Quantity per Reel: 2000 units



| TOLL PACKAGE OUTLINE, PART MARKING, TAPE AND REEL SPECIFICATION | Page <b>4</b> of <b>4</b> |
|-----------------------------------------------------------------|---------------------------|
| DS_TOLL                                                         | Rev B                     |

#### DISCLAIMER

The information contained herein is believed to be reliable; however, Qorvo makes no warranties regarding the information contained herein and assumes no responsibility or liability whatsoever for the use of the information contained herein. All information contained herein is subject to change without notice. Customers should obtain and verify the latest relevant information before placing orders for Qorvo products. The information contained herein, or any use of such information does not grant, explicitly or implicitly, to any party any patent rights, licenses, or any other intellectual property rights, whether with regards to such information itself or anything described by such information. THIS INFORMATION DOES NOT CONSTITUTE A WARRANTY WITH RESPECT TO THE PRODUCTS DESCRIBED HEREIN, AND QORVO HEREBY DISCLAIMS ANY AND ALL WARRANTIES WITH RESPECT TO SUCH PRODUCTS WHETHER EXPRESS OR IMPLIED BY LAW, COURSE OF DEALING, COURSE OF PERFORMANCE, USAGE OF TRADE OR OTHERWISE, INCLUDING THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Without limiting the generality of the foregoing, Qorvo products are not warranted or authorized for use as critical components in medical, lifesaving, or life-sustaining applications, or other applications where a failure would reasonably be expected to cause severe personal injury or death.

#### **REVISION HISTORY**

| Revision | Create Date<br>(mm/dd/yyyy) | Description of Change                                            | Initiator of<br>Change |
|----------|-----------------------------|------------------------------------------------------------------|------------------------|
| A        | 10/13/2023                  | Initial Production Release                                       | Glenn Galang           |
| В        | 01/31/2024                  | Corrected device orientation inside carrier tape pocket (Page 3) | Glenn Galang           |
|          |                             |                                                                  |                        |
|          |                             |                                                                  |                        |
|          |                             |                                                                  |                        |
|          |                             |                                                                  |                        |
|          |                             |                                                                  |                        |
|          |                             |                                                                  |                        |

onsemi, ONSEMI, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <u>www.onsemi.com/site/pdf/Patent-Marking.pdf</u>. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and asfety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification. Buyer shall indemnify and hold onsemi and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, cost

#### ADDITIONAL INFORMATION

TECHNICAL PUBLICATIONS: Technical Library: www.onsemi.com/design/resources

Technical Library: www.onsemi.com/design/resources/technical\_documentation onsemi Website: www.onsemi.com

ONLINE SUPPORT: <u>www.onsemi.com/support</u> For additional information, please contact your local Sales Representative at www.onsemi.com/support/sales