



Т

Ν

Q U

The TQ8017 is a non-blocking 16 x 16 digital crosspoint switch capable of data rates greater than 1.25 Gigabits per second per port. Utilizing a fully differential internal data path and PECL I/O, the TQ8017 offers a high data rate with exceptional signal fidelity. The symmetrical switching and noise rejection characteristics inherent in differential logic result in low jitter and signal skew. The TQ8017 is ideally suited for digital video, data communications and telecommunication switching applications.

The non-blocking architecture uses 16 fully independent 16:1 multiplexers (see diagram on page 2), allowing each output port to be independently programmed to any input port. The switch is configured by sequentially loading each multiplexer's 4-bit program latch (OA0:3) with the desired input port address (IA0:3) and enabling the LOAD pin. When complete, the CONFIGURE pin is strobed and all new configurations are simultaneously transferred into the switch multiplexers. Data integrity is maintained on all unchanged data paths.

#### **Electrical Characteristics**

|                                 | Min  | Max  | Units    |
|---------------------------------|------|------|----------|
| Data Rate/port                  | 1.25 |      | Gb/s     |
| Jitter                          |      | 150  | ps pk-pk |
| Channel Propagation Delay       |      | 2000 | ps       |
| Ch-to-Ch Propagation Delay Skew |      | 500  | ps       |
|                                 |      |      |          |

### **TQ8017** 1.25 Gigabit/sec 16x16 Digital PECL Crosspoint Switch



# SWITCHING Products

## Typical output waveform with all channels driven

#### Features

- >20 Gb/s aggregate BW
- 1.25 Gb/s/port NRZ data rate
- Non-blocking architecture
- 500 ps delay match
- Differential PECL-level data I/O; Selectable CMOS/TTLlevel control inputs
- Low jitter and signal skew
- Fully differential data path
- Double-buffered configuration latches
- 132-pin MQFP package
- Single +5V supply

#### **Applications**

- Telecom/Datacom Switching
- Hubs and Routers
- Video Switching

Figure 1. TQ8017 Architecture



#### Table 1. Absolute Maximum Ratings<sup>5</sup>

| Symbol            | Parameter                                                               | Absolute Max. Rating                 | Notes |
|-------------------|-------------------------------------------------------------------------|--------------------------------------|-------|
| T <sub>STOR</sub> | Storage Temperature                                                     | –65° C to +150° C                    |       |
| T <sub>CH</sub>   | Junction (Channel) Temperature                                          | –65° C to +150° C                    | 1     |
| T <sub>C</sub>    | Case Temperature Under Bias                                             | –65° C to +125° C                    | 2     |
| V <sub>CC</sub>   | Supply Voltage                                                          | 0 V to +7 V                          | 3     |
| V <sub>TT</sub>   | Load Termination Supply Voltage                                         | V <sub>CC</sub> to 0 V               | 4     |
| V <sub>IN</sub>   | Voltage Applied to Any PECL Input; Continuous                           | GND –0.5 V to V <sub>CC</sub> +0.5 V |       |
| I <sub>IN</sub>   | Current Into Any PECL Input; Continuous                                 | -1.0 mA to +1.0 mA                   |       |
| V <sub>IN</sub>   | Voltage Applied to Any TTL/CMOS Input; Continuous                       | -0.5 V to V <sub>CC</sub> +0.5 V     |       |
| I <sub>IN</sub>   | Current Into Any TTL/CMOS Input; Continuous                             | -1.0 mA to +1.0 mA                   |       |
| V <sub>OUT</sub>  | Voltage Applied to Any PECL Output                                      | GND –0.5 V to V <sub>CC</sub> +0.5 V | 4     |
| I <sub>OUT</sub>  | Current From Any PECL Output; Continuous                                | -40 mA                               |       |
| PD                | Power Dissipation per Output $P_{OUT} = (GND - V_{OUT}) \times I_{OUT}$ | 50 mW                                |       |

Notes: 1. For die applications. 2.  $T_c$  is measured at case top.

2. 3.

All voltages specified with respect to GND, defined as OV.

4.

Subject to I<sub>OUT</sub> and power dissipation limitations. Absolute maximum ratings, as detailed in this table, are the ratings beyond which the device's performance may be impaired 5. and/or permanent damage to the device may occur.



### TQ8017

#### Table 2. Recommended Operating Conditions<sup>4</sup>

| Symbol            | Parameter                           | Min | Тур                  | Max | Units | Notes |
|-------------------|-------------------------------------|-----|----------------------|-----|-------|-------|
| T <sub>C</sub>    | Case Operating Temperature          | 0   |                      | 85  | °C    | 1,3   |
| V <sub>CC</sub>   | Supply Voltage                      | 4.5 |                      | 5.5 | V     |       |
| V <sub>TT</sub>   | Load Termination Supply Voltage     |     | V <sub>CC</sub> -2.0 |     | V     | 2     |
| R <sub>LOAD</sub> | Output Termination Load Resistance  |     | 50                   |     | Ω     | 2     |
| $\Theta_{JC}$     | Thermal Resistance Junction to Case |     |                      | 7   | °C/W  |       |

 Notes:
 1. T<sub>C</sub> measured at case top. Use of adequate heatsink is required.

 2.
 The V<sub>TT</sub> and R<sub>LOAD</sub> combination is subject to maximum output current and power restrictions.

3. Contact the Factory for extended temperature range applications.

<sup>4.</sup> Functionality and/or adherence to electrical specifications is not implied when the device is subjected to conditions that exceed, singularly or in combination, the operating range specified.

| Signal                    | Name/Level                                            | Description                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |
|---------------------------|-------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| D0 to D15,<br>ND0 to ND15 | Data input true and complement.<br>Differential PECL  | Differential data input ports.                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |
| 00 to 015,<br>NO0 to N015 | Data output true and complement.<br>Differential PECL | Differential data output ports.                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |
| IA0:3                     | Input address. CMOS/TTL                               | Input port selection address that is written into the selected output port program latches (OA0:3).                                                                                                                                                                                                                                                                                                               |  |  |  |
|                           |                                                       | IA3         IA2         IA1         IA0         Input port           0         0         0         0         0           0         0         0         1         1           0         0         1         0         2           :         :         :         :         :           1         1         1         15                                                                                             |  |  |  |
| 0A0:3                     | Output select address.<br>CMOS/TTL                    | Output port selection address. Selects the output port program latches to which the input port selection address (IA0:3) is written.                                                                                                                                                                                                                                                                              |  |  |  |
|                           |                                                       | $\begin{array}{c ccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                                                                                                                                                                                             |  |  |  |
| LOAD                      | CMOS/TTL                                              | Enables the selected output port program latches while set 'high'.<br>Latches the data when set to a 'low' level.                                                                                                                                                                                                                                                                                                 |  |  |  |
| CONFIGURE                 | CMOS/TTL                                              | Transfers the program latches data to the configuration latches and implements the switch changes while set 'high'. Latches the data when set to a 'low' level.                                                                                                                                                                                                                                                   |  |  |  |
| RESET                     | CMOS/TTL                                              | Configures the switch into Broadcast or Pass-Through mode, overwriting<br>existing configurations.<br>Broadcast mode: All output ports are connected to data input port 0. This<br>mode is selected by applying a RESET "high" pulse with CONFIGURE held "low."<br>Pass-through mode: I0 is connected to 00, I1 to 01, etc. This mode is<br>selected by applying a RESET "high" pulse with CONFIGURE held "high." |  |  |  |
| CNTRL LVL                 | Input level control. GND/Open                         | Selects the input levels for the input address (IA0:3), output address (OA0:3), CONFIGURE, LOAD and RESET inputs. Inputs are configured for TTL when tied to GND and CMOS when left unconnected.                                                                                                                                                                                                                  |  |  |  |



SWITCHING Products

| $\mathbf{r}_{\mathbf{a}}$ | Table 4. DC Characteristics <sup>1,2</sup> – Within recommended operating col | conditions, unless otherwise ind | licated. |
|---------------------------|-------------------------------------------------------------------------------|----------------------------------|----------|
|---------------------------|-------------------------------------------------------------------------------|----------------------------------|----------|

| Symbol            | Parameter                               | Min                   | Max                              | Units | Test Cond.                | Notes |
|-------------------|-----------------------------------------|-----------------------|----------------------------------|-------|---------------------------|-------|
| V <sub>IH</sub>   | PECL Input Voltage High                 | V <sub>CC</sub> -1.1  | $V_{CC} - 0.5$                   | V     |                           |       |
| V <sub>IL</sub>   | PECL Input Voltage Low                  | V <sub>TT</sub>       | V <sub>CC</sub> – 1.5            | V     |                           |       |
| I <sub>IH</sub>   | PECL Input Current High                 |                       | +30                              | μA    | $V_{IH} = V_{CC} - 0.7 V$ |       |
| IIL               | PECL Input Current Low                  | -30                   |                                  | μΑ    | $V_{IL} = V_{CC} - 2.0 V$ |       |
| VICM              | PECL Input Common Mode Voltage          | V <sub>CC</sub> – 1.5 | V <sub>CC</sub> -1.1             | V     |                           |       |
| VIDIF             | PECL Input Differential Voltage (pk-pk) | 400                   | 1200                             | mV    |                           |       |
| VIH               | CMOS/TTL Input Voltage High             | 3.5/2.0               | V <sub>CC</sub> /V <sub>CC</sub> | V     |                           | 2     |
| VIL               | CMOS/TTL Input Voltage Low              | 0/0                   | 1.5/0.8                          | V     |                           | 2     |
| I <sub>IH</sub>   | CMOS/TTL Input Current High             |                       | +200                             | μA    | $V_{IH} = V_{CC}$         | 2     |
| IIL               | CMOS/TTL Input Current Low              |                       | -100                             | μA    | $V_{IL} = 0 V$            | 2     |
| V <sub>OCM</sub>  | PECL Output Common Mode                 | V <sub>CC</sub> – 1.5 | V <sub>CC</sub> -1.1             | V     |                           |       |
| V <sub>ODIF</sub> | PECL Output Differential Voltage        | 600                   |                                  | mV    |                           |       |
| V <sub>OH</sub>   | PECL Output Voltage High                | V <sub>CC</sub> -1.0  | $V_{CC} - 0.6$                   | V     |                           |       |
| V <sub>OL</sub>   | PECL Output Voltage Low                 | V <sub>TT</sub>       | V <sub>CC</sub> -1.6             | V     |                           |       |
| I <sub>OH</sub>   | PECL Output Current High                | 20                    | 27                               | mA    |                           |       |
| I <sub>OL</sub>   | PECL Output Current Low                 | 0                     | 8                                | mA    |                           |       |
| I <sub>CC</sub>   | Power Supply Current (+)                |                       | 970                              | mA    |                           |       |

Notes: 1. Test conditions unless otherwise indicated:  $V_{TT} = V_{CC} - 2.0 V$ ,  $R_{LOAD} = 50 \Omega$  to  $V_{TT}$ . 2. Input level is selected by the CNTRL LVL input. Tying CNTRL LVL to GND selects TTL levels, leaving CNTRL LVL OPEN selects CMOS levels.

| Table 5. AC Characteristics <sup>1</sup> – Within recommended | operating conditions, unless otherwise in | dicated. |
|---------------------------------------------------------------|-------------------------------------------|----------|
|---------------------------------------------------------------|-------------------------------------------|----------|

| Symbol           | Parameter                            | Min | Тур | Max  | Units    | Notes |
|------------------|--------------------------------------|-----|-----|------|----------|-------|
|                  | Maximum Data Rate/Port               |     |     | 1.25 | Gb/s     | 1,2   |
|                  | Jitter                               |     |     | 150  | ps pk-pk | 1     |
| T <sub>1</sub>   | Channel Propagation Delay            |     |     | 2000 | ps       | 3     |
| T <sub>2</sub>   | Ch-to-Ch Propagation Delay Skew      |     |     | 500  | ps       |       |
| T <sub>3</sub>   | CONFIG to Data Out (Oi) Delay        |     |     | 5    | ns       |       |
| T <sub>4</sub>   | LOAD Pulse Width                     | 7   |     |      | ns       |       |
| T <sub>5</sub>   | CONFIG Pulse Width                   | 7   |     |      | ns       |       |
| T <sub>6</sub>   | IAi to LOAD High Setup Time          | 0   |     |      | ns       |       |
| T <sub>7</sub>   | LOAD to IAi Low Hold Time            | 3   |     |      | ns       |       |
| T <sub>8</sub>   | OAi to LOAD High Setup Time          | 0   |     |      | ns       |       |
| T <sub>9</sub>   | LOAD to OAi Low Hold Time            | 3   |     |      | ns       |       |
| T <sub>10</sub>  | Load $\uparrow$ to CONFIG $\uparrow$ | 0   |     |      | ns       |       |
| T <sub>11</sub>  | RESET Pulse Width                    | 10  |     |      | ns       |       |
| T <sub>R,F</sub> | Output Rise or Fall Time             |     | 250 | 400  | ps       | 3     |

Notes: 1. Test conditions: V<sub>CC</sub> = 5.0 V; V<sub>TT</sub> = 3.0 V, R<sub>LOAD</sub> = 50 Ω to V<sub>TT</sub>; PECL inputs: V<sub>IH</sub> = 3.9 V; V<sub>IL</sub> = 3.5 V; CMOS inputs: V<sub>IH</sub> = 3.5 V, V<sub>IL</sub> = 1.5 V; PECL outputs: V<sub>OH</sub> ≥ 4.0 V, V<sub>OL</sub> ≤ 3.4 V; PECL inputs rise and fall times ≤ 1 ns; CMOS inputs rise and fall times ≤ 20 ns. A bit error rate of 1E–13 BER or better for 2<sup>23</sup>–1PRBS pattern, jitter and rise/fall times are guaranteed through characterization.
 2. 1.2 Gb/s Non-Return-Zero (NRZ) data equivalent to 600 MHz clock signal.

3. Rise and fall times are measured at the 20% and 80% points of the transition from  $V_{OL}$  max to  $V_{OL}$  min.





Figure 2. Timing Diagram – Switch Configuration

Notes: 1. No data loss on unchanged paths

Figure 3. Timing Diagram – Reset



Notes: 1. LOAD input must remain LOW to insure correct programming of the switch.

- 2. "Broadcast" is defined as data input 0 to all data outputs (0...15).
- 3. "Pass-through" is defined as data input 0 to data output 0, data input 1 to data output 1, etc.



#### **Typical Performance Data**

Figure 4. Data Eye Closure



*Figure 5. Data Eye Closure Time & Amplitude vs Data Rate (typical)* 



Figure 6. RMS Jitter vs. Data Rate (typical)





Figure 5. Package Pinout





Figure 6. Mechanical Dimensions

Bottom View



Top View



Section A-A





TQ8017-Q

1.25 Gb/s 16x16 PECL Crosspoint Switch

#### Additional Information

For latest specifications, additional product information, worldwide sales and distribution locations, and information about TriQuint:

| Web: www.triquint.com | Tel: (503) 615-9000 |
|-----------------------|---------------------|
| Email: sales@tqs.com  | Fax: (503) 615-8900 |

For technical questions and additional information on specific applications:

#### Email: applications@tqs.com

The information provided herein is believed to be reliable; TriQuint assumes no liability for inaccuracies or omissions. TriQuint assumes no responsibility for the use of this information, and all such information shall be entirely at the user's own risk. Prices and specifications are subject to change without notice. No patent rights or licenses to any of the circuits described herein are implied or granted to any third party. TriQuint does not authorize or warrant any TriQuint product for use in life-support devices and/or systems.

Copyright  $\ensuremath{\mathbb{C}}$  1997 TriQuint Semiconductor, Inc. All rights reserved.

Revision 1.1.A November 1997

