

www.ti.com

SLVSBL0B - DECEMBER 2012 - REVISED AUGUST 2013

# High-Voltage Ultralow-Iq Low-Dropout Regulator

Check for Samples: TPS7A6601-Q1, TPS7A6633-Q1, TPS7A6650-Q1, TPS7A6933-Q1, TPS7A6950-Q1

## FEATURES

- Qualified for Automotive Applications
- AEC-Q100 Qualified With the Following Results
  - Device Temperature Grade 1: –40°C to 125°C Ambient Operating Temperature Range
  - Device HBM ESD Classification Level H2
  - Device CDM ESD Classification Level C3B
- 4-V to 40-V Wide Vin Input Voltage Range With up to 45-V Transient
- Output Current 150 mA
- Low Quiescent Current Iq:
  - $2 \mu A$  when EN = Low (Shutdown Mode)
  - 12 µA Typical at Light Loads
- Low ESR Ceramic Output Stability Capacitor (2.2 μF–100 μF)
- 300-mV Dropout Voltage at 150 mA (Typical, V<sub>IN</sub> = 4 V)
- Fixed (3.3-V and 5-V) and Adjustable (1.5-V to 5-V) Output Voltages (Adjustable for TPS7A66xx-Q1 Only)

- Low Input Voltage Tracking
- Integrated Power-On Reset
  - Programmable Reset-Pulse Delay
  - Open-Drain Reset Output
- Integrated Fault Protection
  - Thermal Shutdown
  - Short-Circuit Protection
- Input Voltage Sense Comparator (TPS7A69xx-Q1 Only)
- Packages
  - 8-Pin SOIC-D for TPS7A69xxQ1
  - 8-Pin MSOP-DGN for TPS7A66xx-Q1

### APPLICATIONS

- Qualified for Automotive Applications
- Infotainment Systems With Sleep Mode
- Body Control Modules
- Always-On Battery Applications
  - Gateway Applications
  - Remote Keyless Entry Systems
  - Immobilizers

## DESCRIPTION

The TPS7A66xx and TPS7A69xx are low-dropout linear regulators designed for up to 40-V Vin operations. With only 12-µA quiescent current at no load, they are quite suitable for standby micro control unit systems, especially in automotive applications.

The devices feature integrated short-circuit and overcurrent protection. The devices implement reset delay on power up to indicate the output voltage is stable and in regulation. One can program the delay with an external capacitor. A low-voltage tracking feature allows for a smaller input capacitor and can possibly eliminate the need of using a boost converter during cold-crank conditions.

The devices operate in the -40°C to 125°C temperature range. These features suit the devices well for power supplies in various automotive applications.

#### TYPICAL APPLICATION SCHEMATIC



Figure 1. Hardware-Enable Option



Figure 2. Input-Voltage-Sensing Option

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



www.ti.com



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## ABSOLUTE MAXIMUM RATINGS

over operating free-air temperature range (unless otherwise noted) <sup>(1)</sup>

|                  |                                         | MAX        | UNITS |
|------------------|-----------------------------------------|------------|-------|
| Vin, EN          | Unregulated input <sup>(2)</sup> (3)(4) | 45         | V     |
| Vout             | Regulated output                        | 7          | V     |
| SI               | See (2) (3)                             | Vin        | V     |
| СТ               |                                         | 25         | V     |
| FB, SO, P        | G                                       | Vout       | V     |
| ESD              | Electrostatic Discharge <sup>(5)</sup>  | 4          | kV    |
| TJ               | Operating ambient temperature range     | -40 to 150 | °C    |
| T <sub>stg</sub> | Storage temperature range               | –65 to 150 | °C    |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) All voltage values are with respect to GND

(3) Absolute negative voltage on these pins not to go below -0.3 V

(4) Absolute maximum voltage, withstand 45 V for 200 ms

(5) The human-body model is a 107-pF capacitor discharged through a 1.5-k $\Omega$  resistor into each pin.

## THERMAL INFORMATION

2

|                    | THERMAL METRIC <sup>(1)</sup>                       | TPS7A66xx-Q1  | TPS7A69xx-Q1  |       |
|--------------------|-----------------------------------------------------|---------------|---------------|-------|
|                    |                                                     | MSOP (8 PINS) | SOIC (8 PINS) | UNITS |
| $\theta_{JA}$      | Junction-to-ambient thermal resistance              | 63.4          | 113.2         |       |
| $\theta_{JCtop}$   | Junction-to-case (top) thermal resistance           | 53.0          | 59.6          |       |
| $\theta_{JB}$      | Junction-to-board thermal resistance <sup>(2)</sup> | 37.4          | 23.4          | 00 AM |
| ΨJT                | Junction-to-top characterization parameter          | 3.7           | 12.8          | °C/W  |
| $\Psi_{JB}$        | Junction-to-board characterization parameter        | 37.1          | 52.9          |       |
| θ <sub>JCbot</sub> | Junction-to-case (bottom) thermal resistance        | 13.5          | NA            |       |

For more information about traditional and new thermal metrics, see the *IC Package Thermal Metrics* application report, SPRA953.
 The junction-to-board thermal resistance is obtained by simulating in an environment with a ring cold plate fixture to control the PCB temperature, as described in JESD51-8.

## **RECOMMENDED OPERATING CONDITIONS**

over operating free-air temperature range (unless otherwise noted)

|            |                                      | MIN | MAX | UNITS |
|------------|--------------------------------------|-----|-----|-------|
| Vin        | Unregulated input                    | 4   | 40  | V     |
| EN, SI     |                                      | 0   | 40  | V     |
| СТ         |                                      | 0   | 20  | V     |
| Vout       |                                      | 1.5 | 5.5 | V     |
| PG, SO, FB | Low voltage (I/O)                    | 0   | 5.5 | V     |
| TJ         | Operating junction temperature range | -40 | 150 | °C    |



SLVSBL0B - DECEMBER 2012 - REVISED AUGUST 2013

www.ti.com

### ELECTRICAL CHARACTERISTICS

Vin = 14 V, 1 m $\Omega$  < ESR < 2  $\Omega$ , T<sub>J</sub> = -40°C to 150°C (unless otherwise noted)

|                                                     | PARAMETER                                        | CONDITIONS                                                                                                                                                                      | MIN   | TYP   | MAX       | UNITS     |
|-----------------------------------------------------|--------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------|-----------|-----------|
| SUPPLY V                                            | OLTAGE AND CURRENT(Vin)                          |                                                                                                                                                                                 |       |       |           |           |
| Vin                                                 | Input voltage                                    | Fixed 5-V output, I <sub>OUT</sub> = 1 mA                                                                                                                                       | 5.5   |       | 40        | V         |
|                                                     |                                                  | Fixed 3.3-V output, I <sub>OUT</sub> = 1 mA                                                                                                                                     | 4     |       | 40        | V         |
| I <sub>quiescent</sub>                              | Quiescent current                                | V <sub>IN</sub> = 5.5 V to 40 V, EN = ON, I <sub>OUT</sub> = 0.2 mA                                                                                                             |       | 12    | 20        | μA        |
| I <sub>Sleep</sub>                                  | Input sleep current                              | No load current and EN = OFF                                                                                                                                                    |       |       | 4         | μA        |
| I <sub>EN</sub>                                     | EN pin current                                   | EN = 40 V                                                                                                                                                                       |       |       | 1.0       | μA        |
| Vbg                                                 | Band gap                                         | Reference voltage for FB                                                                                                                                                        | -2%   | 1.223 | 2%        | V         |
| Vin <sub>UVLO</sub>                                 | Undervoltage detection                           | Ramp Vin down until output turns OFF                                                                                                                                            |       |       | 2.6       | V         |
| UVLO <sub>Hys</sub>                                 |                                                  |                                                                                                                                                                                 |       | 1     |           | V         |
|                                                     | NPUT (EN)                                        |                                                                                                                                                                                 |       |       |           |           |
| VIL                                                 | Logic input low level                            |                                                                                                                                                                                 | 0     |       | 0.4       | V         |
| VIH                                                 | Logic input high level                           |                                                                                                                                                                                 | 1.7   |       |           | V         |
|                                                     | ED OUTPUT (Vout)                                 |                                                                                                                                                                                 |       |       |           |           |
|                                                     |                                                  | I <sub>OUT</sub> = 1 mA, T <sub>J</sub> = 25°C                                                                                                                                  | -1%   |       | 1%        |           |
| Vout                                                | Regulated output                                 | $V_{IN} = 6 V \text{ to } 40 V, I_{OUT} = 1 \text{ mA to } 150 \text{ mA}^{(1)}$                                                                                                | -2%   |       | 2%        |           |
| V <sub>line-reg</sub>                               | Line regulation                                  | $V_{IN} = 5.5 \text{ V to } 40 \text{ V}, h_{OUT} = 1 \text{ matter for matter set}$<br>$V_{IN} = 5.5 \text{ V to } 40 \text{ V}, \Delta V_{OUT}, \text{ lout} = 50 \text{ mA}$ | 270   |       | 5         | mV        |
| V <sub>line-reg</sub>                               | Load regulation                                  | $V_{\text{IN}} = 3.5$ V to 40 V, $\Delta V_{\text{OUT}}$ , total = 30 mA                                                                                                        |       |       | 20        | mV        |
| V load-reg                                          |                                                  | $V_{IN} - V_{OUT}$ , $I_{OUT} = 80$ mA                                                                                                                                          |       | 180   | 240       | IIIV      |
|                                                     |                                                  |                                                                                                                                                                                 |       | 300   | 450       |           |
| V <sub>dropout</sub>                                | Dropout voltage                                  | $V_{IN} - V_{OUT}, I_{OUT} = 150 \text{ mA}$ $V_{IN} = 3 \text{ V}, V_{IN} - V_{OUT}, I_{OUT} = 5 \text{ mA}$                                                                   | 12    |       | 450<br>58 | mV        |
|                                                     |                                                  |                                                                                                                                                                                 |       | 27.5  |           |           |
|                                                     | <b>2</b> + + + +                                 | $V_{IN} = 3 V, V_{IN} - V_{OUT}, I_{OUT} = 30 \text{ mA}$                                                                                                                       | 44    | 80    | 145       |           |
| lout                                                | Output current                                   | V <sub>OUT</sub> in regulation                                                                                                                                                  | 0     | 500   | 150       | mA        |
| I <sub>lreg-CL</sub>                                | Output current limit                             | V <sub>OUT</sub> short to ground                                                                                                                                                |       | 500   | 800       | mA        |
|                                                     |                                                  | $V_{IN} = 12 \text{ V}, \text{ I}_{Load} = 10 \text{ mA}, \text{ C}_{OUT} = 2.2 \mu\text{F}$                                                                                    |       |       |           |           |
| PSRR                                                | Power supply ripple rejection <sup>(2)</sup>     | Freq = 100 Hz                                                                                                                                                                   |       | 60    |           | dB        |
|                                                     |                                                  | Freq = 100 kHz                                                                                                                                                                  |       | 40    |           | dB        |
|                                                     | SENSING PRE-WARNING                              |                                                                                                                                                                                 |       |       |           |           |
| V <sub>Slth</sub>                                   | Sense low threshold                              | V <sub>SI</sub> decreasing                                                                                                                                                      | 1.089 | 1.123 | 1.157     | V         |
| V <sub>Slth,hys</sub>                               | Sense threshold hysteresis                       |                                                                                                                                                                                 | 50    | 100   | 150       | mV        |
| V <sub>SOL</sub>                                    | Sense output low voltage                         | (V <sub>SI</sub> $\leq$ 1.06 V, Vin $\geq$ 4 V, R <sub>SO</sub> = 10 k $\Omega$ to V <sub>OUT</sub> )                                                                           |       |       | 0.4       | V         |
| I <sub>SOH</sub>                                    | Sense output leakage                             | $(V_{SO} = 5 \text{ V},  V_{SI} \ge 1.5 \text{ V})$                                                                                                                             |       |       | 1         | μA        |
| I <sub>SI</sub>                                     | Sense input current                              |                                                                                                                                                                                 | -1    | 0.1   | 1         | μA        |
| RESET (P                                            | G)                                               |                                                                                                                                                                                 |       |       |           |           |
| V <sub>OL</sub>                                     | Reset pulled low                                 | I <sub>OL</sub> = 0.5 mA                                                                                                                                                        |       |       | 0.4       | V         |
| I <sub>OH</sub>                                     | Reset pulled Vout through 10-k $\Omega$ resistor | Leakage current                                                                                                                                                                 |       |       | 1         | μA        |
| V <sub>TH-(POR)</sub>                               | Power-on-reset threshold                         | Vout power up set tolerance                                                                                                                                                     | 89.6  | 91.6  | 93.6      | % of Vout |
| V <sub>Thres</sub>                                  | Hysteresis                                       | Vout power down set tolerance                                                                                                                                                   |       | 2     |           | % of Vout |
| RESET DE                                            | ELAY (CT)                                        |                                                                                                                                                                                 |       |       |           |           |
| I <sub>Chg</sub>                                    | Delay-capacitor charging current                 | Rdelay = 0 V                                                                                                                                                                    |       | 1.4   |           | μA        |
| V <sub>th</sub>                                     | Threshold to release nRST high                   |                                                                                                                                                                                 |       | 1     |           | V         |
|                                                     | DR RESET (PG)                                    |                                                                                                                                                                                 |       |       |           |           |
| t <sub>POR</sub>                                    |                                                  | Where C = Delay capacitor value Capacitance C = 100 $nF^{(3)}$                                                                                                                  | 50    | 100   | 180       | ms        |
| t <sub>POR-fixed</sub>                              | Power-on-reset delay                             | No capacitor on pin                                                                                                                                                             | 100   | 290   | 650       | μs        |
|                                                     | Reset deglitch time                              | · · ·                                                                                                                                                                           | 20    | 250   |           | μs        |
| Dealitch                                            | -                                                | 1                                                                                                                                                                               | t     |       |           |           |
| -                                                   | NG TEMPERATURE RANGE                             |                                                                                                                                                                                 |       |       |           |           |
| t <sub>Deglitch</sub><br>OPERATII<br>T <sub>J</sub> | NG TEMPERATURE RANGE Junction temperature        |                                                                                                                                                                                 | -40   |       | 150       | °C        |

(1) Adjustable version with precision external feedback resistor with tolerance of less than  $\pm 1\%$ .

(2) Design information – Not tested, specified by characterization.

(3) This information only will NOT be tested in production and equation will be based as;  $(C \times 1) / 1 \times 10^{-6} = t_{Delay}$  (delay time). Where C = Delay capacitor value. Capacitance C range = 100 pF to 100 nF.

Copyright © 2012-2013, Texas Instruments Incorporated

Submit Documentation Feedback

SLVSBL0B – DECEMBER 2012 – REVISED AUGUST 2013

### TEXAS INSTRUMENTS

www.ti.com

## ELECTRICAL CHARACTERISTICS (continued)

Vin = 14 V, 1 m $\Omega$  < ESR < 2  $\Omega$ , T<sub>J</sub> = -40°C to 150°C (unless otherwise noted)

|                   | PARAMETER                      | CONDITIONS | MIN | TYP | MAX | UNITS |
|-------------------|--------------------------------|------------|-----|-----|-----|-------|
| T <sub>Hyst</sub> | Hysteresis of thermal shutdown |            |     | 20  |     | °C    |



SOIC 8 (TPS7A69xx-Q1)

8 🔲 Vout

7 🗖 so

6 D PG

5 GND

D Package (Top View)

1

2

3

4

Vin 🗌

SI 🗖

NC

ст 🖂

5

www.ti.com

#### SLVSBL0B – DECEMBER 2012 – REVISED AUGUST 2013

#### **DEVICE INFORMATION**



#### **Pin Functions**

| PIN   | Р      | IN NO.     | TYPE | DESCRIPTION                                                                                                                                      |
|-------|--------|------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME  | SOIC-D | MSOP - DGN | ITPE | DESCRIPTION                                                                                                                                      |
| СТ    | 4      | 4          | 0    | Reset-pulse delay adjustment. Connecting this pin via a capacitor to GND                                                                         |
| EN    |        | 2          | I    | Enable pin. Standby state when enable pin becomes lower than threshold                                                                           |
| FB/NC |        | 7          | I    | Feedback pin when using external resistor divider or NC pin when using internal resistor divider                                                 |
| GND   | 5      | 5          | G    | Ground reference                                                                                                                                 |
| NC    | 3      | 3          |      | Not connected pins                                                                                                                               |
| PG    | 6      | 6          | 0    | Output ready. This open-drain pin must connect to Vout via an external resistor. The output voltage going below threshold pulls it down.         |
| SI    | 2      |            | I    | Sense input pin to supervise input voltage. Connect via an external voltage divider connected to Vs and GND                                      |
| SO    | 7      |            | 0    | Sense output. This open-drain pin must connect to Vout via an external resistor. The SI voltage becoming lower than the threshold pulls it down. |
| Vin   | 1      | 1          | Р    | Input power-supply voltage                                                                                                                       |
| Vout  | 8      | 8          | Р    | Output voltage                                                                                                                                   |
|       | —      |            |      | Thermal pad for MSOP-DGN package                                                                                                                 |

SLVSBL0B-DECEMBER 2012-REVISED AUGUST 2013

www.ti.com

INSTRUMENTS

Texas

## FUNCTIONAL BLOCK DIAGRAMS



Figure 3. TPS7A66xx Functional Block Diagram



SLVSBL0B - DECEMBER 2012 - REVISED AUGUST 2013

www.ti.com



Figure 4. TPS7A69xx Functional Block Diagram

7

Product Folder Links: TPS7A6601-Q1 TPS7A6633-Q1 TPS7A6650-Q1 TPS7A6933-Q1 TPS7A6950-Q1

SLVSBL0B-DECEMBER 2012-REVISED AUGUST 2013

Texas Instruments

www.ti.com

## **TYPICAL CHARACTERISTICS**













8

Copyright © 2012–2013, Texas Instruments Incorporated

Product Folder Links: TPS7A6601-Q1 TPS7A6633-Q1 TPS7A6650-Q1 TPS7A6933-Q1 TPS7A6950-Q1





SLVSBL0B - DECEMBER 2012 - REVISED AUGUST 2013







9



www.ti.com

SLVSBL0B-DECEMBER 2012-REVISED AUGUST 2013

## **TYPICAL CHARACTERISTICS (continued)**

All oscilloscope waveforms were taken at room temperature.



Figure 16. Load Transient Response, 10 ms/div





Figure 18. Line Transient Response, Iload = 10 mA, 1 V/µs

#### DETAILED DESCRIPTION

This product is a combination of a low-dropout linear regulator with reset function. The power-on-reset initializes once the output Vout exceeds 91.6% of the target value. The power-on-reset delay is a function of the value set by an external capacitor on the Rdelay pin before releasing the RST terminal high.

#### Enable (EN):

This is a high-voltage-tolerant terminal; high input actives the device and turns the regulator ON. One can connect this input to the Vin terminal for self-bias applications.

#### **Regulated Output (Vout):**

This is the regulated output based on the required voltage. The output has current limitation. During initial power up, the regulator has a soft start incorporated to control initial current through the pass element and the output capacitor.

In the event the regulator drops out of regulation, the output tracks the input minus a drop based on the load current. When the input voltage drops below the UVLO threshold, the regulator shuts down until the input voltage recovers above the minimum start-up level.

#### Power-On-Reset (PG):

This is an output with an external pullup resistor to the regulated supply. The output remains low until the regulated Vout has exceeded approximately 90% of the set value and the power-on-reset delay has expired. The on-chip oscillator presets the delay. The regulated output falling below the 90% level asserts this output low after a short de-glitch time of approximately 50 µs (typical).

#### **Reset Delay Timer (CT):**

10 Submit Documentation Feedback Copyright © 2012–2013, Texas Instruments Incorporated Product Folder Links: TPS7A6601-Q1 TPS7A6633-Q1 TPS7A6650-Q1 TPS7A6933-Q1 TPS7A6950-Q1



SLVSBL0B - DECEMBER 2012 - REVISED AUGUST 2013

An external capacitor on this pin sets the timer delay before the reset pin is asserted high. The constant output current charges an external capacitor until the voltage exceeds a threshold to trip an internal comparator. If this pin is open, the default delay time is 150  $\mu$ s (typ). After releasing the nRST pin high, the capacitor on this pin discharges, thus allowing the capacitor to charge from approx 0.2 V for the next power-on-reset delay-timer function.

An external capacitor CT defines the reset-pulse delay time, t<sub>CT</sub>, with the charge time of :

$$t_{CT} = \frac{C_{CT} \times 1V}{1\mu A}$$

(1)

The power-on-reset initializes once the output Vout exceeds 90% of the programmed value. The power-on-reset delay is a function of the value set by an external capacitor on the CT pin before the releasing of the PG terminal high.



Figure 19. Conditions for Activation of Reset

SLVSBL0B-DECEMBER 2012-REVISED AUGUST 2013



www.ti.com



Figure 20. External Programmable Reset Delay

#### Sense Comparator (SI and SO for TPS7A69xx)

The sense comparator compares an input signal with an internal voltage reference of 1.223 V for rising and 1.123 V for falling threshold. The use of an external voltage divider makes this comparator very flexible in the application.

The device can supervise the input voltage either before or after the protection diode and give additional information to the microprocessor, like low-voltage warnings.

The regulator operates in low-power mode when the output load is below 2 mA (typical, 1-mA to 10-mA range). In this mode, the regulator output tolerance is approximately Vout  $\pm$  1%.

#### Adjustable Output Voltage (FB for TPS7A6601)

One can select an output voltage between 1.5 V and 5.5 V by using the external resistor dividers. Calculate the output voltage using the following equation, where  $V_{FB}$ = 1.223 V.

$$Vout = V_{FB} \times \left(1 + \frac{R1}{R2}\right)$$

(2)



www.ti.com

13

SLVSBL0B - DECEMBER 2012 - REVISED AUGUST 2013



Figure 21. External Feedback Resistor Divider

#### Undervoltage Shutdown

There is an internally fixed undervoltage shutdown threshold. Undervoltage shutdown activates when the input voltage on Vin drops below  $Vin_{UVLO}$ . This ensures the regulator is not latched into an unknown state during low input supply voltage. If the input voltage has a negative transient which drops below the UVLO threshold and recovers, the regulator shuts down and powers up like a normal power-up sequence once the input voltage is above the required levels.

#### Low-Voltage Tracking

At low input voltages the regulator drops out of regulation, the output voltage tracks input minus a voltage based on the load current ( $I_{OUT}$ ) and switch resistance ( $R_{SW}$ ). This allows for a smaller input capacitor and can possibly eliminate the need of using a boost convertor during cold-crank conditions.

#### Thermal Shutdown

These devices incorporate a thermal shutdown (TSD) circuit as a protection from overheating. For continuous normal operation, the junction temperature should not exceed the TSD trip point. If the junction temperature exceeds the TSD trip point, the output turns off. When the junction temperature falls below the TSD trip point, the output turns on again.

SLVSBL0B-DECEMBER 2012-REVISED AUGUST 2013

www.ti.com

## APPLICATION INFORMATION

Figure 22 and Figure 23 show typical application circuits for the TPS7A66xx and TPS7A69xx, respectively. One may use different values of external components, depending on the end application. An application may require a larger output capacitor may uring fast load steps in order to prevent reset from occurring. TI recommends a low-ESR ceramic capacitor with dielectric of type X5R or X7R.



Figure 22. Typical Application Schematic for TPS7A66xx

### **Power Dissipation and Thermal Considerations**

Calculate power dissipated in the device using Equation 3.

$$P_{D} = I_{out} \times (V_{in} - V_{out}) + I_{quiescent} \times V_{in}$$

Where:

 $P_D$  = continuous power dissipation I<sub>out</sub> = output current V<sub>in</sub> = input voltage

V<sub>out</sub> = output voltage

As  $I_{quiescent} \ll I_{out}$ , therefore ignore the term  $I_{quiescent} \times V_{in}$  in Equation 3.

For a device under operation at a given ambient air temperature (T<sub>A</sub>), calculate the junction temperature (T<sub>J</sub>) using Equation 4.

$$T_{J} = T_{A} + (\theta_{JA} \times P_{D})$$
(4)

where:

14

 $\theta_{JA}$  = junction-to-ambient air thermal impedance

$$\Delta T = T_J - T_A = (\theta_{JA} \times P_D)$$

Figure 23. Typical Application Schematic for

TPS7A69xx

Product Folder Links: TPS7A6601-Q1 TPS7A6633-Q1 TPS7A6650-Q1 TPS7A6933-Q1 TPS7A6950-Q1

(3)

(5)





www.ti.com

SLVSBL0B - DECEMBER 2012 - REVISED AUGUST 2013

## LAYOUT INFORMATION

### Package Mounting

Solder pad footprint recommendations for the TPS7A66xx-Q1 and TPS7A69xx-Q1 are available at the end of this product data sheet and at www.ti.com.

#### Board Layout Recommendations to Improve PSRR and Noise Performance

To improve ac performance such as PSRR, output noise, and transient response, TI recommends a board design with separate ground planes for Vin and Vout, with each ground plane connected only at the GND pin of the device. In addition, the ground connection for the output capacitor should connect directly to the GND pin of the device.

Minimize equivalent series inductance (ESL) and ESR in order to maximize performance and ensure stability. Place every capacitor as close as possible to the device and on the same side of the PCB as the regulator itself.

Do not place any of the capacitors on the opposite side of the PCB from where the regulator is installed. TI strongly discourages the use of vias and long traces because they may impact system performance negatively and even cause instability.

If possible, and to ensure the maximum performance specified in this product data sheet, use the same layout pattern used for the TPS7A66xx-Q1 and TPS7A69xx-Q1 evaluation board, available at www.ti.com.

#### Additional Layout Considerations

The high impedance of the FB pin makes the regulator sensitive to parasitic capacitances that may couple undesirable signals from nearby components (especially from logic and digital ICs, such as microcontrollers and microprocessors); these capacitive-coupled signals may produce undesirable output voltage transients. In these cases, TI recommends the use of a fixed-voltage version of the TPS7A66xx-Q1, or isolation of the FB node by flooding the local PCB area with ground-plane copper to minimize any undesirable signal coupling.

#### **Thermal Protection**

Thermal protection disables the output when the junction temperature rises to approximately 170°C, allowing the device to cool. Cooling of the junction temperature to approximately 150°C enables the output circuitry. Depending on power dissipation, thermal resistance, and ambient temperature, the thermal protection circuit may cycle on and off. This cycling limits the dissipation of the regulator, protecting it from damage as a result of overheating.

Any tendency to activate the thermal protection circuit indicates excessive power dissipation or an inadequate heat-spreading area. For reliable operation, junction temperature should be limited to a maximum of 125°C at the worst-case ambient temperature for a given application. To estimate the margin of safety in a complete design (including the copper heat-spreading area), increase the ambient temperature until the thermal protection is triggered; use worst-case loads and signal conditions. For good reliability, thermal protection should trigger at least 45°C above the maximum expected ambient condition of the particular application. This configuration produces a worst-case junction temperature of 125°C at the highest expected ambient temperature and worst-case load.

The purpose of the design of the internal protection circuitry of the TPS7A66/69xx-Q1 is for protection against overload conditions, not as a replacement for proper heat-sinking. Continuously running the TPS7A66xx-Q1 or TPS7A69xx-Q1 into thermal shutdown degrades device reliability.

#### **REVISION HISTORY**

| Ch | nanges from Revision A (March 2013) to Revision B P                      | age | ¢ |
|----|--------------------------------------------------------------------------|-----|---|
| •  | Added two conditions to Vdropout in the Electrical Characteristics table |     | 3 |

SLVSBL0B – DECEMBER 2012 – REVISED AUGUST 2013

www.ti.com

| C | Changes from Original (December 2012) to Revision A Pa                                                                                             |   |  |  |  |  |  |
|---|----------------------------------------------------------------------------------------------------------------------------------------------------|---|--|--|--|--|--|
| • | Deleted the ORDERING INFORMATION table                                                                                                             | 2 |  |  |  |  |  |
| • | Changed From: T <sub>A</sub> Operating ambient temperature range –40 to 125°C To: T <sub>J</sub> Operating junction temperature range –40 to 150°C | 2 |  |  |  |  |  |
|   |                                                                                                                                                    | 4 |  |  |  |  |  |





20-Oct-2013

## PACKAGING INFORMATION

| Orderable Device | Status | Package Type      | Package | Pins | Package | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|-------------------|---------|------|---------|----------------------------|------------------|---------------------|--------------|----------------|---------|
|                  | (1)    |                   | Drawing |      | Qty     | (2)                        | (6)              | (3)                 |              | (4/5)          |         |
| TPS7A6601QDGNRQ1 | ACTIVE | MSOP-<br>PowerPAD | DGN     | 8    | 2500    | Green (RoHS<br>& no Sb/Br) | CU NIPDAUAG      | Level-2-260C-1 YEAR | -40 to 125   | PA4Q           | Samples |
| TPS7A6633QDGNRQ1 | ACTIVE | MSOP-<br>PowerPAD | DGN     | 8    | 2500    | Green (RoHS<br>& no Sb/Br) | CU NIPDAUAG      | Level-2-260C-1 YEAR | -40 to 125   | PA2Q           | Samples |
| TPS7A6650QDGNRQ1 | ACTIVE | MSOP-<br>PowerPAD | DGN     | 8    | 2500    | Green (RoHS<br>& no Sb/Br) | CU NIPDAUAG      | Level-2-260C-1 YEAR | -40 to 125   | PA1Q           | Samples |
| TPS7A6933QDRQ1   | ACTIVE | SOIC              | D       | 8    | 2500    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 125   | 6933           | Samples |
| TPS7A6950QDRQ1   | ACTIVE | SOIC              | D       | 8    | 2500    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 125   | 6950           | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW**: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.



www.ti.com

## PACKAGE OPTION ADDENDUM

20-Oct-2013

<sup>(6)</sup> Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

## TAPE AND REEL INFORMATION





## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| All dimensions are nominal |                       |                    |   |      |                          |                          |            |            |            |            |           |                  |
|----------------------------|-----------------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                     | Package<br>Type       | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| TPS7A6601QDGNRQ1           | MSOP-<br>Power<br>PAD | DGN                | 8 | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| TPS7A6633QDGNRQ1           | MSOP-<br>Power<br>PAD | DGN                | 8 | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| TPS7A6650QDGNRQ1           | MSOP-<br>Power<br>PAD | DGN                | 8 | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| TPS7A6950QDRQ1             | SOIC                  | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |

TEXAS INSTRUMENTS

www.ti.com

## PACKAGE MATERIALS INFORMATION

19-Oct-2013



\*All dimensions are nominal

| Device           | Package Type  | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|------------------|---------------|-----------------|------|------|-------------|------------|-------------|
| TPS7A6601QDGNRQ1 | MSOP-PowerPAD | DGN             | 8    | 2500 | 366.0       | 364.0      | 50.0        |
| TPS7A6633QDGNRQ1 | MSOP-PowerPAD | DGN             | 8    | 2500 | 366.0       | 364.0      | 50.0        |
| TPS7A6650QDGNRQ1 | MSOP-PowerPAD | DGN             | 8    | 2500 | 366.0       | 364.0      | 50.0        |
| TPS7A6950QDRQ1   | SOIC          | D               | 8    | 2500 | 367.0       | 367.0      | 35.0        |

DGN (S-PDSO-G8)

PowerPAD<sup>™</sup> PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

- C. Body dimensions do not include mold flash or protrusion.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 for information regarding recommended board layout. This document is available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>.
- E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.

F. Falls within JEDEC MO-187 variation AA-T

PowerPAD is a trademark of Texas Instruments.



# DGN (S-PDSO-G8)

# PowerPAD<sup>™</sup> PLASTIC SMALL OUTLINE

### THERMAL INFORMATION

This PowerPAD  $^{M}$  package incorporates an exposed thermal pad that is designed to be attached to a printed circuit board (PCB). The thermal pad must be soldered directly to the PCB. After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For additional information on the PowerPAD package and how to take advantage of its heat dissipating abilities, refer to Technical Brief, PowerPAD Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 and Application Brief, PowerPAD Made Easy, Texas Instruments Literature No. SLMA004. Both documents are available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.





4206323-2/1 12/11

NOTE: All linear dimensions are in millimeters

#### PowerPAD is a trademark of Texas Instruments



## DGN (R-PDSO-G8)

## PowerPAD<sup>™</sup> PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters.
  - B. This drawing is subject to change without notice.
  - C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad.
  - D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002, SLMA004, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <http://www.ti.com>.
  - E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.
- F. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.

PowerPAD is a trademark of Texas Instruments



D (R-PDSO-G8)

PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in inches (millimeters).

- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AA.





NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
   E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

| Products                     |                          | Applications                  |                                   |
|------------------------------|--------------------------|-------------------------------|-----------------------------------|
| Audio                        | www.ti.com/audio         | Automotive and Transportation | www.ti.com/automotive             |
| Amplifiers                   | amplifier.ti.com         | Communications and Telecom    | www.ti.com/communications         |
| Data Converters              | dataconverter.ti.com     | Computers and Peripherals     | www.ti.com/computers              |
| DLP® Products                | www.dlp.com              | Consumer Electronics          | www.ti.com/consumer-apps          |
| DSP                          | dsp.ti.com               | Energy and Lighting           | www.ti.com/energy                 |
| Clocks and Timers            | www.ti.com/clocks        | Industrial                    | www.ti.com/industrial             |
| Interface                    | interface.ti.com         | Medical                       | www.ti.com/medical                |
| Logic                        | logic.ti.com             | Security                      | www.ti.com/security               |
| Power Mgmt                   | power.ti.com             | Space, Avionics and Defense   | www.ti.com/space-avionics-defense |
| Microcontrollers             | microcontroller.ti.com   | Video and Imaging             | www.ti.com/video                  |
| RFID                         | www.ti-rfid.com          |                               |                                   |
| OMAP Applications Processors | www.ti.com/omap          | TI E2E Community              | e2e.ti.com                        |
| Wireless Connectivity        | www.ti.com/wirelessconne | ectivity                      |                                   |

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2013, Texas Instruments Incorporated