











**TPS7A4501-SP** 

SLVSC31D - DECEMBER 2013-REVISED AUGUST 2015

# **TPS7A4501-SP Low-Dropout Voltage Regulator**

#### 1 Features

- QMLV Qualified SMD 5962-12224
- Adjustable Output from 1.21 to 20 V
- · Optimized for Fast-Transient Response
- High Output Voltage Accuracy: 1.15% at 25°C (Typical)
- Dropout Voltage: 200 mV With I<sub>LOAD</sub> = 750 mA (Typical)
- Low Noise: 50  $\mu$ V<sub>RMS</sub> (10 Hz to 100 kHz) for V<sub>OUT</sub> = 5 V
- High Ripple Rejection: 68 dB at 1 kHz
- 1-mA Quiescent Current
- · No Protection Diodes Needed
- Stable With Ceramic Output Capacitor
- Reverse-Battery Protection
- Reverse Current Protection
- 5962-1222402VHA:
  - Wide Vin 2.3 to 20 V
  - Output Current: 750 mA
- 5962R1222403VXC:
  - Wide Vin 2.9 to 20 V
  - Output Current: 1.5 A
  - Thermally-Enhanced HKU Package
  - Radiation Hardness Assurance (RHA) up to Total Ionizing Dose (TID) 100 krad (Si)
  - Exhibits Low Dose Rate Sensitivity But Remains Within the Pre-Radiation Electrical Limits at 100 krad Total Dose Level, as Allowed by MIL-STD-883, TM1019

### 2 Applications

- RF Components VCOs, Receivers, ADCs, Amplifiers and Clock Distributions
- Clean Analog Supply Requirements
- Available in Military (–55°C to 125°C)
   Temperature Range
- Engineering Evaluation (/EM) Samples are Available
- (1) These units are intended for engineering evaluation only. They are processed to a non-compliant flow (for example, no burn-in, and so forth) and are tested to a temperature rating of 25°C only. These units are not suitable for qualification, production, radiation testing or flight use. Parts are not specified for performance over the full MIL specified temperature range of -55°C to 125°C or operating life.

### 3 Description

The TPS7A4501-SP is a low-dropout (LDO) regulator optimized for fast-transient response. The 5962-1222402VHA can supply 750 mA of output current with a dropout voltage of 300 mV. The 5962R1222403VXC can supply 1.5 A of output current with a dropout voltage of 320 mV. Quiescent current is well controlled; it does not rise in dropout, as with many other regulators. In addition to fast transient response, the TPS7A4501-SP regulator has very-low output noise, which makes it ideal for sensitive RF supply applications.

#### Device Information<sup>(1)</sup>

| PART NUMBER  | PACKAGE        | BODY SIZE (NOM)    |  |  |
|--------------|----------------|--------------------|--|--|
|              | CFP [U] (10)   | 6.35 mm × 6.35 mm  |  |  |
| TPS7A4501-SP | CFP [HKU] (10) | 7.02 mm × 6.86 mm  |  |  |
|              | KGD            | N/A <sup>(2)</sup> |  |  |

- (1) For all available packages, see the orderable addendum at the end of the data sheet.
- (2) Bare die in waffle pack

#### **Dropout Voltage vs Temperature**



#### **V<sub>ADJ</sub>** Radiation Drift Curve





| Table of Contents | Tabl | e of | Contents |
|-------------------|------|------|----------|
|-------------------|------|------|----------|

| 1 | Features 1                                          | 8.3 Feature Description13               |
|---|-----------------------------------------------------|-----------------------------------------|
| 2 | Applications 1                                      | 8.4 Device Functional Modes16           |
| 3 | Description 1                                       | 9 Application and Implementation 17     |
| 4 | Revision History2                                   | 9.1 Application Information             |
| 5 | Description (continued)3                            | 9.2 Typical Application 17              |
| 6 | Pin Configuration and Functions                     | 10 Power Supply Recommendations 21      |
| 7 | Specifications                                      | 11 Layout 21                            |
| ′ | 7.1 Absolute Maximum Ratings                        | 11.1 Layout Guidelines 21               |
|   | 7.2 ESD Ratings                                     | 11.2 Layout Example                     |
|   | 7.3 Recommended Operating Conditions                | 11.3 Thermal Considerations             |
|   | 7.4 Thermal Information                             | 12 Device and Documentation Support 24  |
|   | 7.5 Electrical Characteristics (5962-1222402VHA and | 12.1 Device Support                     |
|   | 5962-1222402V9A)                                    | 12.2 Community Resources24              |
|   | 7.6 Electrical Characteristics (5962R1222403VXC and | 12.3 Trademarks                         |
|   | 5962R1222403V9A)                                    | 12.4 Electrostatic Discharge Caution    |
|   | 7.7 Typical Characteristics 9                       | 12.5 Glossary24                         |
| 8 | Detailed Description 13                             | 13 Mechanical, Packaging, and Orderable |
|   | 8.1 Overview                                        | Information24                           |
|   | 8.2 Functional Block Diagram 13                     |                                         |
|   |                                                     |                                         |

# 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| Ci       | nanges from Revision C (October 2014) to Revision D                                                                                                                                  | Page |
|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| •        | Replaced the Dissipation Ratings table with the Thermal Information table                                                                                                            | 5    |
| •        | Added 5962-1222402V9A to Electrical Characteristics (5962-1222402VHA and 5962-1222402V9A)                                                                                            | 6    |
| <u>•</u> | Added new part 5962R1222403V9A to Electrical Characteristics (5962R1222403VXC and 5962R1222403V9A)                                                                                   | 7    |
| Cł       | hanges from Revision B (October 2014) to Revision C                                                                                                                                  | Page |
| •        | Removed $V_{DO}$ , dropout voltage with test condition $V_{OUT} = 2.4 \text{ V}$                                                                                                     | 6    |
| •        | Added thermal shutdown temperature                                                                                                                                                   | 6    |
| •        | Added thermal shutdown temperature                                                                                                                                                   | 8    |
| •        | Added thermal shutdown information to Protection Features                                                                                                                            | 15   |
|          |                                                                                                                                                                                      |      |
| Cł       | hanges from Revision A (January 2014) to Revision B                                                                                                                                  | Page |
| •        | Added limits for the new device type, 5962R1222                                                                                                                                      | 1    |
| •        | Added Handling Ratings table, Feature Description section, Device Functional Modes, Application and                                                                                  |      |
|          | Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section | 1    |
| •        | Added thermal information for the HKU package                                                                                                                                        | 5    |
|          |                                                                                                                                                                                      |      |
| Cł       | hanges from Original (December 2013) to Revision A                                                                                                                                   | Page |
| •        | Changed Product Status from Product Preview to Production Data                                                                                                                       | 1    |



### 5 Description (continued)

Output voltage range is from 1.21 to 20 V. The TPS7A4501-SP is stable with output capacitance as low as 10  $\mu$ F. Small ceramic capacitors can be used without the necessary addition of ESR, as is common with other regulators. Internal protection circuitry includes reverse-battery protection, current limiting, thermal limiting, and reverse-current protection. The device is available as an adjustable device with a 1.21-V reference voltage. The 5962-1222402VHA is available in 10-pin CFP (U) package and 5962R1222403VXC is available in thermally-enhanced 10-pin CFP (HKU) package. Known good die (KGD) option is available for both 5962-1222402V9A for non-RHA version and 5962R1222403V9A for RHA.

### 6 Pin Configuration and Functions



**Pin Functions** 

| PIN                            |          | 1/0 | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |
|--------------------------------|----------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| NAME                           | NAME NO. |     | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |
| SHDN 1                         |          | I   | Shutdown. SHDN is used to put the TPS7A4501 regulator into a low-power shutdown state. The output is off when SHDN is pulled low. SHDN can be driven by 5-V logic, 3-V logic, or open-collector logic with a pullup resistor. The pullup resistor is required to supply the pullup current of the open-collector gate, normally several microamperes, and SHDN current, typically 3 μA. If unused, the user must connect SHDN to V <sub>IN</sub> . The device is in the low-power shutdown state if SHDN is not connected. |  |  |  |
|                                | 2        |     | Input. Power is supplied to the device through IN. A bypass capacitor is required on this pin if the device is more                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |
|                                | 3        |     | than six inches away from the main input filter capacitor. In general, the output impedance of a battery rises with frequency, so it is advisable to include a bypass capacitor in battery-powered circuits. A bypass capacitor                                                                                                                                                                                                                                                                                            |  |  |  |
| IN                             | 4        | I   | (ceramic) in the range of 1 to 10 μF is sufficient. The TPS7A4501 regulator is designed to withstand reverse voltages on IN with respect to ground and on OUT. In the case of a reverse input, which can happen if a battery is plugged in backwards, the device functions as if there is a diode in series with its input. No reverse current flows into the regulator, and no reverse voltage appears at the load. The device protects both itself and the load.                                                         |  |  |  |
| NC                             | 5        | NC  | This pin is not connected to any internal circuitry. It can be left floating or tied to VIN or GND.                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |
|                                | 6        |     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |
| OUT                            | 7        | 0   | Output. The output supplies power to the load. To prevent oscillations, use a minimum output capacitor (ceramic) of 10 µF. Applications with large transient loads to limit peak voltage transients require larger output capacitors.                                                                                                                                                                                                                                                                                      |  |  |  |
|                                | 8        |     | or to pr. Applications with large transient loads to limit peak voltage transients require larger output capacitors.                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |
| ADJ                            | 9        | I   | Adjust. This is the input to the error amplifier. ADJ is internally clamped to $\pm 7$ V. It has a bias current of 3 $\mu$ A that flows into the pin. ADJ voltage is 1.21 V referenced to ground, and the output voltage range is 1.21 to 20 V.                                                                                                                                                                                                                                                                            |  |  |  |
| GND 10                         |          | _   | Ground                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |
| Thermal<br>Vias <sup>(1)</sup> | _        | _   | The exposed thermal vias of the HKU package should be connected to a wide ground plane for effective heat dissipation. Refer to Figure 30 and Figure 31 for the typical footprint of the HKU package.                                                                                                                                                                                                                                                                                                                      |  |  |  |

(1) For HKU package



### **Bare Die Information**

| DIE THICKNESS | BACKSIDE FINISH        | BACKSIDE<br>POTENTIAL | BOND PAD METALLIZATION COMPOSITION | BOND PAD THICKNESS |
|---------------|------------------------|-----------------------|------------------------------------|--------------------|
| 15 mils       | Silicon with backgrind | Floating TiW/AlCu2    |                                    | 1627 nm            |



# Bond Pad Coordinates in Microns<sup>(1)</sup>

| DESCRIPTION | PAD NUMBER | X MIN   | Y MIN   | X MAX   | Y MAX   |
|-------------|------------|---------|---------|---------|---------|
| SHDN        | 1          | 1729.25 | 55.5    | 1879.25 | 205.5   |
| IN          | 2          | 1037.25 | 875     | 1187.25 | 1025    |
| IN          | 3          | 1460.75 | 1255.5  | 1610.75 | 1405.5  |
| IN          | 4          | 1037.75 | 1384.5  | 1187.75 | 1534.5  |
| OUT         | 5          | 774.25  | 1634.75 | 924.25  | 1784.75 |
| OUT         | 6          | 675.25  | 1166    | 825.25  | 1316    |
| OUT         | 7          | 345.5   | 1299.25 | 495.5   | 1449.25 |
| SENSE/ADJ   | 8          | 55.5    | 213     | 205.5   | 363     |
| GND         | 9          | 244     | 17.5    | 394     | 167.5   |

(1) Substrate is not to be connected.



### 7 Specifications

### 7.1 Absolute Maximum Ratings

over operating free-air temperature (unless otherwise noted) (1)

|                   | -              |                                   | MIN | MAX | UNIT |
|-------------------|----------------|-----------------------------------|-----|-----|------|
|                   |                | IN                                | -22 | 22  |      |
|                   |                | OUT                               | -22 | 22  |      |
| $V_{IN}$          | Input voltage  | Input-to-output differential (2)  | -22 | 22  | V    |
|                   |                | ADJ                               | -7  | 7   |      |
|                   |                | SHDN                              | -22 | 22  |      |
| T <sub>lead</sub> | Maximum lead   | temperature (10-s soldering time) |     | 260 | °C   |
| $T_{J}$           | Maximum opera  | ating junction temperature        |     | 150 | °C   |
| T <sub>stg</sub>  | Storage temper | rature                            | -65 | 150 | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### 7.2 ESD Ratings

|                    |                         |                                                                             | VALUE | UNIT |
|--------------------|-------------------------|-----------------------------------------------------------------------------|-------|------|
| V <sub>(ESD)</sub> | Electrostatic discharge | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup> | 4000  | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

### 7.3 Recommended Operating Conditions

over operating junction temperature range (unless otherwise noted)

|         |                                | MIN         | NOM | MAX | UNIT |
|---------|--------------------------------|-------------|-----|-----|------|
| $T_{J}$ | Operating junction temperature | <b>-</b> 55 |     | 125 | °C   |

#### 7.4 Thermal Information

|                      |                                                  | TPS7A   | TPS7A4501-SP |      |  |  |
|----------------------|--------------------------------------------------|---------|--------------|------|--|--|
|                      | THERMAL METRIC <sup>(1)</sup>                    | U (CFP) | HKU (CFP)    | UNIT |  |  |
|                      |                                                  | 10 PINS | 10 PINS      |      |  |  |
| $R_{\theta JA}$      | Junction-to-ambient thermal resistance           | 86.6    | 51.9         | °C/W |  |  |
| $R_{\theta JC(bot)}$ | Junction-to-case (bottom) thermal resistance (2) | 10.3    | 6.6          | °C/W |  |  |
| $R_{\theta JB}$      | Junction-to-board thermal resistance             | 35.6    | 31.5         | °C/W |  |  |
| ΨЈТ                  | Junction-to-top characterization parameter       | 31.7    | 5.42         | °C/W |  |  |
| $\Psi_{JB}$          | Junction-to-board characterization parameter     | 53.5    | 31           | °C/W |  |  |

For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

<sup>(2)</sup> Absolute maximum input-to-output differential voltage cannot be achieved with all combinations of rated IN pin and OUT pin voltages. With the IN pin at 22 V, the OUT pin may not be pulled below 0 V. The total measured voltage from IN to OUT can not exceed ±22 V.

<sup>(2)</sup> The junction-to-case (bottom) thermal resistance is obtained by simulating a cold plate test on the exposed (power) pad. No specific JEDEC standard test exists, but a close description can be found in the ANSI SEMI standard G30-88.



#### 7.5 Electrical Characteristics (5962-1222402VHA and 5962-1222402V9A)

over operating junction temperature range  $T_1 = -55^{\circ}$ C to 125°C (unless otherwise noted)

|                               | PARAMETER                                                          | TEST CONDITIONS                                                                                                                                                                 | TJ         | MIN   | TYP <sup>(1)</sup> | MAX   | UNIT          |
|-------------------------------|--------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|-------|--------------------|-------|---------------|
| .,                            |                                                                    | I <sub>LOAD</sub> = 500 mA                                                                                                                                                      | 25°C       |       | 1.9                | 2.3   | .,            |
| $V_{IN}$                      | Minimum input voltage <sup>(2) (3)</sup>                           | I <sub>LOAD</sub> = 750 mA                                                                                                                                                      | Full range |       | 2.1                | 2.5   | V             |
| .,                            | AD 1 : (2) (4)                                                     | V <sub>IN</sub> = 2.21 V, I <sub>LOAD</sub> = 1 mA                                                                                                                              | 25°C       | 1.196 | 1.21               | 1.224 | .,            |
| $V_{ADJ}$                     | ADJ pin voltage <sup>(2) (4)</sup>                                 | V <sub>IN</sub> = 2.5 to 20 V, I <sub>LOAD</sub> = 1 to 750 mA                                                                                                                  | Full range | 1.174 | 1.21               | 1.246 | V             |
|                               | Line regulation <sup>(2)</sup>                                     | $\Delta V_{IN}$ = 2.21 to 20 V,<br>$I_{LOAD}$ = 1 mA                                                                                                                            | Full range |       | 1.5                | 4.5   | mV            |
|                               | 1 1 (2)                                                            | V 05 V AI 44- 750 A                                                                                                                                                             | 25°C       |       | 2                  | 8     | \/            |
|                               | Load regulation (2)                                                | $V_{IN} = 2.5 \text{ V}, \Delta I_{LOAD} = 1 \text{ to } 750 \text{ mA}$                                                                                                        | Full range |       |                    | 18    | mV            |
|                               |                                                                    | 4 4                                                                                                                                                                             | 25°C       |       | 0.02               | 0.05  |               |
|                               |                                                                    | I <sub>LOAD</sub> = 1 mA                                                                                                                                                        | Full range |       |                    | 0.07  |               |
|                               |                                                                    | 100 1                                                                                                                                                                           | 25°C       |       | 0.085              | 0.10  |               |
| .,                            | Dropout voltage (V <sub>OUT</sub> = 2.4 V) <sup>(5)</sup>          | I <sub>LOAD</sub> = 100 mA                                                                                                                                                      | Full range |       |                    | 0.13  |               |
| $V_{DO}$                      | (6)                                                                |                                                                                                                                                                                 | 25°C       |       | 0.17               | 0.21  | V             |
|                               |                                                                    | I <sub>LOAD</sub> = 500 mA                                                                                                                                                      | Full range |       |                    | 0.27  |               |
|                               |                                                                    | I <sub>LOAD</sub> = 750 mA                                                                                                                                                      | 25°C       |       | 0.20               | 0.27  |               |
|                               |                                                                    |                                                                                                                                                                                 | Full range |       |                    | 0.33  |               |
| $I_{GND}$                     | GND pin current <sup>(6)</sup> $(^{7})$<br>V <sub>IN</sub> = 2.5 V | $I_{LOAD} = 0 \text{ mA},$                                                                                                                                                      | Full range |       | 1                  | 1.5   | mA            |
|                               |                                                                    | I <sub>LOAD</sub> = 1 mA                                                                                                                                                        | Full range |       | 1.1                | 1.6   |               |
|                               |                                                                    | I <sub>LOAD</sub> = 100 mA                                                                                                                                                      | Full range |       | 3.3                | 7     |               |
|                               | V <sub>IN</sub> – 2.5 V                                            | I <sub>LOAD</sub> = 500 mA                                                                                                                                                      | Full range |       | 15                 | 30    |               |
|                               |                                                                    | I <sub>LOAD</sub> = 750 mA                                                                                                                                                      | Full range |       | 28                 | 45    |               |
| e <sub>N</sub> <sup>(8)</sup> | Output voltage noise                                               | $C_{OUT}$ = 22 $\mu$ F, $I_{LOAD}$ = 750 mA, $V_{IN}$ = 7 V, $V_{OUT}$ = 5 V $B_W$ = 10 Hz to 100 kHz                                                                           | 25°C       |       | 50                 |       | $\mu V_{RMS}$ |
| I <sub>ADJ</sub>              | ADJ pin bias current <sup>(2) (9)</sup>                            |                                                                                                                                                                                 | 25°C       |       | 3                  | 7     | μA            |
|                               | Shutdown threshold                                                 | V <sub>OUT</sub> = OFF to ON                                                                                                                                                    | Full range |       | 0.9                | 2     | V             |
|                               | Shutdown threshold                                                 | V <sub>OUT</sub> = ON to OFF                                                                                                                                                    | Full range | 0.15  | 0.75               |       | V             |
|                               | CUDNI :                                                            | V <sub>SHDN</sub> = 0 V                                                                                                                                                         | 25°C       |       | 0.01               | 1     |               |
| SHDN                          | SHDN pin current                                                   | V <sub>SHDN</sub> = 20 V                                                                                                                                                        | 25°C       |       | 3                  | 20    | μA            |
|                               | Quiescent current in shutdown                                      | V <sub>IN</sub> = 6 V, V <sub>SHDN</sub> = 0 V                                                                                                                                  | 25°C       |       | 0.01               | 1     | μA            |
|                               | Ripple rejection <sup>(10)</sup>                                   | $V_{\text{IN}} - V_{\text{OUT}} = 1.5 \text{ V (avg)}, V_{\text{RIPPLE}} = 0.5 \text{ V}_{\text{P-P}}, \\ f_{\text{RIPPLE}} = 120 \text{ Hz}, I_{\text{LOAD}} = 0.75 \text{ A}$ | 25°C       | 60    | 68                 |       | dB            |
|                               | Current limit <sup>(10)</sup>                                      | V <sub>IN</sub> = 7 V, V <sub>OUT</sub> = 0 V                                                                                                                                   | 25°C       | 1.7   | 1.9                |       | А             |
| LIMIT                         | Current limit                                                      | V <sub>IN</sub> = 2.5 V                                                                                                                                                         | Full range | 1.6   | 1.9                |       |               |
| I <sub>IL</sub>               | Input reverse leakage current                                      | V <sub>IN</sub> = -20 V, V <sub>OUT</sub> = 0 V                                                                                                                                 | Full range |       |                    | 300   | μA            |
| I <sub>RO</sub>               | Reverse output current <sup>(11)</sup>                             | V <sub>OUT</sub> = 1.21 V, V <sub>IN</sub> < 1.21 V                                                                                                                             | 25°C       |       | 300                | 500   | μA            |
| TSD                           | Thermal shutdown temperature                                       |                                                                                                                                                                                 |            |       | 175                |       | °C            |

- (1) Typical values represent the likely parametric nominal values determined at the time of characterization. Typical values depend on the application and configuration and may vary over time. Typical values are not ensured on production material.
- The TPS7A4501 is tested and specified for these conditions with the ADJ pin connected to the OUT pin.
- Dropout voltages are limited by the minimum input voltage specification under some output voltage/load conditions.
- (4) Operating conditions are limited by maximum junction temperature. The regulated output voltage specification does not apply for all possible combinations of input voltage and output current. When operating at maximum input voltage, limit the output current range. When operating at maximum output current, limit the input voltage range.
- (5) Dropout voltage is the minimum input-to-output voltage differential needed to maintain regulation at a specified output current. In
- dropout, the output voltage is equal to:  $V_{IN} V_{DROPOUT}$ . To satisfy requirements for minimum input voltage, the TPS7A4501 is tested and specified for these conditions with an external resistor divider (two 4.12-kΩ resistors) for an output voltage of 2.4 V. The external resistor divider adds a 300-μA DC load on the output.
- GND pin current is tested with V<sub>IN</sub> = 2.5 V and a current source load. The GND pin current decreases at higher input voltages.
- Parameter is specified by bench characterization and is not tested in production.
- ADJ pin bias current flows into the ADJ pin.
- (10) Parameter is specified by characterization for KGD and is not tested in production.
- (11) Reverse output current is tested with the IN pin grounded and the OUT pin forced to the rated output voltage. This current flows into the OUT pin and out the GND pin.



#### 7.6 Electrical Characteristics (5962R1222403VXC and 5962R1222403V9A)

Over operating junction temperature range  $T_J = -55$ °C to 125°C (unless otherwise noted)

|           | PARAMETER                                                       | TEST CONDITIONS                                                            | TJ         | MIN   | TYP <sup>(1)</sup> | MAX   | UNIT |
|-----------|-----------------------------------------------------------------|----------------------------------------------------------------------------|------------|-------|--------------------|-------|------|
| $V_{IN}$  | Minimum input voltage (2) (3)                                   | I <sub>LOAD</sub> = 1.5 A                                                  | Full range |       | 2.1                | 2.9   | V    |
| $V_{ADJ}$ | ADJ pin voltage <sup>(2) (4)</sup>                              | $V_{IN}$ = 2.9 to 20 V, $I_{LOAD}$ = 1 mA to 1.5 A                         | Full range | 1.174 | 1.21               | 1.246 | V    |
|           | Line regulation (2)                                             | $\Delta V_{IN}$ = 2.9 to 20 V, $I_{LOAD}$ = 1 mA                           | Full range |       | 2.5                | 6.5   | mV   |
|           | Load regulation (2)                                             | V 20 V AI 4 m A to 4 5 A                                                   | 25°C       |       | 2                  | 10    | mV   |
|           | Load regulation V                                               | $V_{IN} = 2.9 \text{ V}, \Delta I_{LOAD} = 1 \text{ mA to } 1.5 \text{ A}$ | Full range |       |                    | 18    |      |
|           |                                                                 | Ι – 1 m Δ                                                                  | 25°C       |       | 0.08               | 0.32  |      |
|           | Dropout voltage (V <sub>OUT</sub> = 19.3 V ) <sup>(5)</sup> (6) | $I_{LOAD} = 1 \text{ mA}$                                                  | Full range |       |                    | 0.40  |      |
|           |                                                                 | 1 100 1                                                                    | 25°C       |       | 0.14               | 0.40  |      |
|           |                                                                 | $I_{LOAD} = 100 \text{ mA}$                                                | Full range |       |                    | 0.58  |      |
|           |                                                                 | I 500 m A                                                                  | 25°C       |       | 0.25               | 0.40  |      |
|           |                                                                 | $I_{LOAD} = 500 \text{ mA}$                                                | Full range |       |                    | 0.60  |      |
|           |                                                                 | 1 750 m A                                                                  | 25°C       |       | 0.30               | 0.40  |      |
| $V_{DO}$  |                                                                 | I <sub>LOAD</sub> = 750 mA                                                 | Full range |       |                    | 0.62  |      |
|           |                                                                 | 1 1 1                                                                      | 25°C       |       | 0.34               | 0.45  |      |
|           |                                                                 | $I_{LOAD} = 1 A$                                                           | Full range |       |                    | 0.65  |      |
|           |                                                                 | 1 05 4                                                                     | 25°C       |       | 0.40               | 0.50  |      |
|           |                                                                 | $I_{LOAD} = 1.25 A$                                                        | Full range |       |                    | 0.68  |      |
|           |                                                                 | 1. 4.5.0                                                                   | 25°C       |       | 0.45               | 0.60  |      |
|           |                                                                 | $I_{LOAD} = 1.5 A$                                                         | Full range |       |                    | 0.75  |      |

- (1) Typical values represent the likely parametric nominal values determined at the time of characterization. Typical values depend on the application and configuration and may vary over time. Typical values are not ensured on production material.
- (2) The TPS7A4501 is tested and specified for these conditions with the ADJ pin connected to the OUT pin.
- (3) Dropout voltages are limited by the minimum input voltage specification under some output voltage/load conditions.
- (4) Operating conditions are limited by maximum junction temperature. The regulated output voltage specification does not apply for all possible combinations of input voltage and output current. When operating at maximum input voltage, limit the output current range. When operating at maximum output current, limit the input voltage range.
- (5) Dropout voltage is the minimum input to output voltage differential needed to maintain regulation at a specified output current. In
- dropout, the output voltage is equal to: V<sub>IN</sub> V<sub>DROPOUT</sub>.
   (6) To satisfy requirements for minimum input voltage, the TPS7A4501 is tested and specified for these conditions with an external resistor divider (one 4.12-kΩ resistor and one 61.9-kΩ) for an output voltage of 19.3 V. The external resistor divider adds a 300-μA DC load on the output.



## Electrical Characteristics (5962R1222403VXC and 5962R1222403V9A) (continued)

Over operating junction temperature range  $T_J = -55$ °C to 125°C (unless otherwise noted)

|                               | PARAMETER                                | TEST CONDITIONS                                                                                        | TJ         | MIN  | TYP <sup>(1)</sup> | MAX | UNIT              |  |
|-------------------------------|------------------------------------------|--------------------------------------------------------------------------------------------------------|------------|------|--------------------|-----|-------------------|--|
|                               |                                          | I <sub>LOAD</sub> = 0 mA                                                                               | Full range |      | 1                  | 1.5 |                   |  |
|                               |                                          | I <sub>LOAD</sub> = 1 mA                                                                               | Full range |      | 1.1                | 1.6 |                   |  |
|                               |                                          | I <sub>LOAD</sub> = 100 mA                                                                             | Full range |      | 3.3                | 7   |                   |  |
|                               | GND pin current <sup>(7)</sup> (8)       | I <sub>LOAD</sub> = 500 mA                                                                             | Full range |      | 8.5                | 30  | mA                |  |
| I <sub>GND</sub>              | $V_{IN} = 2.9 \text{ V}$                 | $I_{LOAD} = 750 \text{ mA}$                                                                            | Full range |      | 15                 | 45  |                   |  |
|                               |                                          | I <sub>LOAD</sub> = 1 A                                                                                | Full range |      | 25                 | 50  |                   |  |
|                               |                                          | I <sub>LOAD</sub> = 1.25 A                                                                             | Full range |      | 36                 | 80  |                   |  |
|                               |                                          | I <sub>LOAD</sub> = 1.5 A                                                                              | Full range |      | 53                 | 105 |                   |  |
| e <sub>N</sub> <sup>(9)</sup> | Output voltage noise                     | $C_{OUT}$ = 22 $\mu$ F, $I_{LOAD}$ = 1.5 A, $V_{IN}$ = 5.5 V, $V_{OUT}$ = 5 V $B_W$ = 10 Hz to 100 kHz | 25°C       |      | 50                 |     | μV <sub>RMS</sub> |  |
|                               | (2) (10)                                 |                                                                                                        | 25°C       |      | 3                  | 7   |                   |  |
| I <sub>ADJ</sub>              | ADJ pin bias current <sup>(2)</sup> (10) |                                                                                                        | Full range |      | 5.5                | 15  | μΑ                |  |
|                               | Ob. Malerra there also                   | V <sub>OUT</sub> = OFF to ON                                                                           | Full range |      | 0.9                | 2   | V                 |  |
|                               | Shutdown threshold                       | V <sub>OUT</sub> = ON to OFF                                                                           | Full range | 0.15 | 0.75               |     | V                 |  |
| .—                            | SHDN pin current                         | $V \overline{SHDN} = 0 V$                                                                              | Full range |      | 0.01               | 1   | μA                |  |
| SHDN                          | SHOW PIII CUITEIN                        | $V_{\overline{SHDN}} = 20 V$                                                                           | Full range |      | 3                  | 20  | μΛ                |  |
|                               |                                          | $V_{IN} = 6 \text{ V}, \text{ V} \overline{\text{SHDN}} = 0 \text{ V}$                                 | Full range |      | 0.01               | 10  |                   |  |
|                               | Quiescent current in shutdown            | $V_{IN}$ = 6 V, V $_{\overline{SHDN}}$ = 0 V, Post 100kRads (si), T <sub>J</sub> = 25°C $^{(11)}$      | 25°C       |      | 15                 | 50  | μA                |  |
|                               |                                          | $V_{IN} - V_{OUT} = 1.5 \text{ V (avg)}, V_{RIPPLE} = 0.5 V_{P-P},$                                    | 25°C       | 60   | 68                 |     |                   |  |
|                               | Ripple rejection <sup>(12)</sup>         | $f_{\text{RIPPLE}} = 120 \text{ Hz}, I_{\text{LOAD}} = 0.75 \text{ A}$                                 | Full range | 58   | 63                 |     | 15                |  |
|                               | Rippie rejection 7                       | $V_{IN} - V_{OLIT} = 1.5 \text{ V (avg)}, V_{RIPPLE} = 0.5 V_{P-P},$ 25°C                              |            | 50   | 60                 |     | dB                |  |
|                               |                                          | $f_{RIPPLE} = 120 \text{ Hz}, I_{LOAD} = 1.5 \text{ A}$                                                | Full range | 44   | 52                 |     |                   |  |
|                               | Current limit <sup>(12)</sup>            | V <sub>IN</sub> = 7 V, V <sub>OUT</sub> = 0 V                                                          | Full range | 1.7  | 1.9                |     | Α                 |  |
| I <sub>LIMIT</sub>            | Current limit.                           | V <sub>IN</sub> = 2.9 V                                                                                | Full range | 1.6  | 1.9                |     | А                 |  |
| $I_{\rm IL}$                  | Input reverse leakage current            | $V_{IN} = -20 \text{ V}, V_{OUT} = 0 \text{ V}$                                                        | Full range |      |                    | 300 | μA                |  |
| $I_{RO}$                      | Reverse output current (13)              | V <sub>OUT</sub> = 1.21 V, V <sub>IN</sub> < 1.21 V                                                    | Full range |      | 300                | 500 | μA                |  |
| TSD                           | Thermal shutdown temperature             |                                                                                                        |            |      | 175                |     | °C                |  |

<sup>(7)</sup> To satisfy requirements for minimum input voltage, the TPS7A4501 is tested and specified for these conditions with an external resistor divider (two 4.12-kΩ resistors) for an output voltage of 2.4 V. The external resistor divider adds a 300-μA DC load on the output.

GND pin current is tested with  $V_{IN} = 2.9 \text{ V}$  and a current source load. The GND pin current decreases at higher input voltages.

Parameter is specified by bench characterization and is not tested in production.

<sup>(10)</sup> ADJ pin bias current flows into the ADJ pin.
(11) This maximum limit applies to SMD 5962R1222403VXC post 100kRads (Si) test at 25°C.

 <sup>(12)</sup> Parameter is specified by characterization for KGD and is not tested in production.
 (13) Reverse output current is tested with the IN pin grounded and the OUT pin forced to the rated output voltage. This current flows into the OUT pin and out the GND pin.



### 7.7 Typical Characteristics



# TEXAS INSTRUMENTS

### **Typical Characteristics (continued)**





### **Typical Characteristics (continued)**





# **Typical Characteristics (continued)**





### 8 Detailed Description

#### 8.1 Overview

The TPS7A4501-SP is a 1.5-A LDO regulator optimized for fast-transient response. The devices are capable of supplying 1.5 A at a dropout voltage of 320 mV. The low operating quiescent current (1 mA) drops to less than 50  $\mu$ A in shutdown. In addition to the low quiescent current, the TPS7A4501-SP regulators incorporate several protection features that make them ideal for use in battery-powered systems. The devices are protected against both reverse input and reverse output voltages. In battery-backup applications where the output can be held up by a backup battery when the input is pulled to ground, the TPS7A4501-SP functions as if it has a diode in series with its output and prevents reverse current flow. Additionally, in dual-supply applications where the regulator load is returned to a negative supply, the output can be pulled below ground by as much as (20 V – VIN) and still allow the device to start and operate.

#### 8.2 Functional Block Diagram



#### 8.3 Feature Description

#### 8.3.1 Adjustable Operation

The adjustable TPS7A4501-SP has an output voltage range of 1.21 to 20 V. The output voltage is set by the ratio of two external resistors as shown in Figure 20. The device maintains the voltage at the ADJ pin at 1.21 V referenced to ground. The current in R1 is then equal to (1.21 V/R1), and the current in R2 is the current in R1 plus the ADJ pin bias current. The ADJ pin bias current, 3  $\mu$ A at 25°C, flows through R2 into the ADJ pin. Calculate the output voltage using the formula shown in Figure 20. The value of R1 should be less than 4.17 k $\Omega$  to minimize errors in the output voltage caused by the ADJ pin bias current. Note that in shutdown, the output is turned off, and the divider current is zero.



#### **Feature Description (continued)**



Figure 20. Adjustable Operation Schematic

The adjustable device is tested and specified with the ADJ pin tied to the OUT pin for an output voltage of 1.21 V. Specifications for output voltages greater than 1.21 V are proportional to the ratio of the desired output voltage to 1.21 V:  $V_{OUT}$  / 1.21 V. For example, load regulation for an output current change of 1 mA to 1.5 A is -3 mV (typical) at  $V_{OUT}$  = 1.21 V. At  $V_{OUT}$  = 5 V, load regulation is:

$$(5 \text{ V} / 1.21 \text{ V})(-3 \text{ mV}) = -12.4 \text{ mV}$$
 (1)

#### 8.3.2 Fixed Operation

The TPS7A4501-SP can be used in a fixed-voltage configuration. Connect the SENSE/ADJ pin to OUT for proper operation. Figure 21 shows an example of this for a fixed output voltage of 1.21 V. During fixed voltage operation, the SENSE/ADJ pin can be used for a Kelvin connection if routed separately to the load. This allows the regulator to compensate for voltage drop across parasitic resistances (RP) between the output and the load. This compensation becomes more crucial with higher-load currents.



Figure 21. Kelvin Sense Connection

#### 8.3.3 Overload Recovery

Like many IC power regulators, the TPS7A4501-SP has safe operating area protection. The safe area protection decreases the current limit as input-to-output voltage increases and keeps the power transistor inside a safe operating region for all values of input-to-output voltage. The protection is designed to provide some output current at all values of input-to-output voltage up to the device breakdown.

When power is first turned on, as the input voltage rises, the output follows the input, allowing the regulator to start up into very-heavy loads. During start up, as the input voltage is rising, the input-to-output voltage differential is small, allowing the regulator to supply large output currents. With a high input voltage, a problem can occur wherein removal of an output short does not allow the output voltage to recover. Other regulators also exhibit this phenomenon, so it is not unique to the TPS7A4501-SP.



#### **Feature Description (continued)**

The problem occurs with a heavy output load when the input voltage is high and the output voltage is low. Common situations occur immediately after the removal of a short circuit or when the shutdown pin is pulled high after the input voltage has already been turned on. The load line for such a load may intersect the output current curve at two points. If this happens, there are two stable output operating points for the regulator. With this double intersection, the input power supply may need to be cycled down to 0 and brought up again to make the output recover.

#### 8.3.4 Output Voltage Noise

The TPS7A4501-SP regulator is designed to provide low output voltage noise over the 10-Hz to 100-kHz bandwidth while operating at full load. Output voltage noise is typically 50  $\mu$ V/ $\sqrt{Hz}$  over this frequency bandwidth for the TPS7A4501-SP. For higher output voltages (generated by using a resistor divider), the output voltage noise is gained up accordingly.

Higher values of output voltage noise may be measured when care is not exercised with regard to circuit layout and testing. Crosstalk from nearby traces can induce unwanted noise onto the output of the TPS7A4501-SP. The user must also consider power-supply ripple rejection; the TPS7A4501-SP regulator does not have unlimited power-supply rejection and passes a small portion of the input noise through to the output.



Figure 22. Output Noise Plot,  $V_{IN}$  = 7 V,  $V_{OUT}$  = 5 V At 750 mA ,  $C_{OUT}$  = 22  $\mu F$  Tantalum Capacitor

#### 8.3.5 Protection Features

The TPS7A4501-SP regulator incorporates several protection features, which makes the regulator ideal for use in battery-powered circuits. In addition to the normal protection features associated with monolithic regulators, such as current limiting and thermal limiting, the device is protected against reverse input voltages, reverse output voltages, and reverse voltages from output to input.

Current limit protection and thermal overload protection are intended to protect the device against current overload conditions at the output of the device. For normal operation, the junction temperature should not exceed 125°C. TPS7A4501-SP incorporates thermal protection which disables the output when the junction temperature rises approximately 175°C, allowing the device to cool.

The input of the device withstands reverse voltages of 20 V. Current flow into the device is limited to less than 1 mA (typically less than 100  $\mu$ A), and no negative voltage appears at the output. The device protects both itself and the load. This provides protection against batteries that can be plugged in backward.



#### **Feature Description (continued)**

The output of the TPS7A4501-SP can be pulled below ground without damaging the device. If the input is left open circuit or grounded, the output can be pulled below ground by 20 V. The output acts like an open circuit; no current flows out of the pin. If the input is powered by a voltage source, the output sources the short-circuit current of the device and protects itself by thermal limiting. In this case, grounding the SHDN pin turns off the device and stops the output from sourcing the short-circuit current.

The ADJ pin of the adjustable device can be pulled above or below ground by as much as 7 V without damaging the device. If the input is left open circuit or grounded, the ADJ pin acts like an open circuit when pulled below ground and like a large resistor (typically 5  $k\Omega$ ) in series with a diode when pulled above ground.

In situations where the ADJ pin is connected to a resistor divider that would pull the ADJ pin above its 7-V clamp voltage if the output is pulled high, the ADJ pin input current must be limited to less than 5 mA. For example, a resistor divider is used to provide a regulated 1.5-V output from the 1.21-V reference when the output is forced to 20 V. Choose the top resistor of the resistor divider so as to limit the current into the ADJ pin to <5 mA when the ADJ pin is at 7 V. The 13-V difference between OUT and ADJ divided by the 5-mA maximum current into the ADJ pin yields a minimum top resistor value of 2.6 k $\Omega$ .

In circuits where a backup battery is required, several different input/output conditions can occur. The output voltage may be held up while the input is either pulled to ground, pulled to some intermediate voltage, or is left open circuit.

When the IN pin of the TPS7A4501-SP is forced below the OUT pin or the OUT pin is pulled above the IN pin, input current typically drops to less than 2  $\mu$ A. This can happen if the input of the device is connected to a discharged (low-voltage) battery and the output is held up by either a backup battery or a second regulator circuit. The state of the SHDN pin has no effect on the reverse output current when the output is pulled above the input.

#### 8.4 Device Functional Modes

Table 1 shows the device modes.

**Table 1. Device Modes** 

| SHDN | DEVICE STATE      |
|------|-------------------|
| Н    | Regulated voltage |
| L    | Shutdown          |



### 9 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 9.1 Application Information

The TPS7A4501-SP regulator has very-low output noise, which makes it ideal for sensitive RF supply applications.

### 9.2 Typical Application

This section highlights some of the design considerations when implementing this device in various applications.



Figure 23. Adjustable Output Voltage Operation

#### 9.2.1 Design Requirements

Table 2 shows the design requirements.

**Table 2. Design Parameters** 

| DESIGN PARAMETER      | EXAMPLE VALUE |
|-----------------------|---------------|
| Input voltage (VIN)   | 5 V           |
| Output voltage (VOUT) | 2.5 V         |
| Output current (IOUT) | 0 to 1 A      |
| Load regulation       | 1%            |

#### 9.2.2 Detailed Design Procedure

The TPS7A4501-SP has an adjustable output voltage range of 1.21 to 20 V. The output voltage is set by the ratio of two external resistors, R1 and R2, as shown in Figure 23. The device maintains the voltage at the ADJ pin at 1.21 V referenced to ground. The current in R1 is then equal to (1.21 V/R1), and the current in R2 is the current in R1 plus the ADJ pin bias current. The ADJ pin bias current, 3  $\mu$ A at 25°C, flows through R2 into the ADJ pin. Calculate the output voltage using Equation 2.

$$V_{OUT} = 1.21V(1 + \frac{R2}{R1}) + I_{ADJ} \times R2$$
 (2)

The value of R1 should be less than 4.17 k $\Omega$  to minimize errors in the output voltage caused by the ADJ pin bias current. Note that in shutdown the output is turned off, and the divider current is zero. For an output voltage of 2.50 V, R1 is set to 4 k $\Omega$ . R2 is then found to be 4.22 k $\Omega$  using Equation 2.

$$V_{\text{OUT}} = 1.21V(1 + \frac{4.22k\Omega}{4.0k\Omega}) + 3\mu\text{A} \times 4.22k\Omega \tag{3}$$



$$V_{OUT} = 2.50 \text{ V}$$
 (4)

The adjustable device is tested and specified with the ADJ pin tied to the OUT pin for an output voltage of 1.21 V. Specifications for output voltages greater than 1.21 V are proportional to the ratio of the desired output voltage to 1.21 V:  $V_{OUT}$  / 1.21 V. For example, load regulation for an output current change of 1 mA to 1.5 A is -2 mV (typical) at  $V_{OUT}$  = 1.21 V. At  $V_{OUT}$  = 2.50 V, the typical load regulation is:

$$(2.50 \text{ V} / 1.21 \text{ V})(-2 \text{ mV}) = -4.13 \text{ mV}$$
 (5)

shows the actual change in output is about 3 mV for a 1-A load step. The maximum load regulation at 25°C is -8 mV. At  $V_{OUT} = 2.50$  V, the maximum load regulation is:

$$(2.50 \text{ V} / 1.21 \text{ V})(-8 \text{ mV}) = -16.53 \text{ mV}$$
 (6)

Because 16.53 mV is only 0.7% of the 2.5-V output voltage, the load regulation meets the design requirements.

#### 9.2.2.1 Output Capacitance and Transient Response

The TPS7A4501-SP regulator is designed to be stable with a wide range of output capacitors. The ESR of the output capacitor affects stability, most notably with small capacitors. TI recommends a minimum output capacitor of 10  $\mu$ F with an ESR of 3  $\Omega$  or less to prevent oscillations. Larger values of output capacitance can decrease the peak deviations and provide improved transient response for larger load current changes. Bypass capacitors, used to decouple individual components powered by the TPS7A4501-SP, increase the effective output capacitor value.

Give extra consideration to the use of ceramic capacitors. Ceramic capacitors are manufactured with a variety of dielectrics, each with different behavior over temperature and applied voltage. The most common dielectric used for a harsh environment is X7R. Ceramic capacitors lose capacitance when DC bias is applied across the capacitor. This capacitance loss is due to the polarization of the ceramic material. The capacitance loss is not permanent: after a large DC bias is applied, reducing the DC bias reduces the degree of polarization and capacitance increases. DC bias effects vary dramatically with voltage rating, case size, capacitor value, and capacitor manufacturer. Because a capacitor could lose more than 50% of its capacitance with DC bias voltages near the voltage rating of the capacitor, it is important to consider DC bias when selecting a ceramic capacitor for an application.

Ceramic capacitors' dielectric also changes over the temperature range. For example X7R, the first letter **X** denotes lower temperature range –55°C whereas 7 denotes a higher temperature range 125°C and R denotes capacitance variation over the temperature range (±15%). For harsh environment applications, minimum dielectric thickness must be 1 mil for 100-V DC-rated capacitor and 0.8 mil for 50-V DC-rated capacitors.

Voltage and temperature coefficients are not the only sources of problems. Some ceramic capacitors have a piezoelectric response. A piezoelectric device generates voltage across its terminals due to mechanical stress, similar to the way a piezoelectric accelerometer or microphone works. For a ceramic capacitor, the stress can be induced by vibrations in the system or thermal transients.

Tantalum capacitors can provide higher capacitance per unit volume. Tantalum capacitors can be either manganese dioxide (MNO2)-based capacitors where the cathode is MN02 or polymer. MN02-based tantalum capacitors exhibit high ESR as compared to polymer-based tantalum capacitors. MN02-based tantalum capacitors require in excess of 60% voltage derating. Thus, a 10-V rated capacitor can only be used for 3.3-V application. Whereas polymer-based capacitors only require 10% voltage derating. Paralleling ceramic and tantalum capacitors provide optimum balance between capacitance and ESR.

Table 3 highlights some of the capacitors used in the device.



| Table  | 3  | TPS7 | Δ4501              | -SP | <b>Capacitors</b> |
|--------|----|------|--------------------|-----|-------------------|
| i abie | J. | IFOL | <del>M4</del> 3U I | -SF | Capacitors        |

| CAPACITOR PART NUMBER | CAPACITOR DETAILS TYPE VENDOR (CAPACITOR, VOLTAGE, ESR) | TYPE                         | VENDOR                  |  |
|-----------------------|---------------------------------------------------------|------------------------------|-------------------------|--|
| T493X226M025AH6x20    | 22 μF, 25 V, 35 m $\Omega$                              | Tantalum - MnO2              | Kemet                   |  |
| T525D476M016ATE035    | 47 μF, 10 V, 35 mΩ                                      | Tantalum - Polymer           | Kemet                   |  |
| T525D107M010ATE025    | 100 μF, 10 V, 25 mΩ                                     | Tantalum - Polymer           | Kemet                   |  |
| T541X337M010AH6720    | 330 μF, 10 V, 6 mΩ                                      | 0 V, 6 mΩ Tantalum - Polymer |                         |  |
| T525D227M010ATE025    | 220 μF, 10 V, 25 mΩ                                     | Tantalum - Polymer           | Kemet                   |  |
| T495X107K016ATE100    | 100 μF, 16 V, 100 mΩ                                    | Tantalum - MnO2              | Kemet                   |  |
| CWR29FK227JTHC        | 220 μF, 10 V, 180 mΩ                                    | Tantalum - MnO2              | AVX                     |  |
| THJE107K016AJH        | 100 μF, 16 V, 58 mΩ                                     | Tantalum                     | AVX                     |  |
| THJE227K010AJH        | 220 μF, 10 V, 40 mΩ                                     | Tantalum                     | AVX                     |  |
| SR2225X7R335K1P5#M123 | 3.3 μF, 25 V, 10 mΩ                                     | Ceramic                      | Presidio Components Inc |  |

### 9.2.2.2 Compensation

TPS7A4501-SP is internally compensated. However, the user can implement a lead network using  $C_3$  to boost the phase margin as well as reduce output noise.



Figure 24. Compensation Schematic

 $R_1$ , the bottom resistor, and  $R_2$ , the top resistor, form the output voltage divider network.  $C_3$  across  $R_2$  adds a lead network.

For  $R_1$  = 3.2 k $\Omega$  and  $R_2$  = 10 k $\Omega$ ,  $V_{OUT}$  is set at 5 V and  $C_3$  = 470 pF.

Zero and pole can be calculated as shown in the following equations.

$$f_{z2} = \frac{1}{2 \times \pi \times R_2 \times C_3} \tag{7}$$

$$f_{z2} = 33.863 \text{ kHz}$$
 (8)

$$R_{1p} = \frac{R_1 \times R_2}{R_1 + R_2} \tag{9}$$

$$R_{1p} = 2.424 \text{ k}\Omega \tag{10}$$

$$f_{p2} = \frac{1}{2 \times \pi \times R_{1p} \times C_3} \tag{11}$$

$$f_{p2} = 139.684 \text{ kHz}$$
 (12)



#### 9.2.3 Application Curves

The following waveforms indicate the transient behavior of the TPS7A4501-SP.





### 10 Power Supply Recommendations

The device is designed to operate with an input voltage supply up to 20 V. The minimum input voltage should provide adequate headroom greater than the dropout voltage for the device to have a regulated output. If the input supply is noisy, additional input capacitors with low ESR can help improve the output noise performance.

### 11 Layout

### 11.1 Layout Guidelines

- For best performance, all traces should be as short as possible.
- Use wide traces for IN, OUT, and GND to minimize the parasitic electrical effects.
- TI recommends a minimum output capacitor of 10 μF with an ESR of 3 Ω or less to prevent oscillations. X7R dielectrics are preferred.
- Place the output capacitor (COUT) as close as possible to the OUT pin of the device.
- SHDN can be driven by 5-V <u>logic</u>, 3-V logic, or open-collector logic with a pullup resistor. The device is in the low-power shutdown state if SHDN is not connected.
- The exposed thermal vias of the HKU package should be connected to a wide ground plane for effective heat dissipation. Refer to Figure 29, Figure 30, and Figure 31 for the typical footprint of the HKU package.

### 11.2 Layout Example



Figure 28. Example of Layout



Figure 29. Typical HKU Package With Leads Form



#### **Layout Example (continued)**



Figure 30. Typical Thermal Vias Footprint



Figure 31. Typical Thermal Vias Details

### 11.3 Thermal Considerations

The power-handling capability of the device is limited by the maximum-rated junction temperature (125°C). The power dissipated by the device is made up of two components:

- Output current multiplied by the input/output voltage differential: I<sub>OUT</sub>(V<sub>IN</sub> V<sub>OUT</sub>)
- GND pin current multiplied by the input voltage: I<sub>GND</sub>V<sub>IN</sub>.

Find the GND pin current by using the GND pin current graphs in *Typical Characteristics*. Power dissipation is equal to the sum of the two components listed previously.

The TPS7A4501-SP regulators have internal thermal limiting designed to protect the device during overload conditions. For continuous normal conditions, do not exceed the maximum junction temperature rating of 125°C. It is important to give careful consideration to all sources of thermal resistance from junction to ambient. Also consider additional heat sources mounted nearby.

For surface-mount devices, heat sinking is accomplished by using the heat-spreading capabilities of the PCB and its copper traces. Copper board stiffeners and plated through-holes can also be used to spread the heat generated by power devices.

#### 11.3.1 Calculating Junction Temperature

Example: Given an output voltage of 3.3 V, an input voltage range of 4 to 6 V, an output current range of 0 to 500 mA, and a maximum case temperature of 50°C, what is the maximum junction temperature?

The power dissipated by the device is equal to:

 $I_{OUT(MAX)}(V_{IN(MAX)} - V_{OUT}) + I_{GND}(V_{IN(MAX)})$ 

#### where

- I<sub>OUT(MAX)</sub> = 500 mA
- V<sub>IN(MAX)</sub> = 6 V



### **Thermal Considerations (continued)**

• 
$$I_{GND}$$
 at  $(I_{OUT} = 500 \text{ mA}, V_{IN} = 6 \text{ V}) = 10 \text{ mA}$  (13)

So,

$$P = 500 \text{ mA} \times (6 \text{ V} - 3.3 \text{ V}) + 10 \text{ mA} \times 6 \text{ V} = 1.41 \text{ W}$$
 (14)

Using a U package, the thermal resistance is about 10.3°C/W. So the junction temperature rise above case is approximately equal to:

$$1.41 \text{ W} \times 10.3^{\circ}\text{C/W} = 14.5^{\circ}\text{C}$$
 (15)

The maximum junction temperature is then equal to the maximum junction-temperature rise above case plus the maximum case temperature or:

$$T_{\text{JMAX}} = 50^{\circ}\text{C} + 14.5^{\circ}\text{C} = 64.5^{\circ}\text{C}$$
 (16)



### 12 Device and Documentation Support

#### 12.1 Device Support

### 12.1.1 Third-Party Products Disclaimer

TI'S PUBLICATION OF INFORMATION REGARDING THIRD-PARTY PRODUCTS OR SERVICES DOES NOT CONSTITUTE AN ENDORSEMENT REGARDING THE SUITABILITY OF SUCH PRODUCTS OR SERVICES OR A WARRANTY, REPRESENTATION OR ENDORSEMENT OF SUCH PRODUCTS OR SERVICES, EITHER ALONE OR IN COMBINATION WITH ANY TI PRODUCT OR SERVICE.

#### 12.2 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 12.3 Trademarks

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

### 12.4 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### 12.5 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

### 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.





26-Jan-2019

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | _       | Pins | _   | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking            | Samples |
|------------------|--------|--------------|---------|------|-----|----------------------------|------------------|--------------------|--------------|---------------------------|---------|
|                  | (1)    |              | Drawing |      | Qty | (2)                        | (6)              | (3)                |              | (4/5)                     |         |
| 5962-1222402V9A  | ACTIVE | XCEPT        | KGD     | 0    | 100 | Green (RoHS<br>& no Sb/Br) | Call TI          | N / A for Pkg Type | -55 to 125   |                           | Samples |
| 5962-1222402VHA  | ACTIVE | CFP          | U       | 10   | 1   | TBD                        | A42              | N / A for Pkg Type | -55 to 125   | 1222402VHA<br>7A4501-SP   | Samples |
| 5962R1222403V9A  | ACTIVE | XCEPT        | KGD     | 0    | 50  | TBD                        | Call TI          | Call TI            | -25 to 125   |                           | Samples |
| 5962R1222403VXC  | ACTIVE | CFP          | HKU     | 10   | 1   | TBD                        | Call TI          | Call TI            | -55 to 125   | R1222403VXC<br>7A4501-RHA | Samples |
| TPS7A4501HKU/EM  | ACTIVE | CFP          | HKU     | 10   | 1   | TBD                        | AU               | N / A for Pkg Type | 25 to 25     | 7A4501HKU/EM<br>EVAL ONLY | Samples |
| TPS7A4501U/EM    | ACTIVE | CFP          | U       | 10   | 1   | TBD                        | A42              | N / A for Pkg Type | 25 to 25     | 7A4501U/EM<br>EVAL ONLY   | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.



### **PACKAGE OPTION ADDENDUM**

26-Jan-2019

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# U (S-GDFP-F10)

# CERAMIC DUAL FLATPACK



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. This package can be hermetically sealed with a ceramic lid using glass frit.
- D. Index point is provided on cap for terminal identification only.
- E. Falls within MIL STD 1835 GDFP1-F10 and JEDEC MO-092AA



# HKU (R-CDFP-F10)

### CERAMIC DUAL FLATPACK



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. This drawing does not comply with Mil Std 1835. Do not use this package for compliant product.
- D. The terminals will be gold plated.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (<a href="www.ti.com/legal/termsofsale.html">www.ti.com/legal/termsofsale.html</a>) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2019, Texas Instruments Incorporated