



www.ti.com

SGLS395A - OCTOBER 2008-REVISED SEPTEMBER 2010

# DUAL, 250-mA OUTPUT, ULTRA-LOW NOISE, HIGH PSRR, LOW-DROPOUT LINEAR REGULATOR

Check for Samples: TPS71202-EP

# **FEATURES**

- Dual 250-mA High-Performance RF LDOs
- Adjustable Output Voltage (1.2 V to 5.5 V)
- High PSRR: 65 dB at 10 kHz
- Ultra-Low Noise: 32 μVrms
- Fast Start-Up Time: 60 μs
- Stable with 2.2-μF Ceramic Capacitor
- Excellent Load/Line Transient Response
- Very Low Dropout Voltage: 125 mV at 250 mA
- Independent Enable Pins
- Thermal Shutdown and Independent Current Limit
- Available in Thermally-Enhanced SON Package: 3 mm x 3 mm x 1 mm

# **APPLICATIONS**

- Cellular and Cordless Phones
- Wireless PDA/Handheld Products
- PCMCIA/Wireless LAN Applications
- Digital Camera/Camcorder/Internet Audio
- DSP/FPGA/ASIC/Controllers and Processors

# SUPPORTS DEFENSE, AEROSPACE, AND MEDICAL APPLICATIONS

- Controlled Baseline
- One Assembly/Test Site
- One Fabrication Site
- Available in Military (–55°C/125°C)
   Temperature Range<sup>(1)</sup>
- Extended Product Life Cycle
- Extended Product-Change Notification
- Product Traceability

# DESCRIPTION

The TPS71202 low-dropout (LDO) voltage regulator is tailored to noise-sensitive and RF applications. It features dual 250-mA LDOs with ultra-low noise, high power-supply rejection ratio (PSRR), and fast transient and start-up response. Each regulator output is stable with low-cost 2.2-uF ceramic output capacitors and features very low dropout voltages (125 mV typical at 250 mA). The regulator achieves fast start-up times (approximately 60 µs with a 0.001-μF bypass capacitor) while consuming very low quiescent current (300 µA typical with both outputs enabled). When the device is placed in standby mode, the supply current is reduced to less than 0.3 µA typical. The regulator exhibits approximately 32  $\mu$ Vrms of output voltage noise with  $V_{OUT} = 2.8 \text{ V}$ and a 0.01-µF noise reduction (NR) capacitor. Applications with analog components that are noise-sensitive, such as portable RF electronics, benefit from high PSRR, low noise, and fast line and load transient features. The TPS71202 is offered in a thin 3-mm x 3-mm SON package and is fully specified from -55°C to 125°C (T<sub>J</sub>).

(1) Custom temperature ranges available







This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.





# ORDERING INFORMATION(1)

| TJ             | PACK         | AGE <sup>(2)</sup> | ORDERABLE PART NUMBER | TOP-SIDE MARKING |  |
|----------------|--------------|--------------------|-----------------------|------------------|--|
| -55°C to 125°C | SON-10 - DRC | Reel of 250        | TPS71202MDRCTEP       | CVQ              |  |

- (1) For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI web site at www.ti.com.
- (2) Package drawings, thermal data, and symbolization are available at www.ti.com/packaging.

# **ABSOLUTE MAXIMUM RATINGS**

over operating junction temperature range unless otherwise noted(1)

| 010101                           | beratting junetion temperature range anness etherwise me | , to u                        |                                   |  |  |
|----------------------------------|----------------------------------------------------------|-------------------------------|-----------------------------------|--|--|
| $V_{IN}$                         | Input voltage range                                      | IN                            | –0.3 V to 6 V                     |  |  |
| $V_{\text{EN1}}, V_{\text{EN2}}$ | Input voltage range                                      | EN1, EN2                      | –0.3 V to V <sub>IN</sub> + 0.3 V |  |  |
| $V_{OUT}$                        | Output voltage range                                     | OUT                           |                                   |  |  |
|                                  | Peak output current                                      | Internally limited            |                                   |  |  |
|                                  | Output short-circuit duration                            | Indefinite                    |                                   |  |  |
|                                  | Continuous total power dissipation                       | See Thermal Information table |                                   |  |  |
| TJ                               | Junction temperature range                               | –55°C to 150°C                |                                   |  |  |
|                                  | Storage temperature range                                | −65°C to 150°C                |                                   |  |  |
| ECD.                             |                                                          | Human-Body Model (HBM)        | 2000 V                            |  |  |
| ESD                              | Electrostatic discharge rating                           | Charged-Device Model (CDM)    | 500 V                             |  |  |
|                                  |                                                          |                               |                                   |  |  |

(1) Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under the Electrical Characteristics is not implied. Exposure to absolute maximum rated conditions for extended periods may affect device reliability.

www.ti.com

## THERMAL INFORMATION

|                  | THERMAL METRIC <sup>(1)(2)</sup>             | TPS71202-EP   | LINUTO |
|------------------|----------------------------------------------|---------------|--------|
|                  | THERMAL METRIC                               | DRC (10 PINS) | UNITS  |
| $\theta_{JA}$    | Junction-to-ambient thermal resistance       | 49.6          |        |
| $\theta_{JCtop}$ | Junction-to-case (top) thermal resistance    | 70.0          |        |
| $\theta_{JB}$    | Junction-to-board thermal resistance         | 17.8          | 0000   |
| ΨЈТ              | Junction-to-top characterization parameter   | 0.6           | °C/W   |
| ΨЈВ              | Junction-to-board characterization parameter | 15.2          |        |
| $\theta_{JCbot}$ | Junction-to-case (bottom) thermal resistance | 5.2           |        |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.

# **ELECTRICAL CHARACTERISTICS**

over operating temperature range ( $T_J$  = -55°C to +125°C),  $V_{IN}$  = highest ( $V_{OUT(nom)}$  + 1 V) or 2.7 V (whichever is greater),  $I_{OUT}$  = 1 mA,  $V_{EN1,~2}$  = 1.2 V,  $C_{OUT}$  = 10  $\mu$ F,  $C_{NR}$  = 0.01  $\mu$ F, and adjustable LDOs are tested at  $V_{OUT}$  = 3.0 V (unless otherwise noted). Typical values are at  $T_J$  = 25°C.

|                                                                                                                                                                                                                                | PARAMETER                                        |                                                                     | TI                                                    | EST CONDITIONS                                          | MIN                                                                                                                            | TYP                | MAX                 | UNIT  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|---------------------------------------------------------------------|-------------------------------------------------------|---------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|--------------------|---------------------|-------|
| $V_{IN}$                                                                                                                                                                                                                       | Input voltage range <sup>(1)</sup>               |                                                                     |                                                       |                                                         | 2.7                                                                                                                            |                    | 5.5                 | V     |
| $V_{FB}$                                                                                                                                                                                                                       | Internal reference (adjusta                      | able LDOs)                                                          |                                                       | 1.200                                                   | 1.225                                                                                                                          | 1.250              | V                   |       |
|                                                                                                                                                                                                                                | Output voltage range (adjustable LDOs)           |                                                                     |                                                       |                                                         |                                                                                                                                | 5.5                | 5 – V <sub>DO</sub> | V     |
|                                                                                                                                                                                                                                |                                                  | Nominal                                                             | $T_J = +25$ °C, $I_{OUT} = 0$ mA                      |                                                         | -1.5                                                                                                                           |                    | +1.5                |       |
| V <sub>OUT</sub>                                                                                                                                                                                                               | Accuracy <sup>(1)</sup>                          | Over V <sub>IN</sub> ,<br>I <sub>OUT</sub> , and<br>temperatur<br>e | V <sub>OUT</sub> + 1.0 V<br>0 μA ≤ I <sub>OUT</sub> ≤ | ≤ V <sub>IN</sub> ≤ 5.5 V,<br>250 mA                    | -3                                                                                                                             | 1                  | +3                  | %     |
| $\Delta V_{OUT} \% / \Delta V_{IN}$                                                                                                                                                                                            | Line regulation <sup>(1)</sup>                   |                                                                     | V <sub>OUT</sub> + 1.0 V                              | ≤ V <sub>IN</sub> ≤ 5.5 V                               |                                                                                                                                | 0.05               |                     | %/V   |
| $\Delta V_{OUT} \% / \Delta I_{OU}$                                                                                                                                                                                            | Load regulation                                  |                                                                     | 0 μA ≤ I <sub>OUT</sub> ≤                             | 0 μA ≤ I <sub>OUT</sub> ≤ 250 mA                        |                                                                                                                                |                    |                     | %/mA  |
| $V_{DO}$                                                                                                                                                                                                                       | Dropout voltage $(V_{IN} = V_{OUT(nom)} - 0.1V)$ |                                                                     | I <sub>OUT1</sub> = I <sub>OUT2</sub>                 |                                                         | 125                                                                                                                            | 315                | mV                  |       |
| I <sub>CL</sub>                                                                                                                                                                                                                | Output current limit                             |                                                                     | V <sub>OUT</sub> = 0.9 x                              | V <sub>OUT(nom)</sub>                                   | 400                                                                                                                            | 600                | 800                 | mA    |
|                                                                                                                                                                                                                                | One LDO enabled                                  |                                                                     | I <sub>OUT</sub> = 1 mA (                             |                                                         | 190                                                                                                                            | 250                | ٨                   |       |
| <sup>I</sup> GND                                                                                                                                                                                                               | Ground pin current                               | Both LDOs enabled                                                   | I <sub>OUT1</sub> = I <sub>OUT2</sub>                 | $I_{OUT1} = I_{OUT2} = 1 \text{ mA to } 250 \text{ mA}$ |                                                                                                                                |                    | 600                 | μА    |
| I <sub>SHDN</sub>                                                                                                                                                                                                              | Shutdown current <sup>(2)</sup>                  |                                                                     | V <sub>EN</sub> ≤ 0.4 V, 0                            | 0 V ≤ V <sub>IN</sub> ≤ 5.5 V                           |                                                                                                                                | 0.3                | 2.0                 | μА    |
| I <sub>FB</sub>                                                                                                                                                                                                                | FB pin current                                   |                                                                     |                                                       |                                                         |                                                                                                                                | 0.1                | 1.50                | μΑ    |
| V                                                                                                                                                                                                                              | Output noise voltage,                            |                                                                     | No $C_{NR}$ , $I_{OUT} = 250 \text{ mA}$              |                                                         | 80.0                                                                                                                           | × V <sub>OUT</sub> |                     | μVrms |
| v <sub>n</sub>                                                                                                                                                                                                                 | BW = 10 Hz to 100 kHz                            |                                                                     | $C_{NR} = 0.01 \ \mu$                                 | 11.8                                                    | 3 × V <sub>OUT</sub>                                                                                                           |                    | μνιτιδ              |       |
| DCDD                                                                                                                                                                                                                           | Power-supply rejection rat                       | tio                                                                 | f = 100 Hz, I <sub>C</sub>                            |                                                         | 65                                                                                                                             |                    | dB                  |       |
| ΔV <sub>OUT</sub> %/ΔI <sub>OU</sub> T V <sub>DO</sub> I <sub>CL</sub> I <sub>GND</sub> I <sub>SHDN</sub> I <sub>FB</sub> V <sub>n</sub> PSRR t <sub>STR</sub> V <sub>IH</sub> V <sub>IL</sub> I <sub>EN</sub> T <sub>SD</sub> | (ripple rejection)                               |                                                                     | $f = 10 \text{ kHz}, I_{\text{C}}$                    |                                                         | 65                                                                                                                             |                    | uБ                  |       |
| t <sub>STR</sub>                                                                                                                                                                                                               | Startup time                                     |                                                                     | V <sub>OUT</sub> = 2.85 \                             | $V, R_L = 30\Omega, C_{NR} = 0.001 \mu F$               |                                                                                                                                | 60                 |                     | μS    |
| $V_{IH}$                                                                                                                                                                                                                       | Enable threshold high (EN                        | 11, EN2)                                                            |                                                       |                                                         | 1.2                                                                                                                            |                    | $V_{\text{IN}}$     | V     |
| $V_{IL}$                                                                                                                                                                                                                       | Enable threshold low (EN                         | 1, EN2)                                                             |                                                       |                                                         | 0                                                                                                                              |                    | 0.4                 | V     |
| I <sub>EN</sub>                                                                                                                                                                                                                | Enable pin current (EN1,                         | N1, EN2) $V_{IN} = V_{EN} = 5.5 \text{ V}$ Shutdown Temp increasing |                                                       | 5.5 V                                                   | -1                                                                                                                             |                    | 1                   | μΑ    |
| $T_{SD}$                                                                                                                                                                                                                       | Thermal shutdown temperature                     |                                                                     | 1 0                                                   |                                                         |                                                                                                                                | +160               |                     | °C    |
|                                                                                                                                                                                                                                |                                                  |                                                                     | Reset                                                 | Temp decreasing                                         |                                                                                                                                | +140               |                     |       |
| UVLO                                                                                                                                                                                                                           | Undervoltage lockout thre                        |                                                                     | V <sub>IN</sub> rising                                |                                                         | 2.25                                                                                                                           |                    | 2.65                | V     |
|                                                                                                                                                                                                                                | Undervoltage lockout hyst                        | eresis                                                              | V <sub>IN</sub> falling                               |                                                         | 300 600  0.3 2.  0.1 1.50  80.0 × V <sub>OUT</sub> 11.8 × V <sub>OUT</sub> 65  65  60  1.2 V <sub>I</sub> 0 0.  -1  +160  +140 |                    | mV                  |       |

Copyright © 2008-2010, Texas Instruments Incorporated

For thermal estimates of this device based on PCB copper area, see the TI PCB Thermal Calculator.

Minimum  $V_{IN} = (V_{OUT} + V_{DO})$  or 2.7 V, whichever is greater. For the adjustable version, this applies only after  $V_{IN}$  is applied; then  $V_{EN}$  transitions from high to low.



# FUNCTIONAL BLOCK DIAGRAM — FIXED VERSION

# FUNCTIONAL BLOCK DIAGRAM — ADJUSTABLE VERSION





**Table 1. TERMINAL FUNCTIONS** 

| TERM   | /INAL  | DESCRIPTION                                                                                                                                                                          |
|--------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME   | DRC    | DESCRIPTION                                                                                                                                                                          |
| IN     | 1      | Unregulated input supply. A small 0.1-µF capacitor should be connected from IN to GND.                                                                                               |
| GND    | 5, Pad | Ground                                                                                                                                                                               |
| OUT1 3 |        | Output of the regulator. A small $2.2$ - $\mu$ F ceramic capacitor is required from this pin to ground to assure stability.                                                          |
| OUT2   | 4      | Same as OUT1 but for LDO2.                                                                                                                                                           |
| EN1    | 10     | Driving the enable pin (EN) high turns on LDO1. Driving this pin low puts LDO1 into shutdown mode, reducing operating current. The enable pin should be connected to IN if not used. |
| EN2    | 8      | Same as EN1 but controls LDO2.                                                                                                                                                       |
| FB1    | 9      | Feedback for channel 1                                                                                                                                                               |
| FB2    | 7      | Feedback for channel 2                                                                                                                                                               |
| NR     | 6      | Noise reduction pin; connect an external bypass capacitor to reduce LDO output noise.                                                                                                |
| NC 2   |        | No connection.                                                                                                                                                                       |



## TYPICAL CHARACTERISTICS

For all voltage versions at  $T_J = 25$ °C,  $V_{IN} = V_{OUT(nom)} + 1$  V,  $I_{OUT} = 1$  mA,  $V_{EN} = 1.2$  V,  $C_{OUT} = 2.2$   $\mu F$ , and  $C_{NR} = 0.01$   $\mu F$ (unless otherwise noted)





Figure 2.

# **OUTPUT VOLTAGE vs TEMPERATURE**



Figure 3.

# **DROPOUT VOLTAGE vs INPUT VOLTAGE** (ADJUSTABLE VERSION)



Figure 4.

#### **TPS71256 DROPOUT VOLTAGE vs OUTPUT CURRENT**



Figure 5.

#### **TPS71256** DROPOUT VOLTAGE vs JUNCTION TEMPERATURE



Figure 6.



# **TYPICAL CHARACTERISTICS (continued)**

For all voltage versions at  $T_J = 25^{\circ}C$ ,  $V_{IN} = V_{OUT(nom)} + 1$  V,  $I_{OUT} = 1$  mA,  $V_{EN} = 1.2$  V,  $C_{OUT} = 2.2$   $\mu F$ , and  $C_{NR} = 0.01$   $\mu F$  (unless otherwise noted)





Figure 7.

# GROUND PIN CURRENT vs I<sub>OUT</sub>



Figure 8.

#### **GROUND PIN CURRENT vs JUNCTION TEMPERATURE**



Figure 9.

# GROUND PIN CURRENT VS JUNCTION TEMPERATURE (DISABLED)



Figure 10.

# **CURRENT LIMIT vs JUNCTION TEMPERATURE**



Figure 11.

## TPS71256 LINE TRANSIENT RESPONSE



Figure 12.



# TYPICAL CHARACTERISTICS (continued)

0

0.1

For all voltage versions at  $T_J$  = 25°C,  $V_{IN}$  =  $V_{OUT(nom)}$  + 1 V,  $I_{OUT}$  = 1 mA,  $V_{EN}$  = 1.2 V,  $C_{OUT}$  = 2.2  $\mu F$ , and  $C_{NR}$  = 0.01  $\mu F$ (unless otherwise noted)

# **TPS71256** LOAD TRANSIENT RESPONSE AND V<sub>OUT2</sub> CROSSTALK



Figure 13.

# 60 50 Channel Isolation (dB) 40 30 20 $C_{OUT1} = C_{OUT2} = 10 \mu F$ 10 I<sub>OUT1</sub> = 0 mA to 500 mA Sinusoidal Load I<sub>OUT2</sub> = 25 mA

**TPS71256** 

**CHANNEL-TO-CHANNEL ISOLATION vs FREQUENCY** 

Frequency (Hz) Figure 14.

100

1k

# **TPS71256** TURN-ON/TURN-OFF RESPONSE AND V<sub>OUT2</sub> CROSSTALK



Figure 15.

# **TPS71229** POWER-UP/POWER-DOWN



Figure 16.

# TOTAL NOISE vs CNR



Figure 17.

## **NOISE SPECTRAL DENSITY** $C_{OUT} = 2.2 \mu F$





# **TYPICAL CHARACTERISTICS (continued)**

For all voltage versions at  $T_J = 25^{\circ}C$ ,  $V_{IN} = V_{OUT(nom)} + 1$  V,  $I_{OUT} = 1$  mA,  $V_{EN} = 1.2$  V,  $C_{OUT} = 2.2$   $\mu F$ , and  $C_{NR} = 0.01$   $\mu F$  (unless otherwise noted)

# NOISE SPECTRAL DENSITY



Figure 19.

# NOISE SPECTRAL DENSITY vs $C_{NR}$ 2.0 $(C_{OUT} = 10 \, \mu F)$ $(C_{OUT} = 250 \, mA)$ $(C_{OUT} = 28 \, V)$ $(C_{OUT} = 20 \, \mu F)$ $(C_{OUT} = 20 \, \mu F)$ $(C_{OUT} = 20 \, \mu F)$ $(C_{OUT} = 10 \, \mu F)$ $(C_{OUT} = 20 \, mA)$ $(C_{OUT} = 20 \,$

Frequency (Hz) **Figure 20.** 

# **PSRR (RIPPLE REJECTION) vs FREQUENCY**



Figure 21.

# **PSRR (RIPPLE REJECTION) vs FREQUENCY**



Figure 22.





#### APPLICATION INFORMATION

The TPS71202 dual low-dropout (LDO) regulator has been optimized for use in noise-sensitive battery-operated equipment. The device features extremely low dropout, high PSRR, ultra-low output noise, and low quiescent current (190  $\mu$ A typical per channel). When both outputs are disabled, the supply currents are reduced to less than 2  $\mu$ A.

# INPUT AND OUTPUT CAPACITOR REQUIREMENTS

A 0.1- $\mu F$  or larger ceramic input bypass capacitor, connected between IN and GND and located close to the TPS71202, is required for stability. It improves transient response, noise rejection, and ripple rejection. A higher-value input capacitor may be necessary if large, fast rise-time load transients are anticipated and the device is located several inches from the power source.

The TPS71202 requires an output capacitor connected between the outputs and GND to stabilize the internal control loops. The minimum recommended output capacitor is 2.2  $\mu F.$  If an output voltage of 1.8 V or less is chosen, the minimum recommended output capacitor is 4.7  $\mu F.$  Any ceramic capacitor that meets the minimum output capacitor requirements is suitable. Capacitors with higher ESR may be used, provided the ESR is less than 1  $\Omega.$ 

#### **OUTPUT NOISE**

The internal voltage reference is a key source of noise in an LDO regulator. The TPS71202 has an NR pin that is connected to the voltage reference through a 250-k $\Omega$  internal resistor. The 250-k $\Omega$  internal resistor, in conjunction with an external ceramic bypass capacitor connected to the NR pin, creates a low-pass filter to reduce the voltage reference noise and, therefore, the noise at the regulator output. To achieve a fast startup, the 250-k $\Omega$  internal resistor is shorted for 400  $\mu s$  after the device is enabled.

Because the primary noise source is the internal voltage reference, the output noise is greater for higher output voltage versions. For the case where no noise reduction capacitor is used, the typical noise ( $\mu Vrms$ ) over 10 Hz to 100 kHz is 80 times the output voltage. If a 0.01- $\mu F$  capacitor is used from the NR pin to ground, the noise ( $\mu Vrms$ ) drops to 11.8 times the output voltage.

#### STARTUP CHARACTERISITCS

To minimize startup overshoot, the TPS71202 initially targets an output voltage that is approximately 80% of the final value. To avoid a delayed startup time, noise reduction capacitors of 0.01  $\mu F$  or less are recommended. Larger noise reduction capacitors cause the output to hold at 80% until the voltage on the noise reduction capacitor exceeds 80% of the bandgap voltage. The typical startup time with a 0.001- $\mu F$  noise reduction capacitor is 60  $\mu s$ . Once one of the output voltages is present, the startup time of the other output is not affected by the noise reduction capacitor.



# PROGRAMMING THE TPS71202 ADJUSTABLE LDO REGULATOR

The output voltage of the TPS71202 dual adjustable regulator is programmed using an external resistor divider, as shown in Figure 24. The output voltage is calculated using Equation 1:

$$V_{OUT} = V_{REF} \times \left(1 + \frac{R1}{R2}\right) \tag{1}$$

where  $V_{REF} = 1.225$  V (the internal reference voltage).

Resistors R2 and R4 should be chosen for approximately a 40- $\mu$ A divider current. Lower value resistors can be used for improved noise performance but consume more power. Higher values should be avoided because leakage current at FB increases the output voltage error. The recommended design procedure is to choose R2 = 30.1 k $\Omega$  to set the divider current at 40  $\mu$ A, and then calculate R1 using Equation 2:

$$R1 = \left(\frac{V_{OUT}}{V_{REF}} - 1\right) \times R2$$
 (2)

To improve the stability and noise performance of the adjustable version, a small compensation capacitor can be placed between OUT and FB.

For voltages  $\leq$  1.8 V, the value of this capacitor should be 100 pF. For voltages > 1.8 V, the approximate value of this capacitor can be calculated as Equation 3:

C1 = 
$$\frac{(3 \times 10^5) \times (R1 + R2)}{(R1 \times R2)}$$
 (pF)

The suggested value of this capacitor for several resistor ratios is shown in Figure 24. If this capacitor is not used (such as in a unity-gain configuration) or if an output voltage  $\leq$  1.8 V is chosen, then the minimum recommended output capacitor is 4.7  $\mu$ F instead of 2.2  $\mu$ F.

## DROPOUT VOLTAGE

The TPS712xx uses a PMOS pass transistor to achieve extremely low dropout. When  $(V_{\text{IN}}$  -  $V_{\text{OUT}})$  is less than the dropout voltage  $(V_{\text{DO}})$ , the PMOS pass device is in its linear region of operation and the input-to-output resistance is the  $R_{\text{DS},\ \text{ON}}$  of the PMOS pass element. Dropout voltages at lower currents can be approximated by calculating the effective  $R_{\text{DS},\ \text{ON}}$  of the pass element and multiplying that resistance by the load current.  $R_{\text{DS},\ \text{ON}}$  of the pass element can be obtained by dividing the dropout voltage by the rated output current.



# **Output Voltage Programming Guide**

| V <sub>OUT</sub> | R1/R3           | R2/R4   | C1/C2  |
|------------------|-----------------|---------|--------|
| 1.225 V          | Short           | Open    | Open   |
| 1.5 V            | 7.15 kΩ 30.1 kΩ |         | 100 pF |
| 2.5 V            | 31.6 kΩ         | 30.1 kΩ | 22 pF  |
| 3.0 V            | 43.2 kΩ         | 30.1 kΩ | 15 pF  |
| 3.3 V            | 49.9 kΩ         | 30.1 kΩ | 15 pF  |
| 4.75 V           | 86.6 kΩ         | 30.1 kΩ | 15 pF  |

Figure 24. Adjustable LDO Regulator Programming

www.ti.com

#### TRANSIENT RESPONSE

As with any regulator, increasing the size of the output capacitor reduces overshoot/undershoot magnitude but increase duration of the transient response. In the adjustable version, the addition of a capacitor, C<sub>FB</sub>, from the output to the feedback pin also improves stability and transient response. The transient response of the TPS71202 is enhanced with an active pulldown that engages when the output is overvoltaged. The active pulldown decreases the output recovery time when the load is removed. Figure 13 in the *Typical Characteristics* section shows the output transient response.

## **SHUTDOWN**

Both enable pins are active high and are compatible with standard TTL-CMOS levels. The device is only completely disabled when both EN1 and EN2 are logic low. In this state, the LDO is completely off and the ground pin current drops to approximately 100 nA. With one output disabled, the ground pin current is slightly greater than half the nominal value. When shutdown capability is not required, the enable pins should be connected to the input supply.

## INTERNAL CURRENT LIMIT

The TPS71202 internal current limit helps protect the regulator during fault conditions. During current limit, the output sources a fixed amount of current that is largely independent of the output voltage.

The TPS71202 PMOS-pass transistors have a built-in back diode that conducts reverse current when the input voltage drops below the output voltage (that is, during power-down). Current is conducted from the output to the input and is not internally limited. If extended reverse voltage operation is anticipated, external limiting may be appropriate.

## THERMAL PROTECTION

Thermal protection disables both outputs when the junction temperature of either channel rises to approximately 160°C, allowing the device to cool. When the junction temperature cools to approximately 140°C, the output circuitry is again

enabled. Depending on power dissipation, thermal resistance, and ambient temperature, the thermal protection circuit may cycle on and off. This limits the dissipation of the regulator, protecting it from damage due to overheating.

Any tendency to activate the thermal protection circuit indicates excessive power dissipation or an inadequate heatsink. For reliable operation, junction temperature should be limited to 125°C maximum. To estimate the margin of safety in a complete design heatsink), increase (including the ambient temperature until the thermal protection is triggered; use worst-case loads and signal conditions. For good reliability, thermal protection should trigger at least 35°C above the maximum expected ambient condition of your application. This produces a worst-case junction temperature of 125°C at the hiahest expected ambient temperature worst-case load.

The internal protection circuitry of the TPS71202 is designed to protect against overload conditions. It is not intended to replace proper heatsinking. Continuously running the TPS71202 into thermal shutdown degrades device reliability.

#### POWER DISSIPATION

The ability to remove heat from the die is different for each package type, presenting different considerations in the PCB layout. The PCB area around the device that is free of other components moves the heat from the device to the ambient air. Performance data for a JEDEC high-K board is shown in the *Dissipation Ratings* table. Using heavier copper increases the effectiveness in removing heat from the device. The addition of plated through-holes to heat-dissipating layers also improves the heat-sink effectiveness.

Power dissipation depends on input voltage and load conditions. Power dissipation ( $P_D$ ) is equal to the product of the output current times the voltage drop across the output pass element ( $V_{IN}$  to  $V_{OUT}$ ):

$$P_{D} = (V_{IN} - V_{OUT}) \times I_{OUT}$$
(4)

Power dissipation can be minimized by using the lowest possible input voltage necessary to ensure the required output voltage.



# PACKAGE OPTION ADDENDUM

30-Sep-2014

#### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|---------------------|--------------|----------------------|---------|
| TPS71202MDRCTEP  | ACTIVE | VSON         | DRC                | 10   | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -55 to 125   | CVQ                  | Samples |
| V62/08621-01XE   | ACTIVE | VSON         | DRC                | 10   | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -55 to 125   | CVQ                  | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



# **PACKAGE OPTION ADDENDUM**

30-Sep-2014

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF TPS71202-EP:

● Catalog: TPS71202

NOTE: Qualified Version Definitions:

• Catalog - TI's standard catalog product

PACKAGE MATERIALS INFORMATION

www.ti.com 1-Oct-2014

# TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

# QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



# \*All dimensions are nominal

| Device          | Package<br>Type | Package<br>Drawing |    |     | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-----------------|-----------------|--------------------|----|-----|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS71202MDRCTEP | VSON            | DRC                | 10 | 250 | 180.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |

www.ti.com 1-Oct-2014



#### \*All dimensions are nominal

| Device          | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) |  |
|-----------------|--------------|-----------------|------|-----|-------------|------------|-------------|--|
| TPS71202MDRCTEP | VSON         | DRC             | 10   | 250 | 210.0       | 185.0      | 35.0        |  |



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.

4204102-3/M





PLASTIC SMALL OUTLINE - NO LEAD



# NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for optimal thermal and mechanical performance.



PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



#### IMPORTANT NOTICE

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's non-compliance with the terms and provisions of this Notice.