www.ti.com

# Low-Noise, 1-A Power Supply with Integrated DC-DC Converter and Low-Dropout Regulator

# **FEATURES**

- Low-Noise Output: 17 μV<sub>RMS</sub> at 100 Hz to 1 MHz
- Wide Input Voltage Range: 4.5 V to 17 V
- High Efficiency: 72% at 1 A, 12V Input
- Excellent Load/Line Transient Response
- Synchronizable to External Clock: 200 kHz to 1.2 MHz
- Small Package: 3.5 mm x 5.5 mm QFN-24

# **APPLICATIONS**

- Telecom Infrastructure
- Pico and Femto Base Stations
- Powering Sensitive Clocking Distribution Circuits
- Test and Measurement
- Powering RF Components: VCOs, Receivers, ADCs
- Professional Audio

# **DESCRIPTION**

The TPS54120 combines the high-efficiency of a step-down switching (dc-dc) converter with a high power-supply rejection (PSR), low-noise, low-dropout regulator (LDO) to provide an ultra low-noise power supply that delivers quiet power rails to noise-sensitive applications.

With a wide input range of 4.5 V to 17 V, the TPS54120 is ideally suited for systems with 12-V power busses, and supports a 1-A continuous output current. The output voltage can be set from 0.8 V to 6.0 V using external resistors. The dc-dc converter and LDO are completely configurable, allowing the TPS54120 to be used in a wide range of low-noise applications. In addition, the TPS54120 includes features such as softstart, switching frequency synchronization, and a power-good signal.

The device is available in a space-saving, 3.5-mm × 5.5-mm QFN package, and is specified to operate over a -40°C to +125°C junction temperature range.

# **FUNCTIONAL BLOCK DIAGRAM**





Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.





This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

# PACKAGE INFORMATION<sup>(1)</sup>

| PRODUCT  | PACKAGE-LEAD | PACKAGE DESIGNATOR | SPECIFIED JUNCTION TEMPERATURE RANGE |
|----------|--------------|--------------------|--------------------------------------|
| TPS54120 | QFN-24       | RGY                | -40°C to +125°C                      |

<sup>(1)</sup> For the most current package and ordering information see the Package Option Addendum at the end of this document, or visit the device product folder on www.ti.com.

# ABSOLUTE MAXIMUM RATINGS(1)

Over operating temperature range (unless otherwise noted).

|                                 |                                    | VALUE         |                                         |      |  |  |  |
|---------------------------------|------------------------------------|---------------|-----------------------------------------|------|--|--|--|
|                                 |                                    | MIN           | MAX                                     | UNIT |  |  |  |
|                                 | VIN, PVIN                          | -0.3          | 20                                      | V    |  |  |  |
|                                 | PH                                 | -1            | 20                                      | V    |  |  |  |
|                                 | PH (10ns transient)                | -3            | -1                                      | V    |  |  |  |
|                                 | BOOT                               | -0.3          | 27                                      | V    |  |  |  |
| 7.16                            | BOOT – PH                          | 0             | 7                                       | V    |  |  |  |
| Voltage                         | LDOIN, OUT                         | -0.3          | 7                                       |      |  |  |  |
|                                 | LDOEN                              | -0.3          | V <sub>LDOIN</sub> + 0.3 <sup>(2)</sup> | V    |  |  |  |
|                                 | EN, RT/CLK, PWRGD                  | -0.3          | 6                                       | V    |  |  |  |
|                                 | VSENSE, COMP, SS                   | -0.3          | 3                                       | V    |  |  |  |
|                                 | FB, NR                             | -0.3          | 3.6                                     | V    |  |  |  |
|                                 | OUT                                | Internally li | mited                                   | Α    |  |  |  |
|                                 | RT/CLK                             | ±100          |                                         | μΑ   |  |  |  |
| 2                               | PH                                 | Internally li | Internally limited                      |      |  |  |  |
| Current                         | PVIN                               | Internally li | mited                                   | Α    |  |  |  |
|                                 | COMP                               | ±200          |                                         | μA   |  |  |  |
|                                 | PWRGD (sinking)                    | -0.1          | 5                                       | mA   |  |  |  |
| T                               | Operating junction, T <sub>J</sub> | -40           | +150                                    | °C   |  |  |  |
| Temperature                     | Storage, T <sub>stg</sub>          | -55           | +150                                    | °C   |  |  |  |
|                                 | Human body model (HBM)             |               | 2                                       | kV   |  |  |  |
| Electrostatic discharge ratings | Charged device model (CDM)         |               | 500                                     | V    |  |  |  |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated is not implied. Exposure to absolute-maximum rated conditions for extended periods may affect device reliability.

#### THERMAL INFORMATION

|                       |                                              | TPS54120  |       |  |
|-----------------------|----------------------------------------------|-----------|-------|--|
|                       | THERMAL METRIC <sup>(1)</sup>                | RGY (QFN) | UNITS |  |
|                       |                                              | 24 PINS   |       |  |
| $\theta_{JA}$         | Junction-to-ambient thermal resistance       | 45.1      |       |  |
| $\theta_{JC(top)}$    | Junction-to-case(top) thermal resistance     | 48.2      |       |  |
| $\theta_{JB}$         | Junction-to-board thermal resistance         | 22.0      | 00.04 |  |
| $\Psi_{JT}$           | Junction-to-top characterization parameter   | 2.1       | °C/W  |  |
| ΨЈВ                   | Junction-to-board characterization parameter | 21.9      |       |  |
| $\theta_{JC(bottom)}$ | Junction-to-case(bottom) thermal resistance  | 8.6       |       |  |

(1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.

<sup>(2)</sup> V<sub>EN</sub> absolute maximum rating is V<sub>LDOIN</sub> + 0.3 V or +7.0 V, whichever is smaller.



# **ELECTRICAL CHARACTERISTICS**

At T<sub>J</sub> =  $-40^{\circ}$ C to +125°C, V<sub>(PVIN)</sub> = V<sub>(VIN)</sub> = 12 V, V<sub>(LDOIN)</sub> = DC-DC\_OUT<sup>(1)</sup> = 4.1 V, V<sub>(OUT)</sub> = 3.3 V, I<sub>(OUT)</sub> = 10 mA, V<sub>(EN)</sub> = floating, C<sub>(OUT)</sub> = 100 µF, unless otherwise noted.

|                      |                                                |                                                                            | Т        | PS54120              |       |        |
|----------------------|------------------------------------------------|----------------------------------------------------------------------------|----------|----------------------|-------|--------|
|                      | PARAMETER                                      | TEST CONDITIONS                                                            | MIN      | TYP                  | MAX   | UNIT   |
| POWER S              | UPPLY (VIN AND PVIN PINS)                      |                                                                            |          |                      |       |        |
| V <sub>(PVIN)</sub>  | PVIN pin input voltage range                   |                                                                            | 1.6      |                      | 17    | V      |
|                      | VIN pin input voltage range                    |                                                                            | 4.5      |                      | 17    | V      |
| $V_{(VIN)}$          | UVLO threshold                                 | VIN rising                                                                 |          | 4.0                  | 4.5   | V      |
|                      | UVLO hysteresis                                |                                                                            |          | 150                  |       | mV     |
| I <sub>SD(VIN)</sub> | VIN pin shutdown current                       | V <sub>(EN)</sub> = 0 V                                                    |          | 2                    | 5     | μΑ     |
| I <sub>OP</sub>      | VIN pin operating current (no switching)       | V <sub>(VSENSE)</sub> = 810 mV                                             |          | 600                  | 800   | μΑ     |
| DC-DC BO             | OOT (BOOT PIN)                                 |                                                                            |          |                      |       |        |
|                      | (V <sub>BOOT</sub> – V <sub>PH</sub> ) UVLO    |                                                                            |          | 2.1                  | 3     | V      |
| DC-DC CO             | NVERTER ENABLE (EN PIN)                        |                                                                            | <u>'</u> |                      | '     |        |
| V <sub>IL(EN)</sub>  | EN pin low-level input voltage                 | Falling                                                                    | 1.10     | 1.17                 |       | V      |
| V <sub>IH(EN)</sub>  | EN pin threshold                               | Rising                                                                     |          | 1.21                 | 1.26  | V      |
| I <sub>(EN)</sub>    | EN pin input current                           | V <sub>(EN)</sub> = 1.1 V                                                  |          | 1.15                 |       | μA     |
| · · ·                | EN pin hysteresis current                      | V <sub>(EN)</sub> = 1.3 V                                                  |          | 3.4                  |       | μA     |
| DC-DC CO             | NVERTER VOLTAGE REFERENCE                      | 1                                                                          | I        |                      |       |        |
| V <sub>ref</sub>     | Reference voltage                              | 0 A ≤ I <sub>(OUT)</sub> ≤ 1 A                                             | 0.792    | 0.800                | 0.808 | V      |
| DC-DC MC             |                                                | (55.7)                                                                     |          |                      |       |        |
|                      |                                                | $V_{(BOOT)} - V_{(PH)} = 3 \text{ V}$                                      |          | 77                   |       | mΩ     |
| R <sub>HS</sub>      | High-side switch resistance                    | V <sub>(BOOT)</sub> – V <sub>(PH)</sub> = 6 V                              |          | 57                   | 103   | mΩ     |
| R <sub>LS</sub>      | Low-side switch resistance                     | $V_{(V N)} = 12 \text{ V}$                                                 |          | 50                   | 87    | mΩ     |
|                      | ROR AMPLIFIER                                  | (VIII)                                                                     | <u> </u> |                      |       |        |
| 9м                   | Error amplifier transconductance               | $-2 \mu A \le I_{(COMP)} \le 2 \mu A, V_{(COMP)} = 1 V$                    |          | 1300                 |       | μMho   |
| OW                   | Error amplifier dc gain                        | V <sub>(SENSE)</sub> = 0.8 V                                               | 1000     | 3100                 |       | V/V    |
| I <sub>(COMP)</sub>  | Error amplifier output current                 | $V_{(COMP)} = 1 \text{ V}, 100\text{-mV}$ input overdrive                  |          | ±110                 |       | μA     |
| (OCIVII )            | Switching start threshold                      | (GOM)                                                                      |          | 0.25                 |       | V      |
|                      | COMP pin to I <sub>SWITCH</sub> g <sub>M</sub> |                                                                            |          | 12                   |       | A/V    |
| DC-DC CU             | IRRENT LIMIT                                   |                                                                            |          |                      |       |        |
| I <sub>LIM(HS)</sub> | High-side switch current limit                 |                                                                            | 4.2      | 6.2                  |       | Α      |
| -LIW(FIS)            | - right class contains contains                | Sourcing                                                                   | 3.8      | 5.8                  |       | A      |
| $I_{LIM(LS)}$        | Low-side switch current limit                  | Sinking                                                                    | 1        | 2.6                  |       | A      |
|                      | Wait time before triggering protection         |                                                                            |          | 512                  |       | cycles |
|                      | Wait time before start                         |                                                                            |          | 16384                |       | cycles |
| DC-DC SO             | PFT-START (SS PIN)                             | 1                                                                          |          | 10001                |       | 0,000  |
|                      | SS pin charge current                          |                                                                            |          | 2.3                  |       | μA     |
|                      | SS pin to VSENSE pin matching                  | V <sub>(SS)</sub> = 0.4 V                                                  |          | 29                   | 60    | mV     |
| DC-DC PO             | WER GOOD (PWRGD PIN )                          | (SS) - 0.1 V                                                               |          |                      | 00    |        |
| 20 20 10             | THE COOP (I THOUSE IN )                        | VSENSE falling (fault, undervoltage)                                       |          | 0.91V <sub>ref</sub> |       | V      |
|                      |                                                | VSENSE rising (good, undervoltage)                                         |          | 0.91V <sub>ref</sub> |       | V      |
|                      | VSENSE pin threshold                           | VSENSE rising (good, undervoltage)  VSENSE rising (fault, overvoltage)     |          | 1.09V <sub>ref</sub> |       | V      |
|                      |                                                |                                                                            |          |                      | +     | V      |
|                      | High lovel output leakage average              | VSENSE falling (good, overvoltage)                                         |          | 1.06V <sub>ref</sub> | 100   |        |
|                      | High-level output leakage current              | $V_{\text{(VSENSE)}} = V_{\text{ref}}, V_{\text{(PWRGD)}} = 5.5 \text{ V}$ |          | 30                   | 100   | nA     |
|                      | Low-level output voltage                       | I <sub>(PWRGD)</sub> = 2 mA                                                |          |                      | 0.3   | V      |
|                      | Minimum VIN voltage for valid output           | V <sub>(PWRGD)</sub> < 0.5 V at 100 μA                                     |          | 0.6                  | 1     | V      |
|                      | Minimum SS voltage for PWRGD valid             |                                                                            |          | 1.2                  | 1.4   | V      |
|                      |                                                |                                                                            |          |                      |       |        |

<sup>(1)</sup> DC-DC\_OUT refers to the regulated output voltage of the switching regulator (see Figure 28).



At T<sub>J</sub> =  $-40^{\circ}$ C to +125°C, V<sub>(PVIN)</sub> = V<sub>(VIN)</sub> = 12 V, V<sub>(LDOIN)</sub> = DC-DC\_OUT<sup>(1)</sup> = 4.1 V, V<sub>(OUT)</sub> = 3.3 V, I<sub>(OUT)</sub> = 10 mA, V<sub>(EN)</sub> = floating, C<sub>(OUT)</sub> = 100  $\mu$ F, unless otherwise noted.

|                           |                                                            |                                                                                                                                                                                 | 7          |       |      |                      |
|---------------------------|------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|-------|------|----------------------|
|                           | PARAMETER                                                  | TEST CONDITIONS                                                                                                                                                                 | MIN        | TYP   | MAX  | UNIT                 |
| LDO                       |                                                            |                                                                                                                                                                                 |            |       |      |                      |
| $V_{(LDOIN)}$             | LDO input voltage range                                    |                                                                                                                                                                                 | 2.2        |       | 6.5  | V                    |
| $V_{(FB)}$                | FB pin voltage                                             |                                                                                                                                                                                 |            | 0.8   |      | V                    |
| $V_{(OUT)}$               | OUT pin voltage range                                      |                                                                                                                                                                                 | $V_{(FB)}$ |       | 6.0  | V                    |
|                           | OUT pin voltage accuracy                                   | $ \begin{aligned} &I_{(OUT)} \leq 1 \text{ A, } V_{(OUT\_nom)} + 0.5 \text{ V} \leq V_{(LDOIN)} \leq 6.5 \text{ V,} \\ &V_{(FB)} \leq V_{(OUT)} < 6.0 \text{ V} \end{aligned} $ | -3.0%      | ±0.3% | 3.0% |                      |
| $\Delta V_{O(\Delta IL)}$ | Load regulation                                            | 100 mA ≤ I <sub>(OUT)</sub> ≤ 1 A                                                                                                                                               |            | 5     |      | μV/mA                |
| $\Delta V_{O(\Delta VI)}$ | Line regulation                                            | $\begin{split} I_{(OUT)} &= 100 \text{ mA, } V_{(OUT\_nom)} + 0.5 \text{ V} \leq V_{(LDOIN)} \text{ ,} \\ 4.5 \text{ V} &\leq V_{(VIN)} \leq 17 \text{ V} \end{split}$          |            | 100   |      | μV/V                 |
| $V_{DO}$                  | LDO dropout voltage                                        | $I_{(OUT)} \le 1$ A, 2.5 V $\le$ V <sub>(LDOIN)</sub> $\le 6.5$ V, V <sub>(FB)</sub> = GND                                                                                      |            |       | 500  | mV                   |
| I <sub>LIM</sub>          | Output current limit                                       | $V_{(OUT)} = 0.85 \times V_{(OUT\_nom)}$                                                                                                                                        | 1.1        | 1.4   | 2    | Α                    |
| I <sub>(GND)</sub>        | GND pin current                                            | I <sub>(OUT)</sub> ≤ 1 A                                                                                                                                                        |            |       | 350  | μΑ                   |
| I <sub>L(sd_LDO)</sub>    | Shutdown current (I <sub>(GND)</sub> )                     | V <sub>(EN)</sub> < 0.3 V                                                                                                                                                       |            | 2     |      | μA                   |
| I <sub>(FB)</sub>         | FB pin current                                             |                                                                                                                                                                                 |            |       | 1.0  | μA                   |
| I <sub>(LDOEN)</sub>      | LDOEN pin input current                                    | $V_{(EN)} = V_{(LDOIN)}$                                                                                                                                                        |            | 20    |      | nA                   |
| V <sub>IL(LDOEN)</sub>    | LDOEN pin low-level input voltage (disable)                |                                                                                                                                                                                 |            |       | 0.4  | V                    |
| V <sub>IH(LDOEN)</sub>    | LDOEN pin high-level input voltage (enable)                |                                                                                                                                                                                 | 1.4        |       |      | V                    |
| DC-DC TIMI                | NG RESISTOR AND EXTERNAL CLOCK                             | (RT/CLK PIN)                                                                                                                                                                    | 1          |       |      |                      |
|                           | Switching frequency range (RT mode ser point and PLL mode) | t                                                                                                                                                                               | 200        |       | 1200 | kHz                  |
|                           | Minimum switching frequency                                | $R_{(RT)} = 240 \text{ k}\Omega (1\%)$                                                                                                                                          | 160        | 200   | 240  | kHz                  |
|                           | Switching frequency                                        | $R_{(RT)} = 100 \text{ k}\Omega (1\%)$                                                                                                                                          | 400        | 480   | 560  | kHz                  |
|                           | Maximum switching frequency                                | $R_{(RT)} = 40.2 \text{ k}\Omega \text{ (1\%)}$                                                                                                                                 | 1080       | 1200  | 1320 | kHz                  |
|                           | RT/CLK high threshold                                      |                                                                                                                                                                                 | 2          |       |      | V                    |
|                           | RT/CLK low threshold                                       |                                                                                                                                                                                 |            |       | 0.8  | V                    |
|                           | Minimum pulse width                                        |                                                                                                                                                                                 |            | 20    |      | ns                   |
|                           | RT/CLK falling edge to PH rising edge delay                | Measure at 500 kHz with RT resistor in series                                                                                                                                   |            | 62    |      | ns                   |
| PH PIN                    |                                                            |                                                                                                                                                                                 |            |       | ,    |                      |
|                           | minimum on time                                            | Measured at 90% of PH, T <sub>A</sub> = 25°C, I <sub>PH</sub> = 2 A                                                                                                             |            | 97    |      | ns                   |
|                           | minimum off time                                           | BOOT – PH > 3 V                                                                                                                                                                 |            | 0     |      | ns                   |
| THERMAL                   | SHUTDOWN                                                   |                                                                                                                                                                                 |            |       |      |                      |
| T <sub>SD</sub>           | Thermal shutdown temperature                               | Shutdown, temperature increasing                                                                                                                                                |            | +160  |      | °C                   |
|                           |                                                            | Reset, temperature decreasing                                                                                                                                                   |            | +140  |      | °C                   |
| NOISE                     |                                                            |                                                                                                                                                                                 |            |       |      |                      |
|                           |                                                            | BW = 100 Hz to 100 kHz, $C_{(OUT)}$ = 100 $\mu$ F, $C_{(NR)}$ = 0.01 $\mu$ F, $C_{(FB)}$ = 0.01 $\mu$ F, $I_{(OUT)}$ = 100 mA                                                   |            | 9     |      | $\mu V_{RMS}$        |
| Vn                        | Output noise voltage                                       | BW = 100 Hz to 1 MHz, $C_{(OUT)}$ = 100 $\mu$ F, $C_{(NR)}$ = 0.01 $\mu$ F, $C_{(FB)}$ = 0.01 $\mu$ F, $I_{(OUT)}$ = 100 mA                                                     |            | 17    |      | $\mu V_{RMS}$        |
| ٧n                        | Output Hoise voltage                                       | BW = 10 Hz to 1 MHz, $C_{(OUT)}$ = 100 $\mu$ F, $C_{(NR)}$ = 0.01 $\mu$ F, $C_{(FB)}$ = 0.01 $\mu$ F, $I_{(OUT)}$ = 100 mA                                                      |            | 21    |      | $\mu V_{\text{RMS}}$ |
|                           |                                                            | W = 10 Hz to 10 MHz, $C_{(OUT)}$ = 100 $\mu$ F, $C_{(NR)}$ = 0.01 $\mu$ F, $C_{(FB)}$ = 0.01 $\mu$ F, $I_{(OUT)}$ = 100 mA                                                      |            | 38    |      | $\mu V_{\text{RMS}}$ |



# **PIN CONFIGURATION**





# **PIN DESCRIPTIONS**

| PI          | IN     |                                                                                                                                                                                                                                    |  |  |  |  |  |  |  |  |
|-------------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|
| NAME        | NO.    | DESCRIPTION                                                                                                                                                                                                                        |  |  |  |  |  |  |  |  |
| воот        | 18     | A bootstrap capacitor is required between the BOOT and PH pins. The voltage on this capacitor carries the gate drive voltage for the high-side MOSFET of the dc-dc converter.                                                      |  |  |  |  |  |  |  |  |
| COMP        | 13     | DC-DC error amplifier output, and input to the output switch current comparator. Connect frequency compensation to this pin.                                                                                                       |  |  |  |  |  |  |  |  |
| EN          | 15     | ctive-high enable pin for dc-dc converter. Float this pin to enable. Adjust the input undervoltage lockout with two sistors.                                                                                                       |  |  |  |  |  |  |  |  |
| FB 3        |        | is pin is the input to the control-loop error amplifier of the LDO and is used to set its output voltage.                                                                                                                          |  |  |  |  |  |  |  |  |
| GND         | 4      | LDO ground                                                                                                                                                                                                                         |  |  |  |  |  |  |  |  |
| LDOEN       | 21     | Driving this pin high turns on the LDO regulator. Driving this pin low puts the LDO regulator into shutdown mode. The EN pin must not be left floating and can be connected to LDOIN if not used.                                  |  |  |  |  |  |  |  |  |
| LDOIN       | 23, 24 | LDO input                                                                                                                                                                                                                          |  |  |  |  |  |  |  |  |
| NC          | 5, 20  | No internal connection                                                                                                                                                                                                             |  |  |  |  |  |  |  |  |
| NR          | 22     | LDO noise reduction pin. Connect an external capacitor between this pin and ground to reduce output noise to very low levels, and slow down the VOUT ramp (RC soft-start) of the LDO.                                              |  |  |  |  |  |  |  |  |
| OUT         | 1, 2   | LDO output. A 4.7-μF or larger capacitor is required for stability.                                                                                                                                                                |  |  |  |  |  |  |  |  |
| PGND        | 7, 8   | Return for the dc-dc control circuitry and low-side power MOSFET of the dc-dc converter.                                                                                                                                           |  |  |  |  |  |  |  |  |
| PH          | 16, 17 | DC-DC converter switch node                                                                                                                                                                                                        |  |  |  |  |  |  |  |  |
| PVIN        | 9, 10  | DC-DC converter power input. Supplies the power switches of the dc-dc converter.                                                                                                                                                   |  |  |  |  |  |  |  |  |
| PWRGD       | 19     | Open-drain power good fault pin for the dc-dc converter output. Asserts low as a result of thermal shutdown, undervoltage, overvoltage, EN pin shutdown, or during soft-start of the dc-dc converter.                              |  |  |  |  |  |  |  |  |
| RT/CLK      | 6      | Automatically selects between RT mode and CLK mode. An external timing resistor adjusts the switching frequency of the device. In CLK mode, the device synchronizes to an external clock.                                          |  |  |  |  |  |  |  |  |
| SS          | 14     | DC-DC converter soft-start pin. Connect an external capacitor to this pin to set the internal reference voltage rise time on the dc-dc converter. The voltage on this pin overrides the internal reference on the dc-dc converter. |  |  |  |  |  |  |  |  |
| VIN         | 11     | Supplies the control circuitry of the dc-dc converter.                                                                                                                                                                             |  |  |  |  |  |  |  |  |
| VSENSE      | 12     | Inverting input of the g <sub>M</sub> error amplifier of the dc-dc converter.                                                                                                                                                      |  |  |  |  |  |  |  |  |
| Thermal pad |        | GND; for best noise performance, the thermal pad should be connected to the LDO GND and to a large ground pad for thermal dissipation.                                                                                             |  |  |  |  |  |  |  |  |



# **FUNCTIONAL BLOCK DIAGRAM**





#### TYPICAL CHARACTERISTICS

At  $V_{(PVIN)} = V_{(VIN)} = 12 \text{ V}$ ,  $V_{(LDOIN)} = DC-DC_OUT = 4.1 \text{ V}$ ,  $V_{(OUT)} = 3.3 \text{ V}$ ,  $I_{(OUT)} = 10 \text{ mA}$ ,  $V_{(EN)} = \text{floating}$ ,  $C_{OUT} = 100 \text{ }\mu\text{F}$ , and  $C_{SS} = C_{NR} = 0.01 \mu\text{F}$  (see Figure 28), unless otherwise noted.



LOAD REGULATION UNDER LIGHT LOADS



Figure 1.

LINE REGULATION



LINE REGULATION UNDER LIGHT LOADS



LDO DROPOUT VOLTAGE vs LDO INPUT VOLTAGE



POWER-SUPPLY RIPPLE REJECTION vs LDO DROPOUT VOLTAGE





At  $V_{(PVIN)} = V_{(VIN)} = 12$  V,  $V_{(LDOIN)} = DC-DC\_OUT = 4.1$  V,  $V_{(OUT)} = 3.3$  V,  $I_{(OUT)} = 10$  mA,  $V_{(EN)} = floating$ ,  $C_{OUT} = 100$   $\mu F$ , and  $C_{SS} = C_{NR} = 0.01 \mu F$  (see Figure 28), unless otherwise noted.



POWER-SUPPLY RIPPLE REJECTION
VS FREQUENCY



Figure 8.

# LDO OUTPUT CURRENT LIMIT vs TEMPERATURE



OUTPUT SPECTRAL NOISE DENSITY vs FREQUENCY



Figure 10.

# OUTPUT SPECTRAL NOISE DENSITY vs FREQUENCY



OUTPUT SPECTRAL NOISE DENSITY
vs FREQUENCY



Figure 12.



At  $V_{(PVIN)} = V_{(VIN)} = 12$  V,  $V_{(LDOIN)} = DC-DC\_OUT = 4.1$  V,  $V_{(OUT)} = 3.3$  V,  $I_{(OUT)} = 10$  mA,  $V_{(EN)} = floating$ ,  $C_{OUT} = 100$   $\mu F$ , and  $C_{SS} = C_{NR} = 0.01 \mu F$  (see Figure 28), unless otherwise noted.





#### Figure 13.

Figure 14.





Figure 15.

Figure 16.





Submit Documentation Feedback



At  $V_{(PVIN)} = V_{(VIN)} = 12 \text{ V}$ ,  $V_{(LDOIN)} = DC-DC\_OUT = 4.1 \text{ V}$ ,  $V_{(OUT)} = 3.3 \text{ V}$ ,  $I_{(OUT)} = 10 \text{ mA}$ ,  $V_{(EN)} = \text{floating}$ ,  $C_{OUT} = 100 \text{ }\mu\text{F}$ , and  $C_{SS} = C_{NR} = 0.01 \mu\text{F}$  (see Figure 28), unless otherwise noted.



1.25

(PT)

1.25

1.15

1.05

-40 -25 -10 5 20 35 50 65 80 95 110 125

Figure 19.

EN PIN UVLO THRESHOLD vs TEMPERATURE



Figure 21.

SLOW-START CHARGE CURRENT vs TEMPERATURE

Figure 20.

Temperature (°C)



Figure 22.



At  $V_{(PVIN)} = V_{(VIN)} = 12 \text{ V}, V_{(LDOIN)} = DC-DC\_OUT = 4.1 \text{ V}, V_{(OUT)} = 3.3 \text{ V}, I_{(OUT)} = 10 \text{ mA}, V_{(EN)} = floating, C_{OUT} = 100 \mu F$ , and  $C_{SS} = C_{NR} = 0.01 \mu F$  (see Figure 28), unless otherwise noted.



**HIGH-SIDE CURRENT LIMIT** vs TEMPERATURE  $I_{LIM(HS)}$  – Current Limit Thresholdt (A) 6.5 6 5.5 \_40 \_25 \_10 20 35 50 65 80 95 110 125 Temperature (°C)

Figure 24.





Figure 25.

#### MINIMUM CONTROLLABLE DUTY RATIO vs TEMPERATURE



Figure 26.



Minimum Controllable Duty Ratio (%)



#### **DETAILED DESCRIPTION**

# **TYPICAL APPLICATION**

Figure 28 shows a typical application diagram for the TPS54120.



Figure 28. Typical Application

### **OVERVIEW**

The TPS54120 is a low-noise power supply that delivers a quiet power rail to noise-sensitive components. This device combines a current mode-controlled, dc-dc step-down (buck) regulator and a low-noise, wide-bandwidth low dropout (LDO) regulator to create an efficient, stable, low-noise power supply. The TPS54120 is fully characterized for noise performance, thus allowing for easy creation of a quiet power supply. The device includes features such as soft-start, clock synchronization, and a power-good signal, making it well suited as a power supply for communication, test and measurement, and audio equipment applications. Both the integrated switching regulator and LDO are fully configurable, allowing for complete design flexibility. In addition, a simplified design procedure enables quick development of a power supply custom-suited to specific requirements.

### **INPUT VOLTAGE RANGE**

# **VIN AND POWER VIN (PVIN)**

The TPS54120 allows for a variety of applications by using the VIN and PVIN pins together or separately. The VIN pin voltage supplies the internal control circuits of the switching regulator. The PVIN pin voltage provides the input voltage to the power converter system of the switching regulator.

If tied together, the input voltage for VIN and PVIN can range from 4.5 V to 17 V. If using the VIN separately from PVIN, the VIN pin must be between 4.5 V and 17 V, and the PVIN pin can range from as low as 1.6 V to 17 V. A voltage divider connected to the EN pin can adjust either input voltage UVLO appropriately. Adjusting the input voltage UVLO on the PVIN pin helps to provide consistent power up behavior; refer to the *Device Enable and Undervoltage Lockout Adjustment* section for more information.

# **LDO INPUT VOLTAGE (LDOIN)**

The minimum input voltage that can be applied to the LDO of the TPS54120 is LDOVIN = (VOUT + VDO) or 2.2 V, whichever is greater. The maximum rated voltage into this pin should not exceed 6.5 V. This pin is designed to be connected to the output inductor of the integrated switcher, and should be decoupled to the GND pin with a  $1.0~\mu F$  ceramic capacitor.

(1)

www.ti.com

#### ADJUSTING THE OUTPUT VOLTAGE

The output voltage of both the switcher and the LDO are adjustable. They are set with a resistor divider from the output voltage to the feedback sensing pin. Use 1%-tolerance or better divider resistors for best accuracy.

The values of the LDO feedback resistors can be calculated using Equation 1:

$$V_{(OUT)} = (R_4 + R_5) V_{ref} / R_5$$

Where:

 $V_{ref} = 0.8 V$ 

R4 = The resistor from the output to the FB pin of the LDO.

The values of the switching regulator feedback resistors can be calculated using Equation 2:

$$DC-DC\_OUT = (R_1 + R_2) V_{ref} / R_2$$

Where:

 $V_{ref} = 0.8 V$ 

R1 = The resistor from the switcher output at the inductor to the VSENSE pin of the switching regulator.

To improve efficiency at light loads, consider using larger-value resistors. Larger-value resistors may increase the noise sensitivity at the VSENSE and FB pins and error from the VSENSE and FB pin input currents. Using a value of 10  $k\Omega$  for R2 and R5 provides a good trade-off between these two issues.

#### POWER CONVERSION EFFICIENCY VERSUS OUTPUT NOISE

The configuration of the TPS54120 consists of a switching regulator followed by an LDO. The ability of the LDO to reject the noise created by the switching regulator and not pass it to the LDO output is determined by the power supply rejection (PSR) of the LDO. The PSR of an LDO depends on the LDO input to LDO output voltage difference. The higher the voltage difference, the better the LDO ability to reject noise at its input. The LDO in the TPS54120 has been designed to provide high, wide-bandwidth PSR with a minimum of input to output voltage differential. At 1 A for the highest PSR performance, the input-to-output voltage differential should be set to 0.8 V or greater.

The LDO voltage differential is also a primary contributor to the overall power loss in the TPS54120. The LDO input and output voltage differentials contribution to the power loss is defined as the output current times the input-to-output voltage differential, as shown in Equation 3:

Power Loss from the LDO = 
$$I_{(OUT)} \times (V_{(LDOIN)} - V_{(OUT)})$$
 (3)

Therefore, for a 0.8-V drop at 1 A, this loss is 0.8 W. The impact of the power loss can be reduced by lowering  $V_{DO}$ ; however, the PSR of the LDO may be impacted. In the Typical Characteristics section, Figure 6 and Figure 7 show the trade-off between PSR and  $V_{DO}$  for various output current levels and frequencies. For currents less than 500mA, a  $V_{DO}$  of 0.5 V does not have significant impact on PSR performance and provides a substantial improvement to the power loss from the  $V_{DO}$ .



#### **BOOTSTRAP VOLTAGE AND LOW DROPOUT OPERATION**

The TPS54120 has an integrated boot regulator, and requires a small ceramic capacitor between the BOOT and PH pins to provide the gate drive voltage for the high-side MOSFET. The boot capacitor is charged when the BOOT pin voltage is less than VIN and the (BOOT – PH) voltage is below regulation. The value of this ceramic capacitor should be  $0.1~\mu F$ . A ceramic capacitor with an X7R- or X5R-grade dielectric with a voltage rating of 10 V or higher is recommended because of the stable characteristics over temperature and voltage.

To improve dropout, the device is designed to operate at 100% duty cycle, as long as the BOOT to PH pin voltage is greater than the (BOOT – PH) UVLO threshold (typically 2.1 V). When the voltage between BOOT and PH drops below the (BOOT – PH) UVLO threshold, the high-side MOSFET is turned off and the low-side MOSFET is turned on allowing the boot capacitor to be recharged. In applications with split input voltage rails, 100% duty-cycle operation can be achieved as long as (VIN – PVIN) > 4V and  $(V_{(BOOT)} - V_{(PH)}) > 2.1V$ ; the UVLO threshold for the BOOT pin.

#### **NOTE**

A boot resistor in series with the boot capacitor should never be used on the TPS54120.

# **OUTPUT OVERVOLTAGE PROTECTION (OVP)**

The TPS54120 has an overvoltage protection (OVP) circuit on the switcher output to minimize overshoots on the switcher output. This also protects the input of the LDO from experiencing overshoot above its rated values.

#### **CAUTION**

Any voltage above the absolute maximum rated input voltage into the LDOIN pin can damage the device.

When the power-supply output is overloaded, the error amplifier compares the actual output voltage to the internal reference voltage. If the VSENSE pin voltage is lower than the internal reference voltage for a considerable amount of time, the output of the error amplifier demands maximum output current. Once the condition is removed, the regulator output rises and the error amplifier output transitions to the steady-state voltage. In some applications with small output capacitance, the dc-dc output voltage can respond faster than the error amplifier. This leads to the possibility of a switcher output overshoot.

The OVP feature minimizes overshoot by comparing the VSENSE pin voltage to the OVP threshold. If the VSENSE pin voltage is greater than the OVP threshold, the high-side MOSFET is turned off, preventing current from flowing to the output and minimizing output overshoot. When the VSENSE voltage drops below the OVP threshold, the high-side MOSFET is allowed to turn on at the next clock cycle.

www.ti.com

#### **OVERCURRENT PROTECTION**

#### SWITCHER OVERCURRENT PROTECTION

The integrated switcher of the TPS54120 is protected from overcurrent conditions by using cycle-by-cycle current limiting on both MOSFETs, the low-side and the high-side.

#### HIGH-SIDE MOSFET OVERCURRENT PROTECTION

High-side MOSFET overcurrent protection is achieved by an internal current comparator that monitors the current in the high-side MOSFET on a cycle-by-cycle basis. If this current exceeds the current limit threshold, the high-side MOSFET is turned off for the remainder of that switching cycle. During normal operation, the device implements current mode control. Current mode control uses the COMP pin voltage to control the turn-off of the high-side MOSFET and the turn-on of the low-side MOSFET on a cycle-by-cycle basis. Each cycle, the switch current and the current reference generated by the COMP pin voltage are compared. When the peak switch current intersects the current reference, the high-side switch is turned off.

#### LOW-SIDE MOSFET OVERCURRENT PROTECTION

While the low-side MOSFET is turned on, its conduction current is monitored by the internal circuitry. During normal operation, the low-side MOSFET sources current to the load. At the end of every clock cycle, the low-side MOSFET sourcing current is compared to the internally set low-side sourcing current limit. If the low-side sourcing current is exceeded, the high-side MOSFET is not turned on and the low-side MOSFET stays on for the next cycle. The high-side MOSFET is turned on again when the low-side current falls below the low-side sourcing current limit at the start of a cycle. The low-side MOSFET may also sink current from the load. If the low-side sinking current limit is exceeded, the low-side MOSFET is turned off immediately for the rest of that clock cycle. In this scenario, both MOSFETs remain off until the start of the next cycle.

If an output overload condition (as measured by the COMP pin voltage) has lasted longer than the current-limit protection mode wait time (programmed for 512 switching cycles), the device shuts down and restarts after the current-limit protection mode time (set for 16384 cycles). The current-limit protection mode helps to reduce device power dissipation under severe overcurrent conditions

#### LDO INTERNAL CURRENT LIMIT

In addition to the switcher overcurrent protection, the TPS54120 has an internal current limit on the integrated LDO. The LDO internal current limit helps protect the LDO during fault conditions. During current limit, the output sources a fixed amount of current that is largely independent of output voltage. For reliable operation, the device should not be operated in a current-limit state for extended periods of time. The PMOS pass element in the integrated LDO has a built-in body diode that conducts current when the voltage at OUT exceeds the voltage at LDOIN. This current is not limited, so if extended reverse-voltage operation is anticipated, external limiting may be required.

# THERMAL INFORMATION

The internal protection circuitry of the device has been designed to protect against overload conditions. However, this circuitry was not intended to replace proper heat sinking. Continuously running the device into thermal shutdown degrades device reliability. The TPS54120 has thermal protection for both the switcher and the LDO, and they operate independently of each other.

#### THERMAL PROTECTION OF THE SWITCHER

The internal thermal-shutdown circuitry of the switcher forces the device to stop switching if the junction temperature exceeds +175°C, typically. The device turns back on when the junction temperature drops below +165°C typically.

# THERMAL PROTECTION OF THE LDO

Thermal protection of the integrated LDO disables the output of the TPS54120 when the junction temperature rises to approximately +160°C, allowing the device to cool. When the junction temperature cools to approximately +140°C, the output circuitry is enabled. Depending on power dissipation, thermal resistance, and ambient temperature, the thermal protection circuit may cycle on and off. This cycling limits the dissipation of the regulator, protecting it from damage because of overheating.



# ADJUSTABLE SWITCHING FREQUENCY AND SYNCHRONIZATION (RT/CLK)

The RT/CLK pin can be used to set the switching frequency of the device in two modes: RT and CLK.

#### **RT MODE**

A resistor,  $R_{(RT)}$ , is connected between the RT/CLK pin and GND. The switching frequency of the device is adjustable from 200 kHz to 1200 kHz by using a maximum of 240 k $\Omega$  and minimum of 40.2 k $\Omega$ , respectively. To determine the value of the RT resistor for a given switching frequency ( $f_{SW}$ ), use Equation 4 or the curve in Figure 1:





Figure 29. RT Set Resistor vs Switching Frequency

# **CLK MODE**

In CLK mode, an external clock is connected directly to the RT/CLK pin. The device is synchronized to the external clock frequency with a phase-locked loop (PLL). CLK mode overrides RT mode. The device is able to automatically detect the required mode and switch from RT mode to CLK mode. An internal PLL has been implemented to allow synchronization between 200 kHz and 1.2 MHz, and to easily switch from RT mode to CLK mode. To implement the synchronization feature, connect a square-wave clock signal to the RT/CLK pin with a duty cycle between 20% to 80%. The clock signal amplitude must transition less than 0.8 V and greater than 2.0 V. The start of the switching cycle is synchronized to the falling edge of RT/CLK pin. In applications where both RT mode and CLK mode are required, the device can be configured to have both RT resistor and external clock connected at the same time to RT/CLK pin. Before the external clock is present, the device works in RT mode and the switching frequency is set by RT resistor. When the external clock is present, CLK mode overrides RT mode and ignores the RT resistor. The first time the SYNC pin is pulled above the RT/CLK high threshold (2.0 V), the device switches from RT mode to CLK mode and the RT/CLK pin becomes high impedance as the PLL starts to lock on to the frequency of the external clock. It is not recommended to switch from the CLK mode back to the RT mode because the internal switching frequency drops to 100 kHz first before returning to the switching frequency set by RT resistor.

www.ti.com

#### START-UP TIME

#### SOFT-START OF THE SWITCHER

The rate at which the output voltage of the switcher rises up to the full operational level during the start-up phase is controlled through the SS pin. A capacitor,  $C_{SS}$ , is connected between the SS pin and the IC ground. The size of the capacitor determines the soft-start ramp-up time ( $t_{SS}$ , 10% to 90%), as shown in Equation 5:

$$t_{SS} (ms) = C_{(SS)} (nF) V_{ref} (V) / I_{SS} (\mu A)$$
 (5)

The device has an internal pull-up current source of 2.3  $\mu$ A = I<sub>ss</sub> that charges the external soft-start capacitor, C<sub>SS</sub>. The voltage reference, V<sub>ref</sub>, for this device is 0.8 V. Thus, by sourcing a constant current onto the capacitor, the device linearly ramps up the voltage on the SS pin, which corresponds to the voltage on the FB pin and thus, the output voltage of the switcher.

If the input UVLO is triggered, the EN pin is pulled below 1.21 V, or a thermal shutdown event occurs, then the device stops switching and enters low-current operation. At the subsequent power-up, when the shutdown condition is removed, the device does not start switching until it has discharged the SS/TR pin to ground, ensuring proper soft-start behavior.

#### NR SOFT-START TIME AND LDO START-UP

The NR capacitors main purpose is to filter the noise from the LDO bandgap, and thereby reduce the LDO output noise. However, these capacitors also affect the start-up time of the LDO. The TPS54120 has a quick-start circuit to quickly charge  $C_{(NR)}$ , if it is present; see the Functional Block Diagram. At start-up, this quick-start switch is closed, creating only 33 k $\Omega$  of resistance between the band gap reference and the NR pin. The quick-start switch opens approximately 2 ms after any device enabling event, and the resistance between the band gap reference and the NR pin becomes higher in value (approximately 250 k $\Omega$ ) to form a very good low-pass (RC) filter. This low-pass filter achieves very good noise reduction for the reference voltage.

Inrush current can be a problem in many applications. The 33-k $\Omega$  resistance during the start-up period is intentionally added to slow down the reference voltage ramp up, thus reducing the inrush current. For example, the capacitance of connecting the recommended  $C_{(NR)}$  value of 0.01  $\mu$ F along with the 33-k $\Omega$  resistance causes an approximately 1-ms RC delay. Start-up time for the LDO with other  $C_{(NR)}$  values can be determined by using Figure 13 or calculated as shown in Equation 6:

$$t_{STR}(s) = 76000 \times C_{(NR)}(F)$$
 (6)

Although the noise reduction effect is nearly saturated at 0.01  $\mu$ F, connecting a  $C_{(NR)}$  value greater than 0.01  $\mu$ F can help reduce noise slightly more; however, start-up time may become longer because the quick-start switch opens after approximately 2 ms. That is, if CNR is not fully charged during this 2-ms period,  $C_{(NR)}$  finishes charging through a higher resistance of 250 k $\Omega$ , and takes much longer to fully charge. Note that a low leakage  $C_{(NR)}$  should be used; most ceramic capacitors are suitable.

# **POWER GOOD (PWRGD)**

The PWRGD pin is an open drain output. Once the VSENSE pin is between 94% and 106% of the internal voltage reference, the PWRGD pin pull-down is de-asserted and the pin floats. It is recommended to place a 10-k $\Omega$  to 100-k $\Omega$  pull-up resistor to a voltage source that is less than or equal to 5.5 V. The PWRGD is in a defined state after the VIN input voltage is greater than 1 V, but with reduced current-sinking capability. The PWRGD pin achieves full current-sinking capability after the VIN input voltage is greater than 4.5 V.

The PWRGD pin is pulled low when VSENSE is lower than 91% or greater than 109% of the nominal internal reference voltage. The PWRGD is also pulled low if the input UVLO or thermal shutdown are asserted, the EN pin is pulled low, or the SS/TR pin is less than 1.2 V, typically.



#### DEVICE ENABLE AND UNDERVOLTAGE LOCKOUT ADJUSTMENT

#### SWITCHER ENABLE AND UNDERVOLTAGE LOCKOUT

The EN pin is used to turn the switcher on and off. When the EN pin voltage exceeds the threshold voltage, the device begins operating. If the EN pin voltage is pulled below the threshold voltage, the regulator stops switching and enters a low  $I_{\Omega}$  state.

The EN pin has an internal pull-up current source; float or drive the EN pin to enable the device. If an application requires control of the EN pin, use an open-drain or open-collector output logic to interface with the pin.

The TPS54120 implements internal UVLO circuitry on the VIN pin. The device is disabled when the VIN pin voltage falls below the internal VIN UVLO threshold. The internal VIN UVLO threshold has a hysteresis of 150 mV.

If an application requires either a higher UVLO threshold on the VIN pin, or a secondary UVLO on the PVIN pin in split-rail applications, then the EN pin can be configured as shown in Figure 30, Figure 31, or Figure 32. When using the external UVLO function, it is recommended to set the hysteresis to be greater than 500 mV.



Figure 30. Adjustable VIN Under Voltage Lock Out



Figure 31. Adjustable PVIN Under Voltage Lock Out, VIN ≥ 4.5V



Figure 32. Adjustable VIN and PVIN Under Voltage Lock Out

www.ti.com

The EN pin has a small pull-up current ( $I_p$ ) that sets the state of the pin to enable (default) when no external components are connected. The pull-up current is also used to control the voltage hysteresis for the UVLO function because it increases by  $I_h$  when the EN pin crosses the enable threshold. The UVLO thresholds can be calculated using Equation 7 and Equation 8.

$$R1 = \frac{V_{START} \left( \frac{V_{ENFALLING}}{V_{ENRISING}} \right) - V_{STOP}}{I_{p} \left( 1 - \frac{V_{ENFALLING}}{V_{ENRISING}} \right) + I_{h}}$$

$$R2 = \frac{R1 \times V_{ENFALLING}}{V_{STOP} - V_{ENFALLING} + R1(I_{p} + I_{h})}$$
(8)

#### LDO ENABLE AND UNDERVOLTAGE LOCKOUT

The LDO enable pin (LDOEN) is active-high and compatible with standard and low-voltage, TTL-CMOS levels. When shutdown capability is not required, EN can be connected to IN.

The LDO also has a fixed UVLO to keep the output shut off until the LDO internal circuitry is working properly. The LDO UVLO circuit has a deglitch feature that ignores undershoot transients on the LDO input if they are less than 50 µs in duration.

#### **SEQUENCING**

The TPS54120 is easy to use and suited for applications that require tracking and sequencing. It has a built-in power good function to indicate the status of the device, a soft-start circuit to control the output voltage slope during start-up, noise reduction with start-up time for the LDO, and an enable function for independently controlling the start-up of both the LDO and the switcher. Each of these functions is useful for tracking and sequencing applications. See Application Report SLVA497, TPS54120 Sequencing and Tracking, for more details regarding the sequencing application setup of the TPS54120.

#### SWITCHER PWM CONTROL AND CONTINUOUS CURRENT MODE OPERATION (CCM)

The integrated switcher of the TPS54120 uses adjustable, fixed-frequency, peak-current mode control. The output voltage is compared through external resistors on the VSENSE pin to an internal voltage reference by an error amplifier that drives the COMP pin. An internal oscillator turns on the high-side power switch. The error amplifier output is converted into a current reference that is compared to the high-side power switch current. When the power-switch current reaches the current reference generated by the COMP voltage level, the high-side power switch is turned off and the low-side power switch is turned on. The device normally works in continuous conduction mode (CCM) under all load conditions.



#### SMALL-SIGNAL MODEL FOR LOOP RESPONSE

Figure 33 shows an equivalent model for the device control loop. This model can be run in a circuit simulation program to check frequency and transient responses. The error amplifier is a transconductance amplifier with a  $g_M$  of 1300 mA/V, and can be modeled using an ideal voltage-controlled current source. Resistor Roea (2.38 M $\Omega$ ) and capacitor Coea (20.7 pF) model the open-loop gain and frequency response of thSLVA497e error amplifier.



Figure 33. Small-Signal Model for Loop Response

The 1-mV ac voltage source between nodes a and b effectively breaks the control loop for the frequency response measurements. Plotting a/c and c/b show the small-signal responses of the power stage and frequency compensation, respectively. Plotting a/b shows the small-signal response of the overall loop. The dynamic loop response can be checked by replacing  $R_L$  with a current source that has the appropriate load step amplitude and step rate in a time-domain analysis. Refer to Application Report SLVA503, *Understanding Compensation Network for the TPS54120*, for a more detailed treatment of the small-signal model and compensation for the TPS54120.



#### APPLICATION INFORMATION

#### **DESIGN METHODOLOGY**

The TPS54120 has a low-noise output voltage range from 0.8 V to 6.0 V with an output current of up to 1 A. To simplify design efforts using the TPS54120, typical designs for common applications are listed in Table 1 according to the typical schematic diagram shown in Figure 34. For more details about designing with the TPS54120, refer to Application Report SLVA506, *Design Procedure for the TPS54120*, and SLVC411, the TPS54120 Design Tool Calculator.

The TPS54120 can also be configured to provide two separate power rails: one from the switching regulator and one from the LDO. For more information on how to create a dual-rail power supply from the TPS54120, refer to Application Report SLVA502, Design Guidelines for TPS54120 as a 3-A Switcher and 1-A Switcher Plus LDO.



Figure 34. Application Circuit

Figure 34 shows a typical application diagram for the TPS54120. The first step in the design process is to select the switching frequency for the regulator. Higher switching frequencies may produce a smaller solution size using lower-valued inductors and smaller output capacitors compared to a power supply that switches at a lower frequency. However, higher switching frequencies causes additional switching losses that negatively impact converter efficiency and thermal performance.

After a switching frequency is determined, the inductor and output capacitor values of the switcher are selected. These two component values are related to each other and they depend on the input and output voltages of the switcher, as well as the current rating. Choosing a high inductor-ripple current also impacts the selection of the output capacitor because the output capacitor must have a ripple current rating equal to or greater than the inductor ripple current.

The TPS54120 requires a high-quality ceramic, type X5R or X7R, input decoupling capacitor of 4.7 µF on each input voltage rail. In some applications, additional bulk capacitance may also be required for the PVIN input. The voltage rating of the input capacitor must be greater than the maximum input voltage.



The internal LDO of the TPS54120 is designed to be stable with standard ceramic output capacitors with values of 4.7 µF or larger; higher values are recommended for better noise performance.

A 0.1-µF ceramic capacitor must be connected between the BOOT and PH pins for proper operation. It is recommended to use a ceramic capacitor with X5R or better grade dielectric. The capacitor should have a 10-V or higher voltage rating.

The output voltage of both the switcher and the LDO are adjustable using an external-resistor feedback network. Also, both the LDO and the switcher have a soft-start function that can be adjusted externally using the  $C_{SS}$  and  $C_{NR}$  capacitors, as shown in Figure 34.

There are several industry techniques used to compensate dc-dc regulators; refer to Application Report SLVA503 for more details about different compensation networks for the TPS54120.

#### SIMPLIFIED DESIGN METHODOLOGY

The TPS54120 has a low-noise output voltage range of 0.8 V to 6.0 V with an output current of up to 1 A. To simplify design efforts using the TPS54120, the typical designs for common applications are listed in Table 1. For designs using ceramic output capacitors, proper derating of ceramic output capacitance is recommended when doing the stability analysis because the actual ceramic capacitance drops considerably from the nominal value when the applied voltage increases. To execute a complete application design, refer to Application Report SLVA506, Design Procedures for the TPS54120.

**Table 1. Simplified Design Table** 

| VIN<br>(V) | DC-DC_<br>OUT<br>(V) | VOUT<br>(V) | I <sub>OUT</sub> (max) (A) | f <sub>sw</sub><br>(kHz) | L <sub>1</sub><br>(μΗ) | C <sub>DC-DC_OUT</sub> (μF) | R <sub>1</sub><br>(kΩ) | R <sub>2</sub><br>(kΩ) | R <sub>3</sub><br>(kΩ) | R <sub>4</sub><br>(kΩ) | R <sub>5</sub> (kΩ) | R <sub>RT</sub> (kΩ) | C₁<br>(μF) | C <sub>2</sub> (pF) | C <sub>out</sub> (μF) | C <sub>11</sub> (pF) | C <sub>FF</sub><br>(μF) | RMS NOISE<br>100 Hz<br>TO<br>100 kHz<br>AT 100 mA<br>(µVrms) | EFFICIENCY (%) |
|------------|----------------------|-------------|----------------------------|--------------------------|------------------------|-----------------------------|------------------------|------------------------|------------------------|------------------------|---------------------|----------------------|------------|---------------------|-----------------------|----------------------|-------------------------|--------------------------------------------------------------|----------------|
| 5          | 3                    | 1.8         | 1.0                        | 480                      | 18                     | 47                          | 27.4                   | 10                     | 1.58                   | 12.4                   | 10                  | 100                  | 0.047      | 330                 | 100                   | 270                  | 0.1                     | 7.32                                                         | 56.35          |
| 7          | 2.5                  | 1.8         | 0.25                       | 300                      | 100                    | 47                          | 21.5                   | 10                     | 0.887                  | 12.4                   | 10                  | 165                  | 0.220      | 1000                | 100                   | 499                  | 0.1                     | 7.83                                                         | 67.35          |
| 8          | 2.5                  | 1.8         | 1.0                        | 480                      | 15                     | 47                          | 21.5                   | 10                     | 1.33                   | 12.4                   | 10                  | 100                  | 0.047      | 330                 | 100                   | 330                  | 0.1                     | 7.22                                                         | 66.25          |
| 12         | 3.7                  | 3.0         | 1.0                        | 480                      | 20                     | 47                          | 36.5                   | 10                     | 1.96                   | 27.4                   | 10                  | 100                  | 0.047      | 330                 | 100                   | 200                  | 0.1                     | 8.27                                                         | 75.42          |
| 12         | 4.1                  | 3.3         | 0.5                        | 480                      | 43                     | 47                          | 41.2                   | 10                     | 2.2                    | 30.9                   | 10                  | 100                  | 0.100      | 330                 | 100                   | 180                  | 0.1                     | 8.3                                                          | 73.38          |
| 12         | 4.1                  | 3.3         | 1.0                        | 480                      | 22                     | 47                          | 41.2                   | 10                     | 2.2                    | 30.9                   | 10                  | 100                  | 0.047      | 330                 | 100                   | 180                  | 0.1                     | 7.52                                                         | 74.67          |
| 12         | 5.5                  | 5.0         | 1.0                        | 480                      | 27                     | 47                          | 59.0                   | 10                     | 2.94                   | 52.3                   | 10                  | 100                  | 0.047      | 330                 | 100                   | 120                  | 0.1                     | 10.61                                                        | 80.95          |
| 12         | 6                    | 5.0         | 0.5                        | 1000                     | 27                     | 47                          | 64.9                   | 10                     | 7.15                   | 52.3                   | 10                  | 47.5                 | 0.033      | 33                  | 100                   | 51                   | 0.1                     | 10.71                                                        | 73.33          |
| 12         | 6                    | 5.5         | 1.0                        | 480                      | 27                     | 47                          | 64.9                   | 10                     | 3.16                   | 59.0                   | 10                  | 100                  | 0.047      | 330                 | 100                   | 110                  | 0.1                     | 11.47                                                        | 83.91          |
| 16         | 6                    | 5.0         | 1.0                        | 480                      | 27                     | 47                          | 64.9                   | 10                     | 3.16                   | 52.3                   | 10                  | 100                  | 0.047      | 330                 | 100                   | 110                  | 0.1                     | 10.69                                                        | 74.59          |
| 17         | 6                    | 5.0         | 0.2                        | 480                      | 130                    | 47                          | 64.9                   | 10                     | 3.16                   | 52.3                   | 10                  | 100                  | 0.220      | 330                 | 100                   | 110                  | 0.1                     | 10.81                                                        | 76.84          |

www.ti.com

#### **PCB LAYOUT GUIDELINES**

#### **PACKAGE MOUNTING**

Solder pad footprint recommendations for the TPS54120 are available at the end of this product datasheet and at www.ti.com.

#### BOARD LAYOUT RECOMMENDATIONS FOR HIGH-PSR AND LOW-NOISE PERFORMANCE

Correct printed circuit board (PCB) layout is a critical portion of good power-supply design and is a particularly important for the high PSR and low-noise performance of the TPS54120. The following general guidelines are provided; for a more detailed description, refer to the TPS54120EVM User Guide, SLVU641.

- The inductor, the boot capacitor, and the output cap of the dc-dc converter should be placed on layers of the board that help minimize the spread of the switching noise into the LDO area on the board, such as the bottom layer.
- The boot cap and inductor L1 should be connected as close as possible to the PH pin to reduce parasitic inductance of long traces.
- To help shield the compensation components, the soft-start capacitors, CLK/RT resistor, and dc-dc feedback resistors from noise, these components should be grounded to a power ground that is shielded from the high-current ground plane. This shielding can be achieved by using a separate trace to the PGND pin.
- The RT/CLK pin is sensitive to noise, so the RT resistor should be located as close as possible to the device and routed with a short connection.
- The noise-reduction capacitor should be placed as close as possible to the device to avoid noise pickup into the LDO reference.
- The ground planes on the input and the output should be isolated from each other and connected through a separate trace route that parallels the power-loop routing from the dc-dc output to the LDO input.
- The low-noise analog ground of the LDO circuits (such as the voltage set point divider, the LDO input, and output caps) should be terminated to ground using a wide ground trace separate from the power ground plane.
- The LDO input capacitor and output capacitor should be as close to the device as possible.
- The VIN and PVIN pins must be bypassed to ground using a low ESR ceramic capacitor with X5R or X7R dielectric and placed as close as possible to the VIN, PVIN, and PGND pins.
- For operation at full-rated load, the top-side ground area together with the internal ground plane must provide adequate heat dissipation.
- PCB conductor planes should be minimized to prevent excessive capacitive coupling.



# **REVISION HISTORY**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| Changes from Revision B (March 2012) to Revision C                                                                        | Page    |
|---------------------------------------------------------------------------------------------------------------------------|---------|
| Added capacitor to Figure 28                                                                                              | 12      |
| Changed Equation 3                                                                                                        | 13      |
| Added two new columns to Table 1                                                                                          | 22      |
| Changes from Revision A (January 2012) to Revision B  Deleted device name from Figure 30, Figure 31, and Figure 32 (typo) | Page 18 |
| Changes from Original (January 2012) to Revision A                                                                        |         |
|                                                                                                                           | Page    |



# PACKAGE OPTION ADDENDUM

10-Dec-2020

#### PACKAGING INFORMATION

www.ti.com

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------|
| TPS54120RGYR     | ACTIVE | VQFN         | RGY                | 24   | 3000           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 125   | TPS54120                | Samples |
| TPS54120RGYT     | ACTIVE | VQFN         | RGY                | 24   | 250            | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 125   | TPS54120                | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.





10-Dec-2020

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 20-Apr-2023

# TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

# QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

|   | Device       | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---|--------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| т | TPS54120RGYR | VQFN            | RGY                | 24 | 3000 | 330.0                    | 12.4                     | 3.8        | 5.8        | 1.2        | 8.0        | 12.0      | Q1               |
| T | TPS54120RGYT | VQFN            | RGY                | 24 | 250  | 180.0                    | 12.4                     | 3.8        | 5.8        | 1.2        | 8.0        | 12.0      | Q1               |

www.ti.com 20-Apr-2023



# \*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS54120RGYR | VQFN         | RGY             | 24   | 3000 | 346.0       | 346.0      | 33.0        |
| TPS54120RGYT | VQFN         | RGY             | 24   | 250  | 210.0       | 185.0      | 35.0        |

5.5 x 3.5 mm, 0.5 mm pitch

PLASTIC QUAD FLATPACK - NO LEAD



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.





NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.

- B. This drawing is subject to change without notice.
- C. QFN (Quad Flatpack No-Lead) package configuration.
- D. The package thermal pad must be soldered to the board for thermal and mechanical performance.
- E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.
- Pin 1 identifiers are located on both top and bottom of the package and within the zone indicated. The Pin 1 identifiers are either a molded, marked, or metal feature.
- G. Package complies to JEDEC MO-241 variation BA.



# RGY (R-PVQFN-N24)

# PLASTIC QUAD FLATPACK NO-LEAD

#### THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No-Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



Bottom View

Exposed Thermal Pad Dimensions

4206353-6/P 03/14

NOTE: All linear dimensions are in millimeters



# RGY (R-PVQFN-N24)

# PLASTIC QUAD FLATPACK NO-LEAD



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat—Pack Packages, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- F. Customers should contact their board fabrication site for minimum solder mask web tolerances between signal pads.



# **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated