



# TWO-PHASE, SYNCHRONOUS BUCK CONTROLLER WITH INTEGRATED MOSFET DRIVERS

#### **FEATURES**

- Two-Phase Interleaved Operation
- 3-V to 40-V Power Stage Operation Range
- Supports Up to 6-V V<sub>OUT</sub> With External Divider
- Requires VIN5 @ 50 mA, Typical, Depending on External MOSFETs and Switching Frequency
- 1-µA Shutdown Current
- Programmable Switching Frequency up to 1 MHz/Phase
- Current Mode Control with Forced Current Sharing
- Better than 1% Internal 0.7-V Reference
- Resistive Divider Sets Direct Output Over Voltage Threshold and Sets Input Undervoltage Lockout
- True Remote Sensing Differential Amplifier
- Resistive or Inductor's DCR Current Sensing
- 30-pin TSSOP or 32-Pin QFN Packages
- Can Be Used with TPS40120 to Provide a 6-Bit Digitally Controlled Output

## **APPLICATIONS**

- Graphic Cards
- Internet Servers
- Networking Equipment
- Telecommunications Equipment
- DC Power Distributed Systems

#### **DESCRIPTION**

The TPS40130 is a two-phase synchronous buck controller that is optimized for low-output voltage, high-output current applications powered from a supply between 3 V and 40 V. A multi-phase converter offers several advantages over a single power stage including lower current ripple on the input and output capacitors, faster transient response to load steps, improved power handling capabilities, and higher system efficiency.

Each phase can be operated at a switching frequency up to 1 MHz, resulting in an effective ripple frequency of up to 2 MHz at the input and the output. The two phases operates 180 degrees out-of-phase.









Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.





These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## SIMPLIFIED APPLICATION DIAGRAM





#### **ORDERING INFORMATION**

| T <sub>A</sub> | PACKAGE                           | PART NUMBER                   |  |
|----------------|-----------------------------------|-------------------------------|--|
| -40°C to 85°C  | Plastic TSSOP(DBT) <sup>(1)</sup> | TPS40130DBT <sup>(2)(3)</sup> |  |
| -40°C to 65°C  | Plastic QFN (RHB)                 | TPS40130RHB                   |  |

- The DBTpackage is also available taped and reeled. Add an R suffix to the device type (i.e., TPS40130DBTR).
- (2) The TPS40130DBTRG4 is a lead (Pb) free product, which means that it is compatible with current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous material. In addition, this part has NiPdAu plated copper lead frame and is rated at MSL level 2 at 260°C according to JEDEC 020C Standards.
- (3) Release date for the TPS40130DBTRG4 TBD.

#### ABSOLUTE MAXIMUM RATING

over operating free-air temperature range unless otherwise noted (1)

|                  |                                                                  |                | TPS40130                      | UNITS |
|------------------|------------------------------------------------------------------|----------------|-------------------------------|-------|
|                  |                                                                  | SW1, SW2       | -1 to 44                      | V     |
|                  | Input voltage range                                              | BOOT1, BOOT2   | -0.3 to V <sub>SW</sub> + 6.0 | V     |
|                  |                                                                  | All other pins | -0.3 to 6.0                   |       |
|                  | Sourcing current                                                 | RT             | 200                           | μA    |
| T <sub>J</sub>   | Operating junction tem                                           | perature range | -40 to 125                    | °C    |
| T <sub>stg</sub> | T <sub>stg</sub> Storage temperature -5                          |                |                               |       |
|                  | Lead temperature 1,6 mm (1/16 inch) from case for 10 seconds 260 |                |                               |       |

<sup>(1)</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### RECOMMENDED OPERATING CONDITIONS

|          |                                | MIN | NOM MA | X UN | 1IT |
|----------|--------------------------------|-----|--------|------|-----|
| $V_{IN}$ | Input voltage                  | 3.0 | 4      | 0 V  | /   |
| $T_A$    | Operating free-air temperature | -40 | 8      | 5 °C | O   |



## **ELECTRICAL CHARACTERISTICS**

 $T_A$  = -40°C to 85°C,  $V_{IN}$  = 12 V,  $R_{RT}$  = 64.9 k $\Omega$ ,  $T_J$  =  $T_A$  (unless otherwise noted)

|                   | PARAMETER                                                    | TEST CONDITIONS                                                          | MIN   | TYP                 | MAX     | UNIT |
|-------------------|--------------------------------------------------------------|--------------------------------------------------------------------------|-------|---------------------|---------|------|
| VIN5 IN           | PUT SUPPLY                                                   | ,                                                                        |       |                     | l       |      |
| V <sub>IN</sub>   | Operating voltage range, VIN5                                |                                                                          | 4.5   | 5.0                 | 5.5     | V    |
| I <sub>IN</sub>   | Shutdown current, VIN5                                       | EN/SYNC = GND                                                            |       | 1                   | 5       | μΑ   |
|                   | Operating current                                            | Outputs switching, No load                                               | 0.5   | 1.0                 | 1.5     | mA   |
| BP5 INF           | PUT SUPPLY                                                   |                                                                          |       |                     |         |      |
|                   | Operating voltage range                                      |                                                                          | 4.3   | 5.0                 | 5.5     | V    |
| I <sub>BP5</sub>  | Operating current                                            | V <sub>FB</sub> < V <sub>REF</sub> , Outputs switching, no external FETs | 2     | 3                   | 5       | mA   |
|                   | Turn-on BP5 rising                                           |                                                                          | 4.00  | 4.25                | 4.45    | V    |
|                   | Turn-off hysteresis (1)                                      |                                                                          |       | 150                 |         | mV   |
| OSCILL            | ATOR/SYNCHRONIZATION                                         |                                                                          | l l   |                     |         |      |
|                   | Phase frequency accuracy                                     | $R_T = 64.9 \text{ k}\Omega$                                             | 360   | 415                 | 455     |      |
|                   | Phase frequency set range <sup>(1)</sup>                     |                                                                          | 100   |                     | 1200    | kHz  |
|                   | Synchronization frequency range <sup>(1)</sup>               |                                                                          | 800   |                     | 9600    |      |
|                   | Synchronization input threshold <sup>(1)</sup>               |                                                                          |       | V <sub>BP5</sub> /2 |         | V    |
| EN/SYN            | IC                                                           |                                                                          | 1     | <u>  </u>           |         |      |
|                   | Enable threshold                                             | Pulse width > 50 ns                                                      | 0.8   | 1.0                 | 1.5     | .,   |
|                   | Voltage capability <sup>(1)</sup>                            |                                                                          |       | $V_{BP5}$           |         | V    |
| PWM               |                                                              |                                                                          | l l   |                     |         |      |
|                   | Maximum duty cycle per channel <sup>(1)</sup>                |                                                                          |       | 87.5%               |         |      |
|                   | Minimum duty cycle per channel <sup>(1)</sup>                |                                                                          |       | 0                   |         |      |
| VREF              |                                                              |                                                                          | l l   |                     |         |      |
|                   | Voltage reference                                            | I <sub>LOAD</sub> = 100 μA                                               | 0.687 | 0.700               | 0.709   | V    |
| ERROR             | AMPLIFIER                                                    |                                                                          | l l   |                     |         |      |
| $V_{FB}$          | Voltage feedback, trimmed (including differential amplifier) |                                                                          | 0.691 | 0.700               | 0.705   | V    |
| CMRR              | Input common mode range <sup>(1)</sup>                       |                                                                          | 0.0   | 0.7                 | 2.0     |      |
|                   | Input bias current                                           | V <sub>FB</sub> = 0.7 V                                                  |       | 55                  | 150     | nA   |
|                   | Input offset voltage                                         | Value trimmed to zero                                                    |       | 0                   |         | V    |
| I <sub>SRC</sub>  | Output source current <sup>(1)</sup>                         | V <sub>COMP</sub> = 1.1 V, V <sub>FB</sub> = 0.6 V                       | 1     | 2                   |         | A    |
| I <sub>SINK</sub> | Output sink current <sup>(1)</sup>                           | V <sub>COMP</sub> = 1.1 V, V <sub>FB</sub> =V <sub>BP5</sub>             | 1     | 2                   |         | mA   |
| V <sub>OH</sub>   | High-level output voltage                                    | I <sub>COMP</sub> = -1 mA                                                | 2.5   | 2.9                 |         | V    |
| V <sub>OL</sub>   | low-level output voltage                                     | I <sub>COMP</sub> = 1 mA                                                 |       | 0.5                 | 0.5 0.8 |      |
| G <sub>BW</sub>   | Gain bandwidth <sup>(1)</sup>                                |                                                                          | 3     | 5                   |         | MHz  |
| A <sub>VOL</sub>  | Open loop gain <sup>(1)</sup>                                |                                                                          | 60    | 90                  |         | dB   |

<sup>(1)</sup> Ensured by design. Not production tested.



# **ELECTRICAL CHARACTERISTICS (continued)**

 $T_A$  = -40°C to 85°C,  $V_{IN}$  = 12 V,  $R_{RT}$  = 64.9 k $\Omega$ ,  $T_J$  =  $T_A$  (unless otherwise noted)

|                   | PARAMETER                                     | TEST CONDITIONS                                                                                                                           | MIN   | TYP  | MAX                   | UNIT |
|-------------------|-----------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|-------|------|-----------------------|------|
| SOFT S            | TART                                          |                                                                                                                                           |       |      |                       |      |
| Iss               | Soft-start source current                     | 32 clocks after EN/SYNC before SS current begins                                                                                          | 3.5   | 5.0  | 6.5                   | μA   |
| $V_{SS}$          | Fault enable threshold voltage                |                                                                                                                                           | 0.95  | 1.00 | 1.05                  | V    |
| CURRE             | NT SENSE AMPLIFIER                            |                                                                                                                                           |       |      |                       |      |
|                   | Input offset voltage                          | CS1, CS2                                                                                                                                  | -5    | 4    | 10                    | mV   |
|                   | Gain transfer to PWM comparator               | -100 mV ≤ V <sub>CS</sub> ≤ 100 mV, V <sub>CSRT</sub> = 1.5 V                                                                             | 5.1   | 5.6  | 6.1                   | V/V  |
|                   | Transconductance to DROOP                     | V <sub>CS</sub> - V <sub>CSRTn</sub> = 100 mV                                                                                             |       | 40   |                       | μΑ   |
|                   | Gain variance between phases                  | V <sub>CS</sub> - V <sub>CSRTn</sub> = 100 mV                                                                                             | -4%   | 0    | 4%                    |      |
|                   | Input offset variance                         | V <sub>CS</sub> = 0 V                                                                                                                     | -3.5  | 0    | 3.5                   | mV   |
|                   | Offset current at DROOP                       | V <sub>CS</sub> - V <sub>CSRTn</sub> = 0 V                                                                                                |       |      | 6                     | μΑ   |
|                   | Input common mode (2)                         |                                                                                                                                           | 0     |      | V <sub>BP5</sub> -0.7 | V    |
|                   | Bandwidth <sup>(2)</sup>                      |                                                                                                                                           | 18    |      |                       | MHz  |
| DIFFER            | ENTIAL AMPLIFIER                              |                                                                                                                                           | 1     |      | <u> </u>              |      |
|                   | Gain                                          |                                                                                                                                           |       | 1    |                       | V/V  |
|                   | Gain tolerance                                | V <sub>OUT</sub> = 4 V vs V <sub>OUT</sub> = 0.7 V, V <sub>GSNS</sub> = 0 V                                                               | -0.5% |      | 0.5%                  |      |
| CMRR              | Common mode rejection ratio (2)               | 0.7 V≤ V <sub>OUT</sub> ≤ 4.0 V                                                                                                           | 60    |      |                       | dB   |
|                   | Output source current                         | V <sub>OUT</sub> - V <sub>GSNS</sub> = 2.0 V, V <sub>DIFFO</sub> ≥ 1.98 V                                                                 | 2     | 4    |                       |      |
|                   | Output sink current                           | V <sub>OUT</sub> - V <sub>GSNS</sub> = 2.0 V, V <sub>DIFFO</sub> ≥ 2.02 V                                                                 | 2     | 4    |                       | mA   |
|                   | Input offset voltage <sup>(2)</sup>           | 0.7 V≤ V <sub>OUT</sub> ≤ 4.0 V                                                                                                           |       |      | 5                     | mV   |
|                   | Bandwidth <sup>(2)</sup>                      |                                                                                                                                           | 5     |      |                       | MH   |
|                   | Input impedance, non-inverting <sup>(2)</sup> | V <sub>OUT</sub> to GND                                                                                                                   |       | 40   |                       |      |
|                   | Input impedance, inverting <sup>(2)</sup>     | V <sub>GSNS</sub> to V <sub>DIFFO</sub>                                                                                                   |       | 40   |                       | kΩ   |
| GATE D            | RIVERS                                        | ,                                                                                                                                         |       |      |                       |      |
|                   | Source on-resistance, HDRV1,<br>HDRV2         | $V_{BOOT1}$ = 5 V, $V_{BOOT2}$ = 5 V, $V_{SW1}$ = 0 V, $V_{SW2}$ = 0 V, Sourcing 100 mA                                                   | 1.0   | 2.0  | 3.5                   | 0    |
|                   | Sink on-resistance, HDRV1, HDRV2              | $V_{BOOT1} = 5 \text{ V}, V_{BOOT2} = 5 \text{ V}, V_{VIN5} = 5 \text{ V}, V_{SW1} = 0 \text{ V}, V_{SW2} = 0 \text{ V}, Sinking 100 mA}$ | 0.5   | 1.0  | 2.0                   | Ω    |
|                   | Source on-resistance, LDRV1, LDRV2            | $V_{VIN5}$ = 5 V, $V_{SW1}$ = 0 V, $V_{SW2}$ = 0 V, Sourcing 100 mA                                                                       | 1     | 2    | 3.5                   | 0    |
|                   | Sink on-resistance, LDRV1, LDRV2              | $V_{\text{VIN5}}$ = 5 V, $V_{\text{SW1}}$ = 0 V, $V_{\text{SW2}}$ = 0 V, Sinking 100 mA                                                   | 0.30  | 0.75 | 1.50                  | Ω    |
| t <sub>RISE</sub> | Rise time, HDRV <sup>(2)</sup>                | C <sub>LOAD</sub> = 3.3 nF                                                                                                                |       | 25   | 75                    | -    |
| t <sub>FALL</sub> | Fall time, HDRV <sup>(2)</sup>                | C <sub>LOAD</sub> = 3.3 nF                                                                                                                |       | 25   | 75                    |      |
| t <sub>RISE</sub> | Rise time, LDRV <sup>(2)</sup>                | $C_{LOAD} = 3.3 \text{ nF}$                                                                                                               |       | 25   | 75                    |      |
| t <sub>FALL</sub> | Fall time, LDRV <sup>(2)</sup>                | $C_{LOAD} = 3.3 \text{ nF}$                                                                                                               |       | 25   | 60                    | ns   |
|                   | Dead time <sup>(2)</sup>                      | SW falling to LDRV rising                                                                                                                 |       | 50   |                       |      |
| t <sub>DEAD</sub> | Dead time (-)                                 | LDRV falling to SW rising                                                                                                                 |       | 30   |                       |      |
| t <sub>ON</sub>   | Minimum controllable on-time <sup>(2)</sup>   | C <sub>LOAD</sub> = 3.3 nF                                                                                                                |       | 150  |                       |      |
| OUTPU             | T UNDERVOLTAGE FAULT                          |                                                                                                                                           |       |      |                       |      |
|                   | I la demonita de facilitator de la la         | V <sub>FB</sub> relative to GND                                                                                                           | 560   | 588  | 610                   | mV   |
|                   | Undervoltage fault threshold                  | V <sub>FB</sub> relative to V <sub>VREF</sub>                                                                                             | -20%  | -16% | -13%                  |      |
| OUTPU             | T OVERVOLTAGE SET                             |                                                                                                                                           |       |      | I.                    |      |
|                   | 0 1 1 1 1 1                                   | V <sub>OVSET</sub> relative to GND                                                                                                        | 796   | 817  | 832                   | mV   |
|                   | Overvoltage threshold                         | V <sub>OVSET</sub> relative to V <sub>VREF</sub>                                                                                          | 14%   | 16%  | 19%                   |      |

<sup>(2)</sup> Ensured by design. Not production tested.



# **ELECTRICAL CHARACTERISTICS (continued)**

 $T_A$  = -40°C to 85°C,  $V_{IN}$  = 12 V,  $R_{RT}$  = 64.9 k $\Omega$ ,  $T_J$  =  $T_A$  (unless otherwise noted)

| PARAMETER          |                                   | PARAMETER TEST CONDITIONS                    |      | TYP   | MAX  | UNIT |
|--------------------|-----------------------------------|----------------------------------------------|------|-------|------|------|
| RAMP               |                                   |                                              | 1    |       | 1    |      |
|                    | Ramp amplitude (3)                |                                              | 0.4  | 0.5   | 0.6  |      |
|                    | Ramp valley <sup>(3)</sup>        |                                              |      | 1.4   |      | V    |
| POWER              | GOOD                              |                                              | 1    |       | 1    |      |
|                    | PGOOD high threshold              | V <sub>FB</sub> relative to V <sub>REF</sub> | 10%  |       | 14%  |      |
|                    | PGOOD low threshold               | V <sub>FB</sub> relative to V <sub>REF</sub> | -14% |       | -10% |      |
| V <sub>OL</sub>    | Low-level output voltage          | I <sub>PGOOD</sub> = 4 mA                    |      | 0.35  | 0.60 | V    |
| I <sub>LEAK</sub>  | PGOOD bias current                | V <sub>PGOOD</sub> = 5.0 V                   |      | 50    | 80   |      |
|                    | Current sense fault (3)           | Current from CS1, CS2                        |      | 5     |      | μA   |
| INPUT (            | UVLO PROGRAMMABLE                 |                                              |      |       |      |      |
|                    | Input threshold voltage, turn-on  |                                              | 0.9  | 1.0   | 1.1  |      |
|                    | Input threshold voltage, turn-off |                                              |      | 0.810 |      | V    |
| LOAD L             | INE PROGRAMMING                   |                                              |      |       | 1    |      |
| I <sub>DROOP</sub> | Pull-down current                 | V <sub>CS</sub> = 100 mV                     | 30   | 40    | 50   | μΑ   |

<sup>(3)</sup> Ensured by design. Not production tested.





#### **Terminal Functions**

| TERMINAL |     | MINAL |      | TERMINAL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                 | TERMINAL . |     | DESCRIPTION |  |  |  |  |
|----------|-----|-------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|------------|-----|-------------|--|--|--|--|
| N. A BAF | NO. |       | NO.  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | NO.                                                                                             |            | I/O | DESCRIPTION |  |  |  |  |
| NAME     | RHB | DBT   |      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                 |            |     |             |  |  |  |  |
| AGND     | 19  | 22    | -    | Low noise ground connection to the device.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                                                 |            |     |             |  |  |  |  |
| BOOT1    | 1   | 5     | I    | Provides a bootstrapped supply for the high-side FET driver for PWM1, enabling the gate of the high-side FET to be driven above the input supply rail. Connect a capacitor from this pin to SW1 pin and a Schottky diode from this pin to VIN5.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                 |            |     |             |  |  |  |  |
| BOOT2    | 23  | 26    | I    | Provides a bootstrapped supply for the high-side FET driver for PWM2, enabling the gate of the high-side FET to be driven above the input supply rail. Connect a capacitor from this pin to SW2 pin and a Schottky diode from this pin to VIN5.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                 |            |     |             |  |  |  |  |
| BP5      | 20  | 23    | 0    | Filtered input from the VIN5 pin. A $10-\Omega$ resistor should be connected between VIN5 and BP5 and a $1.0-\mu F$ ceramic capacitor should be connected from this pin to ground.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                 |            |     |             |  |  |  |  |
| COMP     | 9   | 12    | 0    | Output of the error amplifier. The voltage at this pin determines the duty cycle for the PWM.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                 |            |     |             |  |  |  |  |
| CS1      | 6   | 10    | 21 I | 10 I                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | These pins are used to sense the inductor phase current. Inductor current can be sensed with an |            |     |             |  |  |  |  |
| CS2      | 18  | 21    |      | external current sense resistor or by using an external R-C circuit and the inductor's DC resistance. The traces for these signals must be connected directly at the current sense element. See Layout Guidelines for more information. After the device is enabled and prior to the device starting (during the first 32 clock cycles), a 5- $\mu$ A current flows out of these pins. The current flows through the external components: current sense resistor, R <sub>CS</sub> , the output inductor and the output capacitor(s) to ground. If the voltage on the CS1, and CS2 pins exceed 0.2 V (resistance greater than 40 k $\Omega$ ), a fault is declared and the device does not start. This is a fault detection feature that insures the output inductor, current sense resistor and output capacitors are installed properly on the board. |                                                                                                 |            |     |             |  |  |  |  |
| CSRT1    | 7   | 11    | 0    | Return point of current sense voltage. The traces for these signals must be connected directly at the                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                 |            |     |             |  |  |  |  |
| CSRT2    | 17  | 20    | 0    | current sense element. See Layout Guidelines for more information.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                 |            |     |             |  |  |  |  |
| DIFFO    | 5   | 9     | 0    | Output of the differential amplifier. The voltage at this pin represents the true output voltage without IR drops that result from high-current in the PCB traces. The VOUT and GSNS pins must be connected directly at the point of load where regulation is required. See Layout Guidelines for more information.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                 |            |     |             |  |  |  |  |
| DROOP    | 11  | 14    | I    | This is the input to the non-inverting input of the Error Amplifier. This pin is normally connected to the VREF pin and is the voltage that the feedback loop regulates to. This pin is also used to program droop function. A resistor between this pin and the VREF pin sets the desired droop value. The value of the DROOP resistor is described in Equation 22.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                 |            |     |             |  |  |  |  |
| EN/SYNC  | 13  | 16    | ı    | A logic high signal on this input enables the controller operation. A pulsing signal to this pin synchronizes the rising edge of SW to the falling edge of an external clock source. These pulses must be greater than 8.2 times the free running frequency of the main oscillator set by the RT resistor.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                                                 |            |     |             |  |  |  |  |



# **Terminal Functions (continued)**

| TERMINAL |     | 1/0 |   | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |             |  |  |  |  |  |
|----------|-----|-----|---|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|-------------|--|--|--|--|--|
| NO.      |     | NO. |   | NO.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  | DESCRIPTION |  |  |  |  |  |
| NAME     | RHB | DBT |   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |             |  |  |  |  |  |
| FB       | 12  | 15  | I | Inverting input of the error amplifier. In closed loop operation, the voltage at this pin is the internal reference level of 700 mV. This pin is also used for the PGOOD and undervoltage comparators.                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |             |  |  |  |  |  |
| GSNS     | 4   | 8   | I | Inverting input of the differential amplifier. This pin should be connected to ground at the point of load.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |             |  |  |  |  |  |
| HDRV1    | 32  | 4   | 0 | Gate drive output for the high-side N-channel MOSFET switch for PWM1. Output is referenced to SW1 and is bootstrapped for enhancement of the high-side switch.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |             |  |  |  |  |  |
| HDRV2    | 25  | 27  | 0 | Gate drive output for the high-side N-channel MOSFET switch for PWM2. Output is referenced to SW2 and is bootstrapped for enhancement of the high-side switch                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |             |  |  |  |  |  |
| ILIM     | 14  | 17  | I | Used to set the cycle-by-cycle current limit threshold. If ILIM threshold is reached, the PWM cycle is terminated and the converter delivers limited current to the output. Under these conditions the undervoltage threshold eventually is reached and the controller enters the hiccup mode. The controller stays in the hiccup mode for seven (7) consecutive cycles of SS voltage rising from zero to 1.0 V. At the eighth cycle the controller attempts a full start-up sequence. The relationship between ILIM and the maximum phase current is described in Equation 4 and Equation 5. See the Overcurrent Protection section for more details. |  |             |  |  |  |  |  |
| LDRV1    | 29  | 1   | 0 | Gate drive output for the low-side synchronous rectifier (SR) N-channel MOSFET for PWM1. See<br>Layout Considerations section.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |             |  |  |  |  |  |
| LDRV2    | 27  | 29  | 0 | Gate drive output for the low-side synchronous rectifier (SR) N-channel MOSFET for PWM2. See<br>Layout Considerations section.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |             |  |  |  |  |  |
| NC       | 8   |     | _ | No connect. This pip is machanical only                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |             |  |  |  |  |  |
| NC       | 24  | _   | - | No connect. This pin is mechanical only.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |             |  |  |  |  |  |
| OVSET    | 2   | 6   | I | A resistor divider, on this pin connected to the output voltage sets the overvoltage sense point.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |             |  |  |  |  |  |
| PGOOD    | 15  | 18  | 0 | Power good indicator of the output voltage. This open-drain output connects to a voltage via an external resistor. When the FB pin voltage is between 0.616 V to 0.784 V (88% to 112% of VREF), the PGOOD output is in a high impedance state. If the DROOP function is implemented, the programmed droop voltage must be within this window.                                                                                                                                                                                                                                                                                                          |  |             |  |  |  |  |  |
| PGND     | 28  | 30  | - | Power ground reference for the controller lower gate drivers. There should be a high-current return path from the sources of the lower MOSFETs to this pin.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |             |  |  |  |  |  |
| RT       | 16  | 19  | I | Connecting a resistor from this pin to ground sets the oscillator frequency.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |             |  |  |  |  |  |
| SS       | 22  | 25  | ı | Provides user programmable soft-start by means of a capacitor connected to the pin. If an undervoltage fault is detected the soft-start capacitor cycles 7 times with no switching before a normal soft-start sequence allowed.                                                                                                                                                                                                                                                                                                                                                                                                                        |  |             |  |  |  |  |  |
| SW1      | 31  | 3   | ı | Connect to the switched node on converter 1. Power return for the channel 1 upper gate driver. There should be a high-current return path from the source of the upper MOSFET to this pin. It is also used by the adaptive gate drive circuits to minimize the dead time between upper and lower MOSFET conduction.                                                                                                                                                                                                                                                                                                                                    |  |             |  |  |  |  |  |
| SW2      | 26  | 28  | I | Connect to the switched node on converter 2. Power return for the channel 2 upper gate driver. There should be a high-current return path from the source of the upper MOSFET to this pin. It is also used by the adaptive gate drive circuits to minimize the dead time between upper and lower MOSFET conduction.                                                                                                                                                                                                                                                                                                                                    |  |             |  |  |  |  |  |
| UVLO     | 21  | 24  | 0 | A voltage divider from VIN to this pin, set to 1V, determines the input voltage that starts the controller.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |             |  |  |  |  |  |
| VOUT     | 3   | 7   | 0 | Non-inverting input of the differential amplifier. This pin should be connected to VOUT at the point of load.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |             |  |  |  |  |  |
| VREF     | 10  | 13  | 0 | Output of an internal reference voltage. The load may be up to 100 µA DC.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |             |  |  |  |  |  |
| VIN5     | 30  | 2   | ı | Power input for the device. A 1.0-µF ceramic capacitor should be connected from this pin to ground.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |             |  |  |  |  |  |



#### **FUNCTIONAL BLOCK DIAGRAM**



#### **FUNCTIONAL DESCRIPTION**

The TPS40130 uses programmable fixed-frequency, peak current mode control with forced phase current balancing. When compared to voltage-mode control, current mode results in a simplified feedback network and reduced input line sensitivity. Phase current is sensed by using either the DCR (direct current resistance) of the filter inductors or current sense resistors installed in series with output. The first method involves generation of a current signal with an R-C circuit (shown in the applications diagram). The R-C values are selected by matching time constants of the RC circuit and the inductor time constant,  $R \times C = L/DCR$ . With either current sense method, the current signal is amplified and superimposed on the amplified voltage error signal to provide current mode PWM control.

Output voltage droop can be programmed to improve the transient window and reduce size of the output filter.

Other features include: a true differential output sense amplifier, programmable current limit, programmable output over-voltage set-point, capacitor set soft-start, power good indicator, programmable input undervoltage lockout (UVLO), user programmable operation frequency for design flexibility, external synchronization capability, programmable pulse-by-pulse overcurrent protection, output undervoltage shutdown and restart.



#### **Startup Sequence**

Figure 1 shows a typical start up with the VIN5 and BP5 applied to the controller and then the EN/SYNC being enabled. Shut down occurs when the VIN5 is removed



Figure 1. Startup and Shutdown Sequence

#### Differential Amplifier (U7)

The unity gain differential amplifier with high bandwidth allows improved regulation at a user-defined point and eases layout constraints. The output voltage is sensed between the VOUT and GSNS pins. The output voltage programming divider is connected to the output of the amplifier (DIFFO). The differential amplifier input voltage must be lower than  $(V_{BP5} - 0.7 \text{ V})$ .

If there is no need for a differential amplifer, the differential amplifier can be disabled by connecting the GSNS pin to the BP5 pin and leaving VOUT and DIFFO open. The voltage programming divider in this case should be connected directly to the output of the converter.



Figure 2. Differential Amplifier Configuration

Because of the resistor configuration of the differential amplifier, the input impedance must be kept very low or there will be error in setting the output voltage.



## **Current Sensing and Balancing (U1, U9 and U18)**

The controller employs peak current mode control scheme, thus naturally provides certain degree of current balancing. With current mode, the level of current feedback should comply with certain guidelines depending on duty factor known as "slope compensation" to avoid the sub-harmonic instability. This requirement can prohibit achieving a higher degree of phase current balance. To avoid the controversy, a separate current loop that forces phase currents to match is added to the proprietary control scheme. This effectively provides high degree of current sharing independent of the controller's small signal response and is implemented in U9, ICTLR.

High bandwidth current amplifiers, U1 and U18 can accept as an input voltage either the voltage drop across dedicated precise current sense resistors, or inductor's DCR voltage derived by an RC network, or thermally compensated voltage derived from the inductor's DCR. The wide range of current sense arrangements ease the cost/complexity constrains and provides superior performance compared to controllers utilizing the low-side MOSFET current sensing. The current sense amplifier inputs must not exceed 4 V. See the *Inductor DCR Current Sense* section for more information on selecting component values for the R-C network.

#### **PowerGood**

The PGOOD pin indicates when the inputs and output are within their specified ranges of operation. Also monitored are the EN/SYNC and SS pins. PGOOD has high impedance when indicating inputs and outputs are within specified limits and is pulled low to indicate an out-of-limits condition. Some applications may require hysteresis on the PGOOD signal to avoid a PGOOD signal bounce. A simple method to achieve this (and thereby eliminate any PGOOD signal bounce) is to add a small resistor (R<sub>A</sub>) and capacitor (C<sub>A</sub>) between the FB pin and the PGOOD pin. See Figure 3 for implementation.



Figure 3. Adding Hysteresis to the PGOOD Signal

To select  $R_A$  and  $C_A$ , the following criteria can be used.

$$R_{A} = R_{BIAS} \times \left[ \left( \frac{V_{PU} - V_{FB}}{1.3 \times 0.16 \times V_{FB}} \right) - 1 \right]$$
(1)

 $V_{PU}$  and the PGOOD pull-up voltage and  $V_{FB}$  is the TPS40130 internal reference voltage. The factor 1.3 in Equation 1 provides a margin for robustness.



$$C_{A} = \frac{100 \text{ ns}}{R_{A}} \tag{2}$$

Even though C<sub>△</sub> may calculate to less than 1 pF, a capacitance of no more than 4.7 pF is recommended.

#### Soft-Start

A capacitor connected to the soft start pin (SS) sets the power-up time. When EN is high and POR is cleared, the calibrated current source, U13, starts charging the external soft start capacitor. The PGOOD pin is held low during the start up. The rising voltage across the capacitor serves as a reference for the error amplifier, U12. When the soft-start voltage reaches the level of the reference voltage, U8 (V<sub>VREF</sub>=0.7V), the converter's output reaches the regulation point and further voltage rise of the soft start voltage has no effect on the output. When the soft start voltage reaches 1.0 V, the power good (PGOOD) function is cleared to be reported on the PGOOD pin. Normally the PGOOD pin goes high at this time. Equation 3 is used to calculate the value of the soft-start capacitor.

$$t_{SS} = \frac{0.7 \times C_{SS}}{5 \times 10^{-6}} \tag{3}$$

#### **Overcurrent Protection**

The overcurrent function, U19, monitors the output of current sense amplifiers U1 and U18. These currents are converted to voltages and compared to the voltage on the ILIM pin. The relationship between the maximum phase current and the current sense resistance is given in the following equation. In case a threshold of  $V_{ILIM}/2.7$  is exceeded the PWM cycle on the associated phase is terminated. The overcurrent threshold,  $I_{PH(max)}$ , and the voltage to set on the ILIM pin is determined by Equation 4 and Equation 5.

$$V_{ILIM} = 2.7 \times I_{PH(max)} \times R_{CS}$$
 (4)

$$I_{PH(max)} = \frac{I_{OUT}}{2} + \frac{\left(V_{IN} - V_{OUT}\right) \times V_{OUT}}{2 \times L_{OUT} \times f_{SW} \times V_{IN}}$$
(5)

where

- I<sub>PH(max)</sub> is a maximum value of the phase current allowed
- I<sub>OUT</sub> is the total maximum DC output current
- R<sub>CS</sub> is a value of the current sense resistor used or the DCR value of the output inductor, L<sub>OLT</sub>

If the overcurrent condition persists, both phases have PWM cycles terminated by the overcurrent signals. This puts a converter in a constant current mode with the output current programmed by the ILIM voltage. Eventually the supply-and-demand equilibrium on the converter output is not satisfied and the output voltage starts to decline. When the undervoltage threshold is reached, the converter enters a hiccup mode. The controller is stopped and the output is not regulated any more, the soft-start pin function changes.

It now serves as a hiccup timing capacitor controlled by U20, the fault control circuit. The soft-start pin is periodically charged and discharged by U20. After seven hiccup cycles, the controller attempts another soft-start cycle to restore normal operation. If the overload condition persists, the controller returns to the hiccup mode. This condition may continue indefinitely. In such conditions the average current delivered to the load is approximately 1/8 of the set overcurrent value.

#### **Current Sense Fault Protection**

Multiphase controllers with forced current sharing are inherently sensitive to a failure of the current sense component or a defect in the assembly process. In case of such failure the entire load current can be steered with catastrophic consequences into a single channel where the fault has occurred. A dedicated circuit in the TPS40130 controller detects this defect and prevents the controller from starting up. This fault detection circuit is active only during chip initialization and does not protect should current sense failure happen during normal operation.



After the device is enabled and prior to the IC starting (during the first 32 clock cycles), a 5- $\mu$ A current flows out of the CS1 and CS2 pins. The current flows through the external components: current sense resistor, R<sub>CS</sub>, the output inductor and the output capacitor(s) to ground. If the voltage on the CS1 and CS2 pins exceed 0.2 V (resistance greater than 40 k $\Omega$ ), a fault is declared and the device does not start. This is a fault detection feature that insures the output inductor, current sense resistor and output capacitors are installed properly on the board.

### **Overvoltage Protection**

The voltage on OVSET is compared with 0.817 V, 16% higher than VREF, in U25 to determine the output overvoltage point. When an overvoltage is detected, the output drivers command the upper MOSFETs off and the lower MOSFETs on. If the overvoltage is caused by a shorted upper MOSFET, latching on the lower MOSFET should blow the input fuse and protect the output. Hiccup mode consisting of seven (7) soft-start timing cycles is initiated and then attempts to restart. If the overvoltage condition has been cleared and the input fuse has not opened, the output comes up and normal operation continues. If the overvoltage condition persists, the controller restarts to allow the output to rise to the overvoltage level and return to the hiccup mode. Using a voltage divider with the same ratio, that sets the output voltage, an output overvoltage is declared when the output rises 16% above nominal.

## **Output Undervoltage Protection**

If the output voltage, as sensed by U19 on the FB pin becomes less than 0.588 V, the undervoltage protection threshold (84% of VREF), the controller enters the hiccup mode as it is described in the Overcurrent Protection section.

#### **Programmable Input Undervoltage Lockout Protection**

A voltage divider that sets 1V on the UVLO pin determines when the controller starts operating. Operation commences when the voltage on the UVLO pin exceeds 1.0 V.

#### Power-On Reset (POR)

The power-on reset (POR) function, U22, insures the VIN5 and BP5 voltages are within their regulation windows before the controller is allowed to start.

## **Fault Masking Operation**

If the SS pin voltage is externally limited below the 1-V threshold, the controller does not respond to most faults and the PGOOD output is always low. Only the overcurrent function and current sense fault remain active. The overcurrent protection still continues to terminate PWM cycle every time when the threshold is exceeded but the hiccup mode is not entered.

#### **Fault Conditions and MOSFET Control**

Table 1 shows a summary of the fault conditions and the state of the MOSFETs.

**Table 1. Fault Conditions** 

| FAULT MODE                            | UPPER MOSFET     | LOWER MOSFET    |
|---------------------------------------|------------------|-----------------|
| EN/SYNC = LOW                         | OFF              | OFF             |
| FIXED UVLO, V <sub>BP5</sub> < 4.25 V | OFF              | OFF             |
| Programmable UVLO, < 1.0 V            | OFF              | ON              |
| Output undervoltage                   | OFF, Hiccup mode | ON, Hiccup mode |
| Output overvoltage                    | OFF, Hiccup mode | ON, Hiccup mode |
| ISF, current sense fault              | OFF              | ON              |



## **Setting the Switching Frequency**

The clock frequency is programmed by the value of the timing resistor connected from the RT pin to ground. See Equation 6.

$$R_{T} = 0.8 \times \left[ \left( \frac{36 \times 10^{3}}{f_{PH}} \right) - 9 \right]$$
 (6)

 $f_{\rm PH}$  is a single phase frequency, kHz. The RT resistor value is expressed in k $\Omega$ . See Figure 4.



Figure 4. Phase Switching Frequency vs. Timing Resistance

#### **EN/SYNC Function**

The output ripple frequency is twice that of the single phase frequency. The switching frequency of the controller can be synchronized to an external clock applied to the EN/SYNC pin. The external clock synchronizes the rising edge of HDRV and the falling edge of an external clock source. The external clock pulses must be at a frequency at least 8.2 times higher than the switching frequency set by the RT resistor.



## **Setting Overcurrent Protection**

Setting the overcurrent protection is given in the following equations. Care must be taken when calculating  $V_{\text{ILIM}}$  to include the increase in  $R_{\text{CS}}$  caused by the output current as it approaches the overcurrent trip point. The DCR ( $R_{\text{CS}}$  in the equation) of the inductor increases approximately 0.39% per degree Centigrade.

$$V_{ILIM} = 2.7 \times I_{PH(max)} \times R_{CS}$$
 (7)

$$I_{PH(max)} = \frac{I_{OUT}}{2} + \frac{\left(V_{IN} - V_{OUT}\right) \times V_{OUT}}{2 \times L_{OUT} \times f_{SW} \times V_{IN}}$$
(8)

where

- I<sub>PH(max)</sub> is a maximum value of the phase current allowed
- I<sub>OUT</sub> is the total maximum DC output current
- L<sub>OUT</sub> is the output inductor value
- f<sub>SW</sub> is the switching frequency
- V<sub>OUT</sub> is the output voltage
- V<sub>IN</sub> is the input voltage
- ullet R<sub>CS</sub> is a value of the current sense resistor used or the DCR value of the output inductor, L<sub>OUT</sub>

## Resistor Divider Calculation for VOUT, ILIM, OVSET and UVLO

Use Figure 9 for setting the output voltage, current limit voltage and overvoltage setting voltage. Select  $R_{BIAS}$  using Equation 9. With a voltage divider from  $V_{REF}$ , select R6 using Equation 10. With a voltage from DIFFO select R4 using Equation 11. With a voltage divider from  $V_{IN}$ , select R8 using Equation 12.

$$R_{BIAS} = 0.7 \times \frac{R1}{\left(V_{OUT} - 0.7\right)}$$
(9)

$$R6 = R5 \times \frac{V_{ILIM}}{\left(0.7 - V_{ILIM}\right)}$$
(10)

R4 = 
$$0.812 \times \frac{R3}{\left(V_{OUT(ov)} - 0.812\right)}$$
 (11)

$$R8 = 1.0 \times \frac{R7}{(V_{IN} - 1.0)}$$
(12)

#### **Feedback Loop Compensation**

The TPS40130 operates in a peak-current mode and the converter exhibits a single pole response with ESR zero for which Type II compensation network is usually adequate as shown in Figure 5.

The load pole is situated at a value calculated using Equation 13.

$$f_{\rm OP} = \frac{1}{2\pi \times R_{\rm OUT} \times C_{\rm OUT}} \tag{13}$$

and the ESR zero is situated at a value calculated using Equation 14.

$$f_{\rm ESRZ} = \frac{1}{2\pi \times R_{\rm ESR} \times C_{\rm OUT}} \tag{14}$$

To achieve the desired bandwidth the error amplifier has to compensate for modulator gain loss at the crossover frequency. A zero placed at the load pole frequency facilitates that. The ESR zero alters the modulator -1 slope at higher frequencies. To compensate for the ESR zero, a pole in the error amplifier transfer function should be placed at the ESR zero frequency.





**Figure 5. Compensation Components** 

The following expressions help in choosing components of the EA compensation network. It is recommended to fix value of the resistor R1 first as it further simplifies adjustments of the output voltage without altering the compensation network.

$$R2 = \frac{R1}{AMOD(f)}$$
 (15)

$$AMOD = \frac{V_{VIN}}{0.4}$$
 (16)

where AMOD is the modulator gain at DC

$$AMOD(f) = AMOD \times \frac{f_{OP}}{f_{C}}$$
(17)

where AMOD(f) is the modulator gain at the crossover frequency

$$C1 = \frac{1}{\left(2\pi \times f_{OP} \times R2\right)}$$
(18)

$$C2 = \frac{1}{\left(2\pi \times f_{\mathsf{ESRZ}} \times \mathsf{R2}\right)} \tag{19}$$

Introduction of output voltage droop as a measure to reduce amount of filter capacitors changes the transfer function of the modulator as it is shown in Figure 6 and Figure 7. The droop function introduces another zero in the modulator gain function.





The droop function, as well as the the output capacitor ESR, introduce a zero on some frequency left from the crossover point. See Equation 20

$$f_{\text{DROOPZ}} = \frac{1}{2\pi \left(\frac{V_{\text{DROOP}}}{I_{\text{OUT(max)}}}\right) \times C_{\text{OUT}}}$$
(20)

To compensate for this zero, pole on the same frequency should be added to the error amplifier transfer function. With Type II compensation network a new value for the capacitor C2 is required compared to the case without droop.



$$C2 = \frac{C1}{2\pi \times R2 \times C1 \times (f_{DROOPZ} - 1)}$$
(21)

When attempting closing the feedback loop at frequency that is close to the theoretical limit, use the above considerations as a first approximation and perform on bench measurements of closed loop parameters as effects of switching frequency proximity and finite bandwidth of voltage and current amplifiers may substantially alter them as it is shown in Figure 8.



#### **Setting the Output Voltage Droop**

In many applications the output voltage of the converter intentionally allowed to droop as load current increases. This approach also called active load line programming and allows for better use of regulation window and reduces the amount of the output capacitors required to handle a load current step. A resistor from the VREF pin to the DROOP pin sets the desired value of the output voltage droop. See Equation 22.

$$R_{DROOP} = \frac{5000 \times V_{DROOP}}{I_{OUT} \times R_{CS}} \times \frac{R_{BIAS}}{R1 + R_{BIAS}}$$
(22)

where

- V<sub>DROOP</sub> is the value of droop at maximum load current (I<sub>LOAD</sub>)
- R<sub>CS</sub> is a value of the current sense resistor used or the DCR value of the output inductor





Figure 9. Implementing the Droop Function, Resistor Between DROOP and VREF.



Figure 10. Output Voltage Droop Characteristic as Output Current Varies.



#### **Inductor DCR Current Sense**

Inductor DCR current sensing is a known lossless technique to retrieve current proportional signal. Referring to Figure 11.

At any given frequency the DCR voltage can be calculated using Equation 23 and Equation 24.

$$V_{DCR} = (V_{IN} - V_{OUT}) \times \frac{DCR}{DCR + \omega \times L}$$
 (23)

$$V_{C} = \left(V_{IN} - V_{OUT}\right) \times \frac{1}{\omega \times C \times \left(R_{CS} + \frac{1}{\omega \times C}\right)}$$
(24)

Voltage across the capacitor is equal to voltage drop across the inductor DCR,  $V_C=V_{DCR}$  when time constant of the inductor and the time constant of the RC network are equal, see Equation 25. Setting the value of the capacitor to 0.1  $\mu$ F provides for reasonable resistor values.

$$V_{C} = \frac{1}{\omega \times C \times \left(R_{CS} + \frac{1}{\omega \times C}\right)} = \frac{DCR}{DCR + \omega \times L}; \quad \frac{L}{DCR} = R_{CS} \times C; \quad \tau_{DCRL} = \tau_{RC}$$
(25)

The output signal generated by the network shown in Figure 11 is temperature dependent due to positive thermal coefficient of copper specific resistance  $K_T$ =1+0.0039  $\times$ (T-25). The temperature variation of the inductor coil can easily exceed 100°C in a practical application leading to approximately 40% variation in the output signal and, in turn, respectively moving the overcurrent threshold and the load line.



Figure 11. Inductor Current Sense Configuration for 1.2-V Output

Figure 12. Inductor Current Sense Configuration for 5-V Output

## **Inductor DCR Current Sensing with 5-V Outputs**

Due to the current sense operational amplifier input common mode voltage range, it is necessary to divide the current sense information before connecting to the TPS40130 current sense pins (CS1, CSRT1, CS2 and CSRT2). Figure 12 shows how this is achieved.  $R_{CS}$  and C are selected as normal using the method described in Equation 24 and Equation 25. The divider resistors (R) are chosen to be much smaller than  $R_{CS}$ . They are typically 100 times smaller. However, if these resitors are too small, they may dissipate too much power. In that case, choose a smaller capacitance value, and select a new  $R_{CS}$ . The resistors used in the divider should be precision resistors each having the same value.



#### **APPLICATION INFORMATION**

## **Applications Circuit**

Figure 13 shows a typical applications circuit providing 1.5  $V_{OUT}$  at 40 A.



Figure 13. Typical Application Circuit



## **Additional Application Circuits**

Figure 14 shows a VRM10.x compliant solution where the output voltage is controlled by the VID code of the TPS40120. The six-bit controller provides outputs from 0.8375 V to 1.600 V in 12.5 mV steps for VRM 10.x or provides five-bit control for other Intel processors. When the TPS40120 receives a VID of x11111, indicating the no CPU state, output NCPU1# pulls the soft-start (SS) pin low insuring the output voltage soft-starts with a valid VID code.



Figure 14. Application Circuit with VID Control

Figure 15 shows the configuration with the TPS40130 processing power from two different input power sources, 12 V and 5 V is shown. This is useful when there is not sufficient power from a single input source to provide the required output power. The inductor currents are not equal and the difference in the peak currents are approximately:



$$\Delta I_{PEAK} \cong 0.067 \frac{(D1 - D2)}{DCR \times \eta}$$
 (26)

#### where

- D1 is the duty cycle for V<sub>IN1</sub>
- D2 is the duty cycle for V<sub>IN2</sub>
- · DCR is the resistance of the output inductor
- η is the efficiency of the converter



Figure 15. Application Circuit with Input Voltage Power Sharing from Two Separate Voltage Sources



Figure 16 shows the required 5-V input being generated with an external linear regulator. The regulator shown is the TL431 shunt regulator which is a very cost effective solution. Depending on the required current to the MOSFET gates, the 115  $\Omega$  resistor may need to be a ½ W or ½ W resistor.



Figure 16. Application Circuit with an External Linear Regulator Providing VIN5



Figure 17 shows the configuration for efficiently operating at high frequencies. With the power stages input at 5 V, the switching losses in the upper MOSFET are significantly reduced. The upper MOSFET should be selected for lower  $R_{DS(on)}$  because the conduction losses are somewhat higher at the higher duty cycle.



Figure 17. Application Circuit For High-Frequency Operation With Input Voltage of 5 V



Figure 18 shows how to configure for a 5-V output. The resistor dividers on the CSx and CSRTx inputs are necessary to reduce the common mode voltage into the current sense amplifiers. The differential amplifier is not used because with a 5-V output, remote sensing is not generally necessary. If the differential Amplifier is necessary, a voltage divider of 2/3 should be used and the magnitude of the resistors should be about 500  $\Omega$  and 1 k $\Omega$ .



Figure 18. Application Circuit for Providing 5-V Output



## TYPICAL CHARACTERISTRICS



t - Time - 20 μs/div

Figure 19. Load Transient



t - Time - 4 μs/div

Figure 20. Load Transient Rising Edge



Figure 21. Load Transient Falling Edge



Figure 22. Start-Up with EN/SYNC and Showing Soft-Wait Time



## **TYPICAL CHARACTERISTRICS (continued)**





Figure 23. Start-Up with EN/SYNC

Figure 24. External Clock on EN/SYNC





Figure 25. External Clock on EN/SYN and Delay to HDRV

Figure 26. Overvoltage, Latch and Re-Start



## **TYPICAL CHARACTERISTRICS (continued)**



Figure 27. Overcurrent, Hiccup Mode

Figure 28. Overcurrent

#### LAYOUT CONSIDERATIONS

#### Introduction

Any pin number references are for the DBT, TSSOP package. There are two general classes of signals to consider for proper layout, high-current switching and low-level analog. Refer to Figure 13 for references to components. A printed wiring board (PWB) with a minimum of four layers should be used.

#### **Two Ground Planes**

A basic requirement is two separate ground planes that ultimately get connected together at a point where no switching currents are present, the power ground (PGND) and the analog ground (AGND). They should be implemented as split planes on the top and bottom layers. The PGND is used for all high-current signals including LDRV1, LDRV2, lower MOSFETs and input and output decoupling capacitors. PGND should be used on the top layer around the high current components and on the bottom layer as a minimum. The AGND is used for low level signals such as: soft-start, R<sub>T</sub>, VREF, FB, BP5 decoupling to AGND. AGND should be used on the top layer around the device and low level components and on the bottom layer as a minimum. The signals which connect to the two different ground planes are shown in Figure 13 using different symbols for each ground.

#### **Low-Level Signal Connections and Routing**

#### **Current Sense Signals**

Using inductor current sense has advantages over using a low-value, high-power current-sense resistor, but attention must be paid to how the current sense signals are generated and routed.

#### Connection

Resistor R2 and capacitor C5 generate the current sense signal for phase 1 and resister R1 and capacitor C4 generate the current sense signal for phase 2. The R2-C5 and R1-C4 components must be connected directly to the pads for L1 and L2, respectively.



## LAYOUT CONSIDERATIONS (continued)

#### Routing

The traces that connect to C5 and C4 should be made directly at the capacitor(s) and routed on an internal signal plane to CS1, CSRT1 and CS2, CSRT2, respectively. In addition, a small value of R-C filter may be used on the CSx and CSRTx lines, with these components placed close to the device. A  $5.1-\Omega$  resistor in series with the CSx and CSRTx lines and a 100-pF capacitor between the CSx and CSRTx lines, provides additional filtering, a prudent measure since the level of switching noise in a given layout is not fully known until the board is being tested for the first time.

## **Differential Amplifier Signals**

The differential amplifier provides optimum regulation at the load point.

#### Connection

The signal connections for VOUT and GSNS should be made across the closest capacitor to the load point. This ensures the most accurate DC sensing and most noise free connection also.

#### Routing

Since the load point may be physically several inches, or more, from the device, it is very likely that the VOUT and GSNS inputs to the differential amplifier are corrupted by switching noise. The signals should be routed on an internal layer, and the R-C filter approach recommended for the CSx and CSRTx lines is applicable for these lines as well.

## **High-Current Connections and Routing**

#### **Device Decoupling for VIN5 and BP5**

The 1.0-µF decoupling capacitor for VIN5 should be placed close to pins 1 and 30 of the device. The decoupling capacitor for BP5 should be placed close to pins 22 and 23 of the device.

#### **Symmetry**

Symmetry is especially important in the power processing components when considering the device placement between the two phases. Input ceramic decoupling capacitors should be placed close to the upper MOSFETs and the current path from the upper MOSFET drain to the lower MOSFET source should be on the PGND with maximum copper area. Output capacitors should be placed symmetrically between the output inductor and lower MOSFET for each phase.

## SW Node

The SW node consists of the source of the upper MOSFET, the drain of the lower MOSFET, and the output inductor. These components should be placed to minimize the area of the SW node. The area of the SW node determines the amount of stray capacitance and inductance that causes ringing during switching transitions.

#### Lower MOSFET Gate Drive, LDRV1 and LDRV2

A resistor, with a value of between approximately 1.0  $\Omega$  and 2.2  $\Omega$  should be placed between LDRVx and the gate of the respective MOSFET. The resistors are necessary if the falling SW node pulls the gate voltage below GND. This can occur if the MOSFET  $Q_{GD}$  is larger than  $Q_{GS}$ . The traces for LDRVx should be wide, (0.05 to 0.1 inches) and routed on the top layer if possible. If routing must go to another layer, use multiple vias for interconnect. The return signal from the MOSFET drain to PGND on the device should be as wide as the return for LDRVx.

#### Upper MOSFET Gate Drive, HDRV1 and HDRV2

The traces for HDRVx and SWx should be wide, (0.05 to 0.1inches), and routed on the top layer if possible. If routing must go to another layer, use multiple vias for interconnect.





10-Dec-2020

#### **PACKAGING INFORMATION**

| Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|----------------------|---------|
|                  |            |              |                    |      |                |              | (6)                           |                     |              |                      | _       |
| TPS40130DBT      | NRND       | TSSOP        | DBT                | 30   | 60             | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 85    | TPS40130             |         |
| TPS40130DBTR     | NRND       | TSSOP        | DBT                | 30   | 2000           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 85    | TPS40130             |         |
| TPS40130RHBR     | NRND       | VQFN         | RHB                | 32   | 3000           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 85    | TPS<br>40130         |         |
| TPS40130RHBT     | NRND       | VQFN         | RHB                | 32   | 250            | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 85    | TPS<br>40130         |         |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



# **PACKAGE OPTION ADDENDUM**

10-Dec-2020

| In no event shall TI's liabilit | y arising out of such information | exceed the total purchase | price of the TI part(s) a | at issue in this document sold by | TI to Customer on an annual basis. |
|---------------------------------|-----------------------------------|---------------------------|---------------------------|-----------------------------------|------------------------------------|
|                                 |                                   |                           |                           |                                   |                                    |

**PACKAGE MATERIALS INFORMATION** 

www.ti.com 30-Dec-2020

## TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| All difficulties are normal |                 |                    |    |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| TPS40130DBTR                | TSSOP           | DBT                | 30 | 2000 | 330.0                    | 16.4                     | 6.95       | 8.3        | 1.6        | 8.0        | 16.0      | Q1               |
| TPS40130RHBR                | VQFN            | RHB                | 32 | 3000 | 330.0                    | 12.4                     | 5.3        | 5.3        | 1.5        | 8.0        | 12.0      | Q2               |
| TPS40130RHBT                | VQFN            | RHB                | 32 | 250  | 180.0                    | 12.4                     | 5.3        | 5.3        | 1.5        | 8.0        | 12.0      | Q2               |

www.ti.com 30-Dec-2020



\*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins SPQ |      | Length (mm) | Width (mm) | Height (mm) |  |
|--------------|--------------|-----------------|----------|------|-------------|------------|-------------|--|
| TPS40130DBTR | TSSOP        | DBT             | 30       | 2000 | 853.0       | 449.0      | 35.0        |  |
| TPS40130RHBR | VQFN         | RHB             | 32       | 3000 | 853.0       | 449.0      | 35.0        |  |
| TPS40130RHBT | VQFN         | RHB             | 32       | 250  | 210.0       | 185.0      | 35.0        |  |

5 x 5, 0.5 mm pitch

PLASTIC QUAD FLATPACK - NO LEAD



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.

4224745/A





PLASTIC QUAD FLATPACK - NO LEAD



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



SMALL OUTLINE PACKAGE



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.



SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE PACKAGE



## NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (https://www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2021, Texas Instruments Incorporated