



Texas INSTRUMENTS



SLVSAL2G - JANUARY 2011 - REVISED NOVEMBER 2015

Support &

Community

20

# TPS2471x 2.5-V to 18-V High-Efficiency Power-Limiting Hot-Swap Controller

Technical

Documents

Sample &

Buy

#### Features 1

- 2.5-V to 18-V Operation
- Accurate Current Limiting for Startup
- Programmable FET SOA Protection
- Accurate 25-mV Current-Sense Threshold
- Power-Good Output
- Fast Breaker for Short-Circuit Protection
- Programmable Fault Timer
- Programmable UV Threshold
- Drop-In Upgrade for LTC4211 No Layout Changes
- PG, FLT Active-High and Active-Low Versions
- **MSOP-10** Package

#### Applications 2

- Server Backplanes
- Storage Area Networks (SAN)
- Medical Systems
- **Plug-In Modules**
- **Base Stations**

## 3 Description

Tools &

Software

The TPS24710/11/12/13 is an easy-to-use, 2.5 V to 18 V, hot-swap controller that safely drives an external N-channel MOSFET. The programmable current limit and fault time protect the supply and load from excessive current at startup. After startup, currents above the user-selected limit will be allowed to flow until programmed timeout - except in extreme overload events when the load is immediately disconnected from source. The low, 25mV current sense threshold is highly accurate and allows use of smaller, more efficient sense resistors yielding lower power loss and smaller footprint.

Programmable power limiting ensures the external MOSFET operates inside its safe operating area (SOA) at all times. This allows the use of smaller MOSFETS while improving system reliability. Power good and fault outputs are provided for status monitoring and downstream load control.

## Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE   | BODY SIZE (NOM)   |  |  |  |  |
|-------------|-----------|-------------------|--|--|--|--|
| TPS24710    | 0000 (40) |                   |  |  |  |  |
| TPS24711    |           | 3.00 mm × 3.00 mm |  |  |  |  |
| TPS24712    | SSOP (10) |                   |  |  |  |  |
| TPS24713    |           |                   |  |  |  |  |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

## Typical Application (12 V at 10 A)



An IMPORTANT NOTICE at the end of this data sheet addresses availability, warranty, changes, use in safety-critical applications, intellectual property matters and other important disclaimers. PRODUCTION DATA.



## **Table of Contents**

| 1 | Feat | tures 1                           |
|---|------|-----------------------------------|
| 2 | Арр  | lications1                        |
| 3 | Des  | cription1                         |
| 4 | Rev  | ision History 2                   |
| 5 | Dev  | ice Comparison Table 4            |
| 6 | Pin  | Configuration and Functions 4     |
| 7 | Spe  | cifications5                      |
|   | 7.1  | Absolute Maximum Ratings 5        |
|   | 7.2  | ESD Ratings 5                     |
|   | 7.3  | Recommended Operating Conditions5 |
|   | 7.4  | Thermal Information5              |
|   | 7.5  | Electrical Characteristics 6      |
|   | 7.6  | Timing Requirements 7             |
|   | 7.7  | Typical Characteristics 9         |
| 8 | Deta | ailed Description 13              |
|   | 8.1  | Overview 13                       |
|   | 8.2  | Functional Block Diagram 13       |
|   |      |                                   |

|    | 8.3  | Feature Description                      | 14 |
|----|------|------------------------------------------|----|
|    | 8.4  | Device Functional Modes                  | 17 |
| 9  | Арр  | lication and Implementation              | 24 |
|    | 9.1  | Application Information                  | 24 |
|    | 9.2  | Typical Application                      | 24 |
| 10 | Pow  | ver Supply Recommendations               | 30 |
| 11 | Lay  | out                                      | 31 |
|    | 11.1 |                                          |    |
|    | 11.2 | Layout Example                           | 31 |
| 12 | Dev  | ice and Documentation Support            | 32 |
|    | 12.1 | Documentation Support                    | 32 |
|    | 12.2 | Related Links                            | 32 |
|    | 12.3 | Community Resources                      | 32 |
|    | 12.4 | Trademarks                               | 32 |
|    | 12.5 | Electrostatic Discharge Caution          | 32 |
|    | 12.6 | Glossary                                 | 32 |
| 13 |      | hanical, Packaging, and Orderable mation | 32 |

## 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

#### Changes from Revision F (February 2015) to Revision G

| Changed the values of the Power limit threshold in <i>Electrical Characteristics</i> for V <sub>OUT</sub> = 7 V and V <sub>OUT</sub> = 2 V From: 10, 12.5, 15 mV To: 10.1, 11.6, 13.1 mV | 7                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Changed the title of Figure 8 From: MOSFET Gate Current vs Voltage Across R <sub>SENSE</sub> During Inrush Power Limiting To: Gate Current vs Voltage Across R <sub>SENSE</sub>          | 9                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| Added Figure 9                                                                                                                                                                           | 9                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| Changed V <sub>(VCC-SENSE)</sub> To: V <sub>(SENSE-VCC)</sub> in Figure 10 and Figure 11                                                                                                 | 9                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| Added Equation 1                                                                                                                                                                         | . 15                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| Added text to the PROG section: "To compute the Power limit based on an existing R <sub>PROG</sub> "                                                                                     | . 15                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| Changed Equation 2                                                                                                                                                                       | . 15                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| Changed text in STEP 3. Choose Power-Limit Value, PLIM, and RPROG From: "a 53.6-kΩ, 1% resistor is selected for                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|                                                                                                                                                                                          | . 27                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| Changed Equation 9                                                                                                                                                                       | . 27                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| Added the Using Soft Start with TPS2471x section                                                                                                                                         | . 30                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|                                                                                                                                                                                          | 10, 12.5, 15 mV To: 10.1, 11.6, 13.1 mV<br>Changed the title of Figure 8 From: MOSFET Gate Current vs Voltage Across R <sub>SENSE</sub> During Inrush Power Limiting<br>To: Gate Current vs Voltage Across R <sub>SENSE</sub><br>Added Figure 9<br>Changed V <sub>(VCC-SENSE)</sub> To: V <sub>(SENSE-VCC)</sub> in Figure 10 and Figure 11<br>Added Equation 1<br>Added text to the <i>PROG</i> section: "To compute the Power limit based on an existing R <sub>PROG</sub> " |

#### Changes from Revision E (November 2013) to Revision F

| • | Added ESD Rating table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section. | . 1 |
|---|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
| • | Changed the Input voltage range, PROG - MAX value in the Absolute Maximum Ratings table From: 0.3 To: 3.6                                                                                                                                                                           | . 5 |
| • | Deleted External capacitance - GATE from the Recommended Operating Conditions                                                                                                                                                                                                       | . 5 |
| • | Deleted text from the last paragraph in the GATE section "If used, any capacitor connecting GATE and GND should not exceed 1 $\mu$ F and it should be connected in series with a resistor of no less than 1 k $\Omega$ ."                                                           | 15  |
| • | Deleted section: Alternative Design Example: GATE Capacitor (dV/dt) Control in Inrush Mode                                                                                                                                                                                          | 29  |
| • | Deleted text from the <i>High-Gate-Capacitance Applications</i> section "When gate capacitor dV/dt control is used, then a Zener diode is not necessary."                                                                                                                           | 29  |

# Page

Page

3

#### www.ti.com

## Changes from Revision D (November 2013) to Revision E

| • | Reverted Equation 2 in rev E back to rev C | 15 |
|---|--------------------------------------------|----|
| • | Reverted Equation 9 in rev E back to rev C | 27 |

## Changes from Revision C (May 2011) to Revision D

| • | Added Note 1 to the Supply Current Conditions statement                                                                                                                                                              | 6  |
|---|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|
| • | Added Note 1 to Fast-turnoff delay                                                                                                                                                                                   | 7  |
| • | Changed the <i>Functional Block Diagram</i> From: $V_{CC} = 6 V$ to $V_{CC} = 5.9 V$ at the Gate Comparator                                                                                                          | 13 |
| • | Changed text in the GATE section From: "Timer Activation Voltage (6 V for $V_{VCC}$ = 12 V)." To: "Timer Activation Voltage (5.9 V for $V_{VCC}$ = 12 V)."                                                           | 14 |
| • | Changed the first paragraph of the Inrush Operation section                                                                                                                                                          | 18 |
| • | Added text and new Equation 10                                                                                                                                                                                       | 27 |
| • | Changed text prior to Equation 12 From: "6 V (for $V_{VCC} = 12$ V)" To: "5.9 V (for $V_{VCC} = 12$ V)"                                                                                                              | 28 |
| • | Changed the text following Equation 12                                                                                                                                                                               | 28 |
| • | Changed text following Alternative Design Example: GATE Capacitor (dV/dt) Control in Inrush Mode From: "Set $P_{LIM}$ to a value greater than $V_{VCC} \times I_{CHG}$ " To: "Choose $I_{CHG} < P_{LIM} / V_{VCC}$ " | 29 |
| • | Changed Equation 15 From: – C <sub>ISS</sub> To: – C <sub>RS</sub> (this equation deleted by Revision F)                                                                                                             | 29 |

## Changes from Revision B (April 2011) to Revision C

| Cł | hanges from Revision A (March 2011) to Revision B                | Page |
|----|------------------------------------------------------------------|------|
| •  | Changed in Equation 8: r <sub>DS(on)</sub> to R <sub>SENSE</sub> |      |
| •  | Changed in PGb: from: 140V/340mV, to:170mV / 240mV               |      |

| • | Corrected voltage values shown in Figure 26 | . 13 |
|---|---------------------------------------------|------|
|---|---------------------------------------------|------|



#### TPS24710, TPS24711 TPS24712, TPS24713

Page

Page

SLVSAL2G - JANUARY 2011 - REVISED NOVEMBER 2015



## 5 Device Comparison Table

|           | TPS2471<br>0 | TPS2471<br>1 | TPS24712 | TPS24713 |
|-----------|--------------|--------------|----------|----------|
| Latch Off | Х            |              | Х        |          |
| Retry     |              | Х            |          | Х        |
| PG        | L            | L            | Н        | Н        |
| FLT       | L            | L            | Н        | Н        |

## 6 Pin Configuration and Functions



## **Pin Functions**

| PINS  |             | 1/0         | DECORIDEION |                                                                                                                 |  |
|-------|-------------|-------------|-------------|-----------------------------------------------------------------------------------------------------------------|--|
| NAME  | TPS24710/11 | TPS24712/13 | I/O         | DESCRIPTION                                                                                                     |  |
| EN    | 2           | 2           | Ι           | ctive-high enable input. Logic input. Connects to resistor divider.                                             |  |
| FLT   | _           | 10          | 0           | Active-high, open-drain output indicates overload fault timer has turned MOSFET off.                            |  |
| FLTb  | 10          | -           | 0           | Active-low, open-drain output indicates overload fault timer has turned MOSFET of                               |  |
| GATE  | 7           | 7           | 0           | Gate driver output for external MOSFET                                                                          |  |
| GND   | 5           | 5           | _           | – Ground                                                                                                        |  |
| OUT   | 6           | 6           | Ι           | Output voltage sensor for monitoring MOSFET power.                                                              |  |
| PG    | -           | 1           | 0           | Active-high, open-drain power good indicator. Status is determined by the voltage across the MOSFET.            |  |
| PGb   | 1           | -           | 0           | Active-low, open-drain power good indicator. Status is determined by the voltage across the MOSFET.             |  |
| PROG  | 3           | 3           | Ι           | Power-limiting programming pin. A resistor from this pin to GND sets the maximum power dissipation for the FET. |  |
| SENSE | 8           | 8           | Ι           | Current sensing input for resistor shunt from VCC to SENSE.                                                     |  |
| TIMER | 4           | 4           | I/O         | A capacitor connected from this pin to GND provides a fault timing function.                                    |  |
| VCC   | 9           | 9           | Ι           | Input-voltage sense and power supply                                                                            |  |

4



## 7 Specifications

## 7.1 Absolute Maximum Ratings

over operating free-air temperature range, all voltages referred to GND (unless otherwise noted) <sup>(1)</sup>

|                |                                                                                                                           | MIN                | MAX        | UNIT |
|----------------|---------------------------------------------------------------------------------------------------------------------------|--------------------|------------|------|
|                | EN, FLT <sup>(2)(3)</sup> , FLTb <sup>(2)(4)</sup> , GATE, OUT, PG <sup>(2)(3)</sup> , PGb <sup>(2)(4)</sup> , SENSE, VCC | -0.3               | 30         |      |
| Input voltage  | PROG <sup>(2)</sup>                                                                                                       | -0.3               | 3.6        | v    |
| range          | SENSE to VCC                                                                                                              |                    | 0.3        | v    |
|                | TIMER                                                                                                                     | -0.3               | 5          |      |
| Sink current   | FLT, PG, FLTb, PGb                                                                                                        |                    | 5          |      |
| Source current | PROG                                                                                                                      |                    | ly limited | mA   |
| Temperature    | Maximum junction, T <sub>J</sub>                                                                                          | Internally limited |            | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) Do not apply voltages directly to these pins.

(3) for TPS24712/13

(4) for TPS24710/11

## 7.2 ESD Ratings

|                    |               |                                                                   |                               | VALUE | UNIT |
|--------------------|---------------|-------------------------------------------------------------------|-------------------------------|-------|------|
|                    | Electrostatic | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | All pins except PG<br>and PGb | ±2000 | V    |
| V <sub>(ESD)</sub> | discharge     |                                                                   | PG, PGb                       | ±500  | V    |
|                    |               | Charged-device model (CDM), per JEDEC specification               | IESD22-C101 <sup>(2)</sup>    | ±500  | V    |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

## 7.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                              |                             | MIN  | NOM MAX | UNIT |
|------------------------------|-----------------------------|------|---------|------|
| Input voltogo rongo          | SENSE, VCC                  | 2.5  | 18      | V    |
| Input voltage range          | EN, FLT, FLTb, PG, PGb, OUT | 0    | 18      | v    |
| Sink current                 | FLT, FLTb, PG, PGb          | 0    | 2       | mA   |
| Resistance                   | PROG                        | 4.99 | 500     | kΩ   |
| External capacitance         | TIMER                       | 1    |         | nF   |
| Operating junction temperatu | -40                         | 125  | °C      |      |

## 7.4 Thermal Information

|                       | THERMAL METRIC <sup>(1)</sup>                | TPS2471/x      |      |
|-----------------------|----------------------------------------------|----------------|------|
|                       |                                              | MSOP (10) PINS | UNIT |
| $R_{	ext{	heta}JA}$   | Junction-to-ambient thermal resistance       | 166.5          |      |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 41.8           |      |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 86.1           | °C/W |
| ΨJT                   | Junction-to-top characterization parameter   | 1.5            | C/VV |
| ΨЈВ                   | Junction-to-board characterization parameter | 84.7           |      |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | n/a            |      |

(1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.

#### TPS24710, TPS24711 TPS24712, TPS24713

SLVSAL2G - JANUARY 2011 - REVISED NOVEMBER 2015



www.ti.com

## 7.5 Electrical Characteristics

 $-40^{\circ}C \le T_J \le 125^{\circ}C$ ,  $V_{CC} = 12$  V,  $V_{EN} = 3$  V, and  $R_{PROG} = 50$  k $\Omega$  to GND. All voltages referenced to GND, unless otherwise noted.

| PARAMETER                      | CONDITIONS                                                                                | MIN  | NOM   | MAX  | UNIT     |
|--------------------------------|-------------------------------------------------------------------------------------------|------|-------|------|----------|
| VCC                            |                                                                                           |      |       |      |          |
| UVLO threshold, rising         |                                                                                           | 2.2  | 2.32  | 2.45 | V        |
| UVLO threshold, falling        |                                                                                           | 2.1  | 2.22  | 2.35 | V        |
| UVLO hysteresis <sup>(1)</sup> |                                                                                           |      | 0.1   |      | V        |
| Cumple compact                 | Enabled — I <sub>OUT</sub> + I <sub>VCC</sub> + I <sub>SENSE</sub>                        |      | 1     | 1.4  | mA       |
| Supply current                 | $Disabled^{(1)} - EN = 0 V, I_{OUT} + I_{VCC} + I_{SENSE}$                                |      | 0.45  |      | mA       |
| EN                             |                                                                                           |      |       |      |          |
| Threshold voltage, falling     |                                                                                           | 1.2  | 1.3   | 1.4  | V        |
| Hysteresis <sup>(1)</sup>      |                                                                                           |      | 50    |      | mV       |
| Input leakage current          | $0 V \le V_{EN} \le 30 V$                                                                 | -1   | 0     | 1    | μA       |
| FLT, FLTb                      |                                                                                           |      |       |      |          |
| Output low voltage             | Sinking 2 mA                                                                              |      | 0.11  | 0.25 | V        |
|                                | V <sub>FLT</sub> = 0 V, 30 V                                                              |      | -     |      |          |
| Input leakage current          | V <sub>FLTb</sub> = 0 V, 30 V                                                             | 1    | 0     | 1    | μA       |
| PG, PGb                        |                                                                                           | •    |       |      |          |
|                                | V <sub>(SENSE – OUT)</sub> rising, PG going low                                           |      |       |      |          |
| Threshold                      | V <sub>(SENSE – OUT)</sub> rising, PGb going high                                         | 140  | 240   | 340  | mV       |
| (4)                            | Measured V <sub>(SENSE – OUT)</sub> falling, PG going high                                |      |       |      |          |
| Hysteresis <sup>(1)</sup>      | Measured V <sub>(SENSE – OUT)</sub> falling, PGb going low                                |      | 70    |      | mV       |
| Output low voltage             | Sinking 2 mA                                                                              |      | 0.11  | 0.25 | V        |
|                                | V <sub>PG</sub> = 0 V, 30 V                                                               |      | -     |      |          |
| Input leakage current          | $V_{PGb} = 0 \text{ V}, 30 \text{ V}$                                                     | 1    | 0     | 1    | μA       |
| PROG                           |                                                                                           |      |       |      |          |
| Bias voltage                   | Sourcing 10 µA                                                                            | 0.65 | 0.678 | 0.7  | V        |
| Input leakage current          | V <sub>PROG</sub> = 1.5 V                                                                 | -0.2 | 0     | 0.2  | μA       |
| TIMER                          | FROG                                                                                      |      |       |      | <b>1</b> |
| Sourcing current               | V <sub>TIMER</sub> = 0 V                                                                  | 8    | 10    | 12   | μA       |
|                                | V <sub>TIMER</sub> = 2 V                                                                  | 8    | 10    | 12   | μA       |
| Sinking current                | $V_{\text{EN}} = 0$ V, $V_{\text{IIMER}} = 2$ V                                           | 2    | 4.5   |      | mA       |
| Upper threshold voltage        |                                                                                           | 1.30 | 1.35  | 1.40 | V        |
| Lower threshold voltage        |                                                                                           | 0.33 | 0.35  | 0.37 | v        |
| Timer activation voltage       | Raise GATE until I <sub>TIMER</sub> sinking, measure $V_{(GATE - VCC)}$ , $V_{CC}$ = 12 V | 5    | 5.9   | 0.07 | V        |
| Bleed-down resistance          | $V_{\text{ENSD}} = 0 \text{ V}, \text{ V}_{\text{IMER}} = 2 \text{ V}$                    | 70   | 104   | 130  | kΩ       |
| OUT                            | VENSD = 0 V, VIIMER = 2 V                                                                 | 10   | 10-1  | 100  | 1122     |
| Input bias current             | V <sub>OUT</sub> = 12 V                                                                   |      | 16    | 30   | μA       |
| GATE                           | V001 - 12 V                                                                               | _    | 10    | 50   | μΛ       |
| Output voltage                 | V <sub>OUT</sub> = 12 V                                                                   | 23.5 | 25.8  | 28   | V        |
| Clamp voltage                  | $v_{OUT} = 12 v$<br>Inject 10 µA into GATE, measure V <sub>(GATE - VCC)</sub>             | 23.5 | 13.9  | 15.5 | V        |
|                                |                                                                                           | 20   | 30    | 40   |          |
| Sourcing current               | $V_{GATE} = 12 V$                                                                         |      |       |      | μA       |
| Cipling ourrort                | Fast turnoff, $V_{GATE} = 14 V$                                                           | 0.5  | 1     | 1.4  | A        |
| Sinking current                | Sustained, V <sub>GATE</sub> = 4 V to 23 V                                                | 6    | 11    | 20   | mA       |
| Dull dama and int              | In inrush current limit, $V_{GATE} = 4 V$ to 23 V                                         | 20   | 30    | 40   | μΑ       |
| Pulldown resistance            | Thermal shutdown                                                                          | 14   | 20    | 26   | kΩ       |

(1) Parameters are for reference only, and do not constitute part of TI's published specifications for purposes of TI's product warranty.

6

## **Electrical Characteristics (continued)**

-40°C ≤  $T_J$  ≤ 125°C,  $V_{CC}$  = 12 V,  $V_{EN}$  = 3 V, and  $R_{PROG}$  = 50 k $\Omega$  to GND.

| All voltages referenced to GND, unless otherwise noted. |                                                                |      |      |      |      |  |  |  |  |  |
|---------------------------------------------------------|----------------------------------------------------------------|------|------|------|------|--|--|--|--|--|
| PARAMETER                                               | CONDITIONS                                                     | MIN  | NOM  | MAX  | UNIT |  |  |  |  |  |
| SENSE                                                   |                                                                |      |      |      |      |  |  |  |  |  |
| Input bias current                                      | V <sub>SENSE</sub> = 12 V, sinking current                     |      | 30   | 40   | μA   |  |  |  |  |  |
| Current limit threshold                                 | V <sub>OUT</sub> = 12 V                                        | 22.5 | 25   | 27.5 | mV   |  |  |  |  |  |
| Power limit threshold                                   | $V_{OUT} = 7 \text{ V}, \text{ R}_{PROG} = 50 \text{ k}\Omega$ | 10.1 | 11.6 | 13.1 | mV   |  |  |  |  |  |
|                                                         | $V_{OUT} = 2 V, R_{PROG} = 25 k\Omega$                         | 10.1 | 11.6 | 13.1 | IIIV |  |  |  |  |  |
| Fast-trip threshold                                     |                                                                | 52   | 60   | 68   | mV   |  |  |  |  |  |
| OTSD                                                    |                                                                |      |      |      |      |  |  |  |  |  |
| Threshold, rising                                       |                                                                | 130  | 140  |      | °C   |  |  |  |  |  |
| Hysteresis <sup>(1)</sup>                               |                                                                |      | 10   |      | °C   |  |  |  |  |  |

## 7.6 Timing Requirements

|                                   |                                                                                          | MIN | NOM  | MAX | UNIT |
|-----------------------------------|------------------------------------------------------------------------------------------|-----|------|-----|------|
| EN                                |                                                                                          |     |      | ·   |      |
| Turnoff time                      | $EN \downarrow$ to $V_{GATE} < 1 V$ , $C_{GATE} = 33 nF$                                 | 20  | 60   | 150 | μs   |
| Deglitch time                     | EN ↑                                                                                     | 8   | 14   | 18  | μs   |
| Disable delay                     | EN $\downarrow$ to GATE $\downarrow,$ $C_{GATE}$ = 0, $t_{pff50-90},$ See Figure 1       | 0.1 | 0.4  | 1   | μs   |
| PG, PGb                           |                                                                                          |     |      | ·   |      |
| Delay (deglitch) time             | Rising or falling edge                                                                   | 2   | 3.4  | 6   | ms   |
| GATE                              |                                                                                          |     |      | ·   |      |
| Fast-turnoff duration             |                                                                                          | 8   | 13.5 | 18  | μs   |
| Turn on delay                     | $V_{CC}$ rising to GATE sourcing, $t_{\text{prr50-50}},$ See Figure 2                    |     | 100  | 250 | μs   |
| SENSE                             |                                                                                          |     |      | Ľ   |      |
| Fast-turnoff duration             |                                                                                          | 8   | 13.5 | 18  | μs   |
| Fast-turnoff delay <sup>(1)</sup> | $V_{(VCC - SENSE)} = 80 \text{ mV}, C_{GATE} = 0 \text{ pF}, t_{prf50-50}, See Figure 3$ |     | 200  |     | ns   |

(1) Parameters are for reference only, and do not constitute part of TI's published specifications for purposes of TI's product warranty.



Figure 1. t<sub>pff50-90</sub> Timing Definition

8



www.ti.com



Figure 2.  $t_{prr50-50}$  Timing Definition



Figure 3.  $t_{prf50-50}$  Timing Definition



## 7.7 Typical Characteristics



## TPS24710, TPS24711 TPS24712, TPS24713

SLVSAL2G - JANUARY 2011 - REVISED NOVEMBER 2015



www.ti.com

## **Typical Characteristics (continued)**





## **Typical Characteristics (continued)**



## TPS24710, TPS24711 TPS24712, TPS24713

SLVSAL2G - JANUARY 2011 - REVISED NOVEMBER 2015



www.ti.com

## **Typical Characteristics (continued)**



Copyright © 2011–2015, Texas Instruments Incorporated

Product Folder Links: TPS24710 TPS24711 TPS24712 TPS24713



## 8 Detailed Description

## 8.1 Overview

The following description relies on the *Typical Application (12 V at 10 A)*, as well as the functional block diagram in Figure 26.

## 8.2 Functional Block Diagram



NOTE: Pins 1 and 10 are PG and FLT, respectively, for TPS24712/13

## Figure 26. Block Diagram of the TPS24710/11

TEXAS INSTRUMENTS

www.ti.com

## 8.3 Feature Description

## 8.3.1 DETAILED PIN DESCRIPTIONS

## 8.3.1.1 EN

Applying a voltage of 1.35 V or more to this pin enables the gate driver. The addition of an external resistor divider allows the EN pin to serve as an undervoltage monitor. Cycling EN low and then back high resets the TPS24710/11/12/13 that has latched off due to a fault condition. This pin should not be left floating.

## 8.3.1.2 FLT

FLT is assigned for TPS24712/13. This active-high open-drain output assumes high-impedance when TPS24712/13 has remained in current limit long enough for the fault timer to expire. The behavior of the FLT pin depends on the version of the IC. The TPS24712 operates in latch mode and the TPS24713 operates in retry mode. In latch mode, a fault timeout disables the external MOSFET and holds FLT in open drain condition. The latched mode of operation is reset by cycling EN or VCC. In retry mode, a fault timeout first disables the external MOSFET, next waits sixteen cycles of TIMER charging and discharging, and finally attempts a restart. This process repeats as long as the fault persists. In retry mode, the FLT pin goes open-drain whenever the external MOSFET is disabled by the fault timer. In a sustained fault, the FLT waveform becomes a train of pulses. The FLT pin does not assert if the external MOSFET is disabled by EN, overtemperature shutdown, or UVLO. This pin can be left floating when not used.

## 8.3.1.3 FLTb

FLTb is assigned for TPS24710/11. This active-low open-drain output pulls low when TPS24710/11/12/13 has remained in current limit long enough for the fault timer to expire. The behavior of the FLTb pin depends on the version of the IC. The TPS24710 operates in latch mode and the TPS24711 operates in retry mode. In latch mode, a fault timeout disables the external MOSFET and holds FLTb low. The latched mode of operation is reset by cycling EN or VCC. In retry mode, a fault timeout first disables the external MOSFET, next waits sixteen cycles of TIMER charging and discharging, and finally attempts a restart. This process repeats as long as the fault persists. In retry mode, the FLTb pin is pulled low whenever the external MOSFET is disabled by the fault timer. In a sustained fault, the FLTb waveform becomes a train of pulses. The FLTb pin does not assert if the external MOSFET is disabled by EN, overtemperature shutdown, or UVLO. This pin can be left floating when not used.

## 8.3.1.4 GATE

This pin provides gate drive to the external MOSFET. A charge pump sources 30  $\mu$ A to enhance the external MOSFET. A 13.9-V clamp between GATE and VCC limits the gate-to-source voltage, because V<sub>VCC</sub> is very close to V<sub>OUT</sub> in normal operation. During start-up, a transconductance amplifier regulates the gate voltage of M<sub>1</sub> to provide inrush current limiting. The TIMER pin charges timer capacitor C<sub>T</sub> during the inrush. Inrush current limiting continues until the V<sub>(GATE - VCC)</sub> exceeds the Timer Activation Voltage (5.9 V for V<sub>VCC</sub> = 12 V). Then the TPS24710/11/12/13 enters into circuit-breaker mode. The Timer Activation Voltage is defined as a threshold voltage. When V<sub>(GATE-VCC)</sub> exceeds this threshold voltage, the inrush operation is finished and the TIMER stops sourcing current and begins sinking current. In the circuit-breaker mode, the current flowing in R<sub>SENSE</sub> is compared with the current-limit threshold derived from the MOSFET power-limit scheme (see PROG). If the current flowing in R<sub>SENSE</sub> exceeds the current limit threshold, then MOSFET M<sub>1</sub> is turned off. The GATE pin is disabled by the following three conditions:

- 1. GATE is pulled down by an 11-mA current source when
  - The fault timer expires during an overload current fault ( $V_{SENSE} > 25 \text{ mV}$ )
  - V<sub>EN</sub> is below its falling threshold
  - V<sub>VCC</sub> drops below the UVLO threshold
- GATE is pulled down by a 1 A current source for 13.5 μs when a hard output short circuit occurs and V<sub>(VCC SENSE)</sub> is greater than 60 mV, i.e., the fast-trip shutdown threshold. After fast-trip shutdown is complete, an 11-mA sustaining current ensures that the external MOSFET remains off.
- 3. GATE is discharged by a 20 k $\Omega$  resistor to GND if the chip die temperature exceeds the OTSD rising threshold.



### **Feature Description (continued)**

GATE remains low in latch mode (TPS24710/12) and attempts a restart periodically in retry mode (TPS24711/13).

No external resistor should be directly connected from GATE to GND or from GATE to OUT.

## 8.3.1.5 GND

This pin is connected to system ground.

## 8.3.1.6 OUT

This pin allows the controller to measure the drain-to-source voltage across the external MOSFET  $M_1$ . The power-good indicator (PG/PGb) relies on this information, as does the power limiting engine. The OUT pin should be protected from negative voltage transients by a clamping diode or sufficient capacitors. A Schottky diode of 3 A / 40 V in a SMC package is recommended as a clamping diode for high-power applications. The OUT pin should be bypassed to GND with a low-impedance ceramic capacitor in the range of 10 nF to 1  $\mu$ F.

## 8.3.1.7 PG

PG is assigned for TPS24712/13. This active-high, open-drain output is intended to interface to downstream dc/dc converters or monitoring circuits. PG assumes high-impedance after the drain-to-source voltage of the FET has fallen below 170 mV and a 3.4-ms deglitch delay has elapsed. It pulls low when  $V_{DS}$  exceeds 240 mV. PG assumes low-impedance status after a 3.4-ms deglitch delay once  $V_{DS}$  of  $M_1$  rises up, resulting from GATE being pulled to GND at any of the following conditions:

- An overload current fault occurs (V<sub>SENSE</sub> > 25 mV).
- A hard output short circuit occurs, leading to V<sub>(VCC SENSE)</sub> greater than 60 mV, i.e., the fast-trip shutdown threshold has been exceeded.
- V<sub>EN</sub> is below its falling threshold.
- V<sub>VCC</sub> drops below the UVLO threshold.
- Die temperature exceeds the OTSD threshold.

This pin can be left floating when not used.

## 8.3.1.8 PGb

PGb is assigned for TPS24710/11. This active-low, open-drain output is intended to interface to downstream dc/dc converters or monitoring circuits. PGb pulls low after the drain-to-source voltage of the FET has fallen below 170 mV and a 3.4-ms deglitch delay has elapsed. It goes open-drain when VDS exceeds 240 mV. PGb assumes high-impedance status after a 3.4-ms deglitch delay once  $V_{DS}$  of  $M_1$  rises up, resulting from GATE being pulled to GND at any of the following conditions:

- An overload current fault occurs (V<sub>SENSE</sub> > 25 mV).
- A hard output short circuit occurs, leading to V<sub>(VCC SENSE)</sub> greater than 60 mV, i.e., the fast-trip shutdown threshold has been exceeded.
- V<sub>EN</sub> is below its falling threshold.
- V<sub>VCC</sub> drops below the UVLO threshold.
- Die temperature exceeds the OTSD threshold.

This pin can be left floating when not used.

## 8.3.1.9 PROG

A resistor from this pin to GND sets the maximum power permitted in the external MOSFET  $M_1$  during inrush. Do not apply a voltage to this pin. If the constant power limit is not desired, use a PROG resistor of 4.99 k $\Omega$ . To set the maximum power, use Equation 1.

$$R_{PROG} = \frac{3125}{P_{LIM} \times R_{SENSE} + 0.9 \text{ mV} \times V_{VCC}}$$

To compute the Power limit based on an existing R<sub>PROG</sub> use Equation 2.

STRUMENTS

## Feature Description (continued)

$$P_{LIM} = \frac{3125}{R_{PROG} \times R_{SNS}} - \frac{0.9 \text{ mV} \times V_{(VCC-OUT)}}{R_{SNS}}$$
(2)

where  $P_{LIM}$  is the allowed power limit of MOSFET M<sub>1</sub>.  $R_{SENSE}$  is the load-current-monitoring resistor connected between the VCC pin and the SENSE pin.  $R_{PROG}$  is the resistor connected from the PROG pin to GND. Both  $R_{PROG}$  and  $R_{SENSE}$  are in ohms and  $P_{LIM}$  is in watts.  $P_{LIM}$  is determined by the maximum allowed thermal stress of MOSFET M<sub>1</sub>, given by Equation 3,

$$P_{LIM} < \frac{T_{J(MAX)} - T_{C(MAX)}}{R_{\theta JC(MAX)}}$$
(3)

where  $T_{J(MAX)}$  is the maximum desired transient junction temperature and  $T_{C(MAX)}$  is the maximum case temperature prior to a start or restart.  $R_{\Theta JC(MAX)}$  is the junction-to-case thermal impedance of the pass MOSFET  $M_1$  in units of °C/W. Both  $T_{J(MAX)}$  and  $T_{C(MAX)}$  are in °C.

## 8.3.1.10 SENSE

This pin connects to the negative terminal of  $R_{SENSE}$ . It provides a means of sensing the voltage across this resistor, as well as a way to monitor the drain-to-source voltage across the external FET. The current limit  $I_{LIM}$  is set by Equation 4.

$$I_{\text{LIM}} = \frac{25 \text{ mV}}{R_{\text{SENSE}}}$$
(4)

A fast trip shutdown occurs when  $V_{(VCC - VSENSE)}$  exceeds 60 mV.

### 8.3.1.11 TIMER

A capacitor  $C_T$  connected from the TIMER pin to GND determines the overload fault timing. TIMER sources 10  $\mu$ A when an overload is present, and discharges  $C_T$  at 10  $\mu$ A otherwise.  $M_1$  is turned off when  $V_{TIMER}$  reaches 1.35 V. In an application implementing auto-retry after a fault, this capacitor also determines the period before the external MOSFET is re-enabled. A minimum timing capacitance of 1 nF is recommended to ensure proper operation of the fault timer. The value of  $C_T$  can be calculated from the desired fault time  $t_{FLT}$ , using Equation 5.

$$C_{T} = \frac{10 \ \mu A}{1.35 \ V} \times t_{FLT}$$
(5)

The latch mode (TPS24710/12) or the retry mode (TPS24711/13) occurs if the load current exceeds the current limit threshold or the fast-trip shutdown threshold, While in latch mode, the TIMER pin continues to charge and discharge the attached capacitor periodically. In retry mode, the external MOSFET is disabled for sixteen cycles of TIMER charging and discharging. The TIMER pin is pulled to GND by a 2-mA current source at the end of the 16<sup>th</sup> cycle of charging and discharging. The external MOSFET is then re-enabled. The TIMER pin capacitor, C<sub>T</sub>, can also be discharged to GND during latch mode or retry mode by a 2-mA current source whenever any of the following occurs:

- V<sub>EN</sub> is below its falling threshold.
- V<sub>VCC</sub> drops below the UVLO threshold.

### 8.3.1.12 VCC

This pin performs three functions. First, it provides biasing power to the integrated circuit. Second, it serves as an input to the power-on reset (POR) and undervoltage lockout (UVLO) functions. The VCC trace from the integrated circuit should connect directly to the positive terminal of  $R_{SENSE}$  to minimize the voltage sensing error. Bypass capacitor  $C_1$ , shown in the typical application diagram on the front page, should be connected to the positive terminal of  $R_{SENSE}$ . A capacitance of at least 10 nF is recommended.



### 8.4 Device Functional Modes

The TPS24710/11/12/13 provides all the features needed for a positive hot-swap controller. These features include:

- Undervoltage lockout
- Adjustable (system-level) enable
- turn-on inrush limiting
- High-side gate drive for an external N-channel MOSFET
- MOSFET protection by power limiting
- Adjustable overload timeout also called an electronic circuit breaker
- Charge-complete indicator for downstream converter coordination
- A choice of latch (TPS24710/12) or automatic restart mode (TPS24711/13)

The *Typical Application (12 V at 10 A)*, and oscilloscope plots shown in Figure 27 through Figure 29 and Figure 31 through Figure 34, demonstrate many of the functions described previously.

#### 8.4.1 Board Plug In

Figure 27 and Figure 28 illustrate the inrush current that flows when a hot swap board under the control of the TPS24710/11/12/13 is plugged into a system bus. Only the bypass capacitor charge current and small bias currents are evident when a board is first plugged in. The TPS24710/11/12/13 is held inactive, for a short period while internal voltages stabilize. During this period GATE, PROG, TIMER are held low and PG, FLT, PGb, and FLTb are held open drain. When the voltage on the internal VCC rail exceeds approximately 1.5 V, the power-on reset (POR) circuit initializes the TPS24710/11/12/13 and a start-up cycle is ready to take place.

GATE, PROG, TIMER, PG, FLT, PGb, and FLTb are released after the internal voltages have stabilized and the external EN (enable) thresholds have been exceeded. The part begins sourcing current from the GATE pin to turn on MOSFET  $M_1$ . The TPS24710/11/12/13 monitors both the drain-to-source voltage across MOSFET  $M_1$  and the drain current passing through it. Based on these measurements, the TPS24710/11/12/13 limits the drain current by controlling the gate voltage so that the power dissipation within the MOSFET does not exceed the power limit programmed by the user. The current increases as the voltage across the MOSFET decreases until finally the current reaches the current limit  $I_{LIM}$ .



Figure 27. Inrush Mode at Hot-Swap Circuit Insertion

TPS24710, TPS24711

TPS24712, TPS24713

SLVSAL2G – JANUARY 2011 – REVISED NOVEMBER 2015



## **Device Functional Modes (continued)**

## 8.4.2 Inrush Operation

After TPS24710/11/12/13 initialization is complete (as described in the Board Plug-In section) and EN is active, GATE is enabled ( $V_{GATE}$  starts increasing). When  $V_{GATE}$  reaches the MOSFET M1 gate threshold, a current flows into the downstream bulk storage capacitors. When this current exceeds the limit set by the power limit engine, the gate of the MOSFET is regulated by a feedback loop to make the MOSFET current rise in a controlled manner. This not only limits the inrush current charging capacitance but it also limits the power dissipation of the MOSFET to safe levels. A more complete explanation of the power limiting scheme is given in the section entitled *Action of the Constant Power Engine*. When Gate is enabled, the TIMER pin begins to charge the timing capacitor  $C_T$  with a current of approximately 10  $\mu$ A. The TIMER pin continues to charge  $C_T$  until  $V_{(GATE - VCC)}$  reaches the timer activation voltage (5.9 V for  $V_{VCC} = 12$  V). The TIMER then begins to discharge  $C_T$  with a current of approximately the inrush mode is finished. If the TIMER exceeds its upper threshold of 1.35 V before  $V_{(GATE - VCC)}$  reaches the timer activation voltage (TPS24710/12) or auto-retry mode (TPS24711/13).

The power limit feature is disabled once the inrush operation is finished and the hotswap circuit becomes a circuit breaker. The TPS24710/11/12/13 will turn off the MOSFET, M1, after a fault timer period once the load exceeds the current limit threshold.

### 8.4.3 Action of the Constant-Power Engine

Figure 28 illustrates the operation of the constant-power engine during start-up. The circuit used to generate the waveforms of Figure 28 was programmed to a power limit of 29.3 W by means of the resistor connected between PROG and GND. At the moment current begins to flow through the MOSFET, a voltage of 12 V appears across it (input voltage  $V_{VCC} = 12$  V), and the constant-power engine therefore allows a current of 2.44 A (equal to 29.3 W divided by 12 V) to flow. This current increases in inverse ratio as the drain-to-source voltage diminishes, so as to maintain a constant dissipation of 29.3 W. The constant-power engine adjusts the current by altering the reference signal fed to the current limit amplifier. The lower part of Figure 29 shows the measured power dissipated within the MOSFET, labeled *FET PWR*, remaining substantially constant during this period of operation, which ends when the current through the MOSFET reaches the current limit  $I_{LIM}$ . This behavior can be considered a form of foldback limiting, but unlike the standard linear form of foldback limiting, it allows the power device to operate near its maximum capability, thus reducing the start-up time and minimizing the size of the required MOSFET.



Figure 28. Computation of M<sub>1</sub> Power Stress During Start-Up



## **Device Functional Modes (continued)**

## 8.4.4 Circuit Breaker and Fast Trip

The TPS24710/11/12/13 monitors load current by sensing the voltage across R<sub>SENSE</sub>. The TPS24710/11/12/13 incorporates two distinct thresholds: a current-limit threshold and a fast-trip threshold.

The functions of circuit breaker and fast-trip turn off are shown in Figure 29 through Figure 32.

Figure 29 shows the behavior of the TPS24710/11 when a fault in the output load causes the current passing through  $R_{SENSE}$  to increase to a value above the current limit but less than the fast-trip threshold. When the current exceeds the current-limit threshold, a current of approximately 10  $\mu$ A begins to charge timing capacitor  $C_T$ . If the voltage on  $C_T$  reaches 1.35 V, then the external MOSFET is turned off. The TPS24710 latches off and the TPS24711 commences a restart cycle. In either event, fault pin FLTb pulls low to signal a fault condition. Overload between the current limit and the fast trip threshold is permitted for this period. This shutdown scheme is sometimes called an electronic circuit breaker.

The fast-trip threshold protects the system against a severe overload or a dead short circuit. When the voltage across the sense resistor  $R_{SENSE}$  exceeds the 60 mV fast-trip threshold, the GATE pin immediately pulls the external MOSFET gate to ground with approximately 1 A of current. This extremely rapid shutdown may generate disruptive transients in the system, in which case a low-value resistor inserted between the GATE pin and the MOSFET gate can be used to moderate the turn off current. The fast-trip circuit holds the MOSFET off for only a few microseconds, after which the TPS24710/11/12/13 turns back on slowly, allowing the current-limit feedback loop to take over the gate control of M<sub>1</sub>. Then the hot-swap circuit goes into either latch mode (TPS24710/12) or auto-retry mode (TPS24711/13). Figure 31 and Figure 32 illustrate the behavior of the system implementing TPS24710/11 when the current exceeds the fast-trip threshold.



Figure 29. Circuit Breaker Mode During Over Load Condition

#### **TPS24710, TPS24711 TPS24712, TPS24713** SLVSAL2G – JANUARY 2011 – REVISED NOVEMBER 2015

TEXAS INSTRUMENTS

www.ti.com

## **Device Functional Modes (continued)**









## **Device Functional Modes (continued)**

## 8.4.5 Automatic Restart

The TPS24711/13 automatically initiates a restart after a fault has caused it to turn off the external MOSFET  $M_1$ . Internal control circuits use  $C_T$  to count 16 cycles before re-enabling  $M_1$  as shown in Figure 33 (TPS24711). This sequence repeats if the fault persists. The timer has a 1 : 1 charge-to-discharge current ratio. For the very first cycle, the TIMER pin starts from 0 V and rises to the upper threshold of 1.35 V and subsequently falls to 0.35 V before restarting. For the following 16 cycles, 0.35 V is used as the lower threshold. This small duty cycle often reduces the average short-circuit power dissipation to levels associated with normal operation and eliminates special thermal considerations for surviving a prolonged output short.



## 8.4.6 PG, FLT, PGb, FLTb, and Timer Operations

The open-drain PG/PGb (PG is for TPS24712/13 and PGb is for TPS24710/11) output provides a deglitched end-of-inrush indication based on the voltage across M1. PG/PGb is useful for preventing a downstream dc/dc converter from starting while its input capacitor C<sub>OUT</sub> is still charging. PG goes active-high and PGb goes activelow about 3.4 ms after C<sub>OUT</sub> is charged. This delay allows M<sub>1</sub> to fully turn on and any transients in the power circuits to end before the converter starts up. This type of sequencing prevents the downstream converter from demanding full current before the power-limiting engine allows the MOSFET to conduct the full current set by the current limit ILIM. Failure to observe this precaution may prevent the system from starting. The pullup resistor shown on the PG/PGb pin in the typical application diagram on the front page is illustrative only; the actual connection to the converter depends on the application. The PG/PGb pin may indicate that inrush has ended before the MOSFET is fully enhanced, but the downstream capacitor will have been charged to substantially its full operating voltage. Care should be taken to ensure that the MOSFET on-resistance is sufficiently small to ensure that the voltage drop across this transistor is less than the minimum power-good threshold of 140 mV. After the hot-swap circuit successfully starts up, the PG pin can return to a low-impedance status and PGb to high-impedance status whenever the drain-to-source voltage of MOSFET M<sub>1</sub> exceeds its upper threshold of 340 mV, which presents the downstream converters a warning flag. This flag may occur as a result of overload fault, output short fault, input overvoltage, higher die temperature, or the GATE shutdown by UVLO and EN.

FLT/FLTb (FLT is for TPS24712/13 and FLTb is for TPS24710/11) is an indicator that the allowed fault-timer period during which the load current can exceed the programmed current limit (but not the fast-trip threshold) has expired. The fault timer starts when a current of approximately 10  $\mu$ A begins to flow into the external capacitor, C<sub>T</sub>, and ends when the voltage of C<sub>T</sub> reaches TIMER upper threshold, i.e., 1.35 V. FLT goes high and FLTb pulls low at the end of the fault timer. Otherwise, FLT assumes a low-impedance state and FLTb a high-impedance state.

The fault-timer state requires an external capacitor  $C_T$  connected between the TIMER pin and GND pin. The length of the fault timer is the charging time of  $C_T$  from 0 V to its upper threshold of 1.35 V. The fault timer begins to count under any of the following three conditions:

Copyright © 2011–2015, Texas Instruments Incorporated



## **Device Functional Modes (continued)**

- In the inrush mode, TIMER begins to source current to the timer capacitor, C<sub>T</sub>, when MOSFET M<sub>1</sub> is enabled. TIMER begins to sink current from the timer capacitor, C<sub>T</sub> when V<sub>(GATE - VCC)</sub> exceeds the timer activation voltage (see the *Inrush Operation* section). If V<sub>(GATE - VCC)</sub> does not reach the timer activation voltage before TIMER reaches 1.35 V, then the TPS24710/11/12/13 disables the external MOSFET M<sub>1</sub>. After the MOSFET turns off, the timer goes into either latch mode (TPS24710/12) or retry mode (TPS24711/13).
- In an overload fault, TIMER begins to source current to the timer capacitor, C<sub>T</sub>, when the load current exceeds the programmed current limits. When the timer capacitor voltage reaches its upper threshold of 1.35 V, TIMER begins to sink current from the timer capacitor, C<sub>T</sub>, and the GATE pin is pulled to ground. After the fault timer period, TIMER may go into latch mode (TPS24710/12) or retry mode (TPS24711/13).
- 3. In output short-circuit fault, TIMER begins to source current to the timer capacitor, C<sub>T</sub>, when the load current exceeds the programmed current limits following a fast-trip shutdown of M<sub>1</sub>. When the timer capacitor voltage reaches its upper threshold of 1.35 V, TIMER begins to sink current from the timer capacitor, C<sub>T</sub>, and the GATE pin is pulled to ground. After the fault timer period, TIMER may go into latch mode (TPS24710/12) or retry mode (TPS24711/13).

If the fault current drops below the programmed current limit within the fault timer period,  $V_{TIMER}$  decreases and the pass MOSFET remains enabled.

The behaviors of TIMER are different in the latch mode (TPS24710/12) and retry mode (TPS24711/13). If the timer capacitor reaches the upper threshold of 1.35 V, then:

- In latch mode, the GATE remains low and the TIMER pin continues to charge and discharge the attached capacitor periodically until TPS24710/12 is disabled by UVLO or EN as shown in Figure 34.
- In retry mode, TIMER charges and discharges C<sub>T</sub> between the lower threshold of 0.35 V and the upper threshold of 1.35 V for sixteen cycles before the TPS24711/13 attempts to re-start. The TIMER pin is pulled to GND at the end of the 16<sup>th</sup> cycle of charging and discharging and then ramps from 0 V to 1.35 V for the initial half-cycle in which the GATE pin sources current. This periodic pattern is stopped once the overload fault is removed or the TPS24711/13 is disabled by UVLO or EN.

### 8.4.7 Overtemperature Shutdown

The TPS24710/11/12/13 includes a built-in overtemperature shutdown circuit designed to disable the gate driver if the die temperature exceeds approximately 140°C. An overtemperature condition also causes the FLT, PG, FLTb and PGb pins to go to high-impedance states. Normal operation resumes once the die temperature has fallen approximately 10°C.



#### **Device Functional Modes (continued)**

### 8.4.8 Start-Up of Hot-Swap Circuit by VCC or EN

The connection and disconnection between a load and the system bus are controlled by turning on and turning off the MOSFET,  $M_1$ .

The TPS24710/11/12/13 has two ways to turn on MOSFET M<sub>1</sub>:

- 1. Increasing V<sub>VCC</sub> above UVLO upper threshold while EN is already higher than its upper threshold sources current to the GATE pin. After an inrush period, TPS24710/11/12/13 fully turns on MOSFET  $M_1$ .
- 2. Increasing EN above its upper threshold while  $V_{VCC}$  is already higher than UVLO upper threshold sources current to the GATE pin. After an inrush period, TPS24710/11/12/13 fully turns on MOSFET M<sub>1</sub>.

The EN pin can be used to start up the TPS24710/11/12/13 at a selected input voltage  $V_{VCC}$ .

To isolate the load from the system bus, the GATE pin sinks current and pulls the gate of MOSFET  $M_1$  low. The MOSFET can be disabled by any of the following conditions: UVLO, EN, load current above current limit threshold, hard short at load, or OTSD. Three separate conditions pull down the GATE pin:

- 1. GATE is pulled down by an 11-mA current source when any of the following occurs.
  - The fault timer expires during an overload current fault (V<sub>SENSE</sub> > 25 mV).
  - V<sub>EN</sub> is below its falling threshold.
  - V<sub>VCC</sub> drops below the UVLO threshold.
- GATE is pulled down by a 1-A current source for 13.5 μs when a hard output short circuit occurs and V<sub>(VCC SENSE)</sub> is greater than 60 mV, i.e., the fast-trip shutdown threshold. After fast-trip shutdown is complete, an 11-mA sustaining current ensures that the external MOSFET remains off.
- 3. GATE is discharged by a 20-k $\Omega$  resistor to GND if the chip die temperature exceeds the OTSD rising threshold.



## 9 Application and Implementation

### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

## 9.1 Application Information

The TPS2471x is a hotswap used to manage inrush current and provide load fault protection. When designing a hotswap, three key scenarios should be considered:

- Start-up
- Output of a hotswap is shorted to ground when the hotswap is on. This is often referred to as a hot-short.
- Powering-up a board when the output and ground are shorted. This is usually called a start-into-short.

Each of these scenarios place stress on the hotswap MOSFET. Take special care when designing the hotswap circuit to keep the MOSFET within its SOA. The following design example is provided as a guide. Use the TPS24710 Design Calculator (SLVC566) to assist with the detailed design equation calculations.

## 9.2 Typical Application

This section provides an application example utilizing power limited start-up and MOSFET SOA protection. The design parameters are listed in the *Design Requirements* section and represent a more moderate level of fault current. For more stringent current levels, refer to either the TPS2471xEVM (SLUU459) (25 A design) or the calculator tool (SLVC566) (50 A design).



Figure 35. Typical Application (12 V at 10 A)



## **Typical Application (continued)**

## 9.2.1 Design Requirements

For this design example, use the parameters shown in Table 1.

| PARAMETER                      | VALUE      |  |  |  |  |  |  |  |
|--------------------------------|------------|--|--|--|--|--|--|--|
| Input voltage                  | 12 V ±2V   |  |  |  |  |  |  |  |
| Maximum operating load current | 10 A       |  |  |  |  |  |  |  |
| Operating temperature          | 20°C —50°C |  |  |  |  |  |  |  |
| Fault trip current             | 12 A       |  |  |  |  |  |  |  |
| Load capacitance               | 470 μF     |  |  |  |  |  |  |  |

### Table 1. Design Parameters

#### 9.2.2 Detailed Design Procedure

#### 9.2.2.1 Power-Limited Start-Up

This design example assumes a 12-V system voltage with an operating tolerance of  $\pm 2$  V. The rated load current is 10 A, corresponding to a dc load of 1.2  $\Omega$ . If the current exceeds 12 A, then the controller should shut down and then attempt to restart. Ambient temperatures may range from 20°C to 50°C. The load has a minimum input capacitance of 470  $\mu$ F. Figure 36 shows a simplified system block diagram of the proposed application.

This design procedure seeks to control the junction temperature of MOSFET  $M_1$  under both static and transient conditions by proper selection of package, cooling,  $r_{DS(on)}$ , current limit, fault timeout, and power limit. The design procedure further assumes that a unit running at full load and maximum ambient temperature experiences a brief input-power interruption sufficient to discharge  $C_{OUT}$ , but short enough to keep  $M_1$  from cooling. A full  $C_{OUT}$  recharge then takes place. Adjust this procedure to fit your application and design criteria.



Figure 36. Simplified Block Diagram of the System Constructed in the Design Example

## TPS24710, TPS24711 TPS24712, TPS24713

SLVSAL2G - JANUARY 2011 - REVISED NOVEMBER 2015



www.ti.com

(6)

## 9.2.2.1.1 STEP 1. Choose R<sub>SENSE</sub>

From the TPS24710/11/12/13 electrical specifications, the current-limit threshold voltage,  $V_{(VCC - SENSE)}$ , is around 25 mV. A resistance of 2 m $\Omega$  is selected for the peak current limit of 12 A, while dissipating only 200 mW at the rated 10-A current (see Equation 6). This represents a 0.17% power loss.

$$R_{\text{SENSE}} = \frac{V_{(\text{VCC}-\text{SENSE})}}{I_{\text{LIM}}},$$

therefore,

$$R_{\text{SENSE}} = \frac{25 \text{ mV}}{12 \text{ A}} \approx 2 \text{ m}\Omega$$

### 9.2.2.1.2 STEP 2. Choose MOSFET M<sub>1</sub>

The next design step is to select  $M_1$ . The TPS24710/11/12/13 is designed to use an N-channel MOSFET with a gate-to-source voltage rating of 20 V.

Devices with lower gate-to-source voltage ratings can be used if a Zener diode is connected so as to limit the maximum gate-to-source voltage across the transistor.

The next factor to consider is the drain-to-source voltage rating,  $V_{DS(MAX)}$ , of the MOSFET. Although the MOSFET only sees 12 V DC, it may experience much higher transient voltages during extreme conditions, such as the abrupt shutoff that occurs during a fast trip. A TVS may be required to limit inductive transients under such conditions. A transistor with a  $V_{DS(MAX)}$  rating of at least twice the nominal input power-supply voltage is recommended regardless of whether a TVS is used or not.

Next select the on resistance of the transistor,  $r_{DS(on)}$ . The maximum on-resistance must not generate a voltage greater then the minimum power-good threshold voltage of 140 mV. Assuming a current limit of 12 A, a maximum  $r_{DS(on)}$  of 11.67 m $\Omega$  is required. Also consider the effect of  $r_{DS(on)}$  upon the maximum operating temperature  $T_{J(MAX)}$  of the MOSFET. Equation 7 computes the value of  $r_{DS(on)(MAX)}$  at a junction temperature of  $T_{J(MAX)}$ . Most manufacturers list  $r_{DS(on)(MAX)}$  at 25°C and provide a derating curve from which values at other temperatures can be derived. Compute the maximum allowable on-resistance,  $r_{DS(on)(MAX)}$ , using Equation 7.

$$r_{DS(on)(MAX)} = \frac{T_{J(MAX)} - T_{A(MAX)}}{{I_{MAX}}^2 \times R_{\theta JA}}, \label{eq:rds}$$

therefore,

$$r_{DS(on)(MAX)} = \frac{150^{\circ}C - 50^{\circ}C}{(12 \text{ A})^2 \times 51^{\circ}C/W} = 13.6 \text{ m}\Omega$$

(7)

Taking these factors into consideration, the TI CSD16403Q5 was selected for this example. This transistor has a  $V_{GS(MAX)}$  rating of 16 V, a  $V_{DS(MAX)}$  rating of 25 V, and a maximum  $r_{DS(on)}$  of 2.8 m $\Omega$  at room temperature. During normal circuit operation, the MOSFET can have up to 10 A flowing through it. The power dissipation of the MOSFET equates to 0.24 W and a 9.6°C rise in junction temperature. This is well within the data sheet limits for the MOSFET. The power dissipated during a fault (e.g., output short) is far larger than the steady-state power. The power handling capability of the MOSFET must be checked during fault conditions.



#### 9.2.2.1.3 STEP 3. Choose Power-Limit Value, PLIM, and RPROG

MOSFET M<sub>1</sub> dissipates large amounts of power during inrush. The power limit P<sub>LIM</sub> of the TPS24710/11/12/13 should be set to prevent the die temperature from exceeding a short-term maximum temperature,  $T_{J(MAX)2}$ . The short-term  $T_{J(MAX)2}$  could be set as high as 130°C while still leaving ample margin to the usual manufacturer's rating of 150°C. Equation 8 is an expression for calculating P<sub>LIM</sub>,

$$P_{LIM} \le 0.8 \times \frac{T_{J(MAX)2} - \left[ \left( I_{MAX}^2 \times r_{DS(on)} \times R_{\theta CA} \right) + T_{A(MAX)} \right]}{R_{\theta JC}},$$
  
therefore,  
$$130^{\circ}C - \left[ \left( (12 \text{ A})^2 \times 0.002 \text{ Q} \times (51^{\circ}C/W) - 1.8^{\circ}C/W) \right) + 50^{\circ}C \right]$$

$$P_{\text{LIM}} \le 0.8 \times \frac{130^{\circ}\text{C} - \left[\left((12 \text{ A})^{2} \times 0.002 \ \Omega \times (51^{\circ}\text{C}/\text{W} - 1.8^{\circ}\text{C}/\text{W})\right) + 50^{\circ}\text{C}\right]}{1.8^{\circ}\text{C}/\text{W}} = 29.3 \text{ W}$$
(8)

where  $R_{\theta,JC}$  is the junction-to-case thermal resistance of the MOSFET,  $r_{DS(on)}$  is the resistance at the maximum operating temperature, and the factor of 0.8 represents the tolerance of the constant-power engine. For an ambient temperature of 50°C, the calculated maximum  $P_{LIM}$  is 29.3 W. From Equation 2, a 44.2-k $\Omega$ , 1% resistor is selected for  $R_{PROG}$  (see Equation 9).

$$R_{PROG} = \frac{3125}{P_{LIM} \times R_{SENSE} + 0.9 \text{ mV x } V_{VCC(MAX)}}$$

therefore,

$$R_{PROG} = \frac{3125}{29.3 \times 0.002 \ \Omega + \ 0.0009 \ V \times 14 \ V} = 43.89 \ k\Omega \tag{9}$$

 $V_{SNS-PL_MIN}$  is the minimum sense voltage during power limit operation. Due to offsets of internal amplifiers, programmed power limit (P<sub>LIM</sub>) accuracy degrades at low  $V_{SNS-PL_MIN}$  and could cause start-up issues. To ensure reliable operation, verify that  $V_{SNS,PL,MIN} > 3$  mV using Equation 10.

$$V_{\text{SNS-PL}_{MIN}} = \frac{P_{\text{LIM}} \times R_{\text{SENSE}}}{V_{\text{IN}_{MAX}}} = \frac{29.3 \text{ W} \times 2 \text{ m}\Omega}{14 \text{ V}} = 4.19 \text{ mV} (> 3 \text{ mV})$$
(10)

#### 9.2.2.1.4 STEP 4. Choose Output Voltage Rising Time, ton, CT

The maximum output voltage rise time,  $t_{ON}$ , set by the timer capacitor  $C_T$  must suffice to fully charge the load capacitance  $C_{OUT}$  without triggering the fault circuitry. Equation 11 defines  $t_{ON}$  for two possible inrush cases. Assuming that only the load capacitance draws current during start-up,

$$t_{ON} = \left\langle \begin{array}{c} \frac{C_{OUT} \times P_{LIM}}{2 \times I_{LIM}^2} + \frac{C_{OUT} \times V_{VCC(MAX)}^2}{2 \times P_{LIM}} - \frac{C_{OUT} \times V_{VCC(MAX)}}{I_{LIM}} & \text{if} \quad P_{LIM} \times I_{LIM} \times V_{VCC(MAX)} \\ \frac{C_{OUT} \times V_{VCC(MAX)}}{I_{LIM}} & \text{if} \quad P_{LIM} > I_{LIM} \times V_{VCC(MAX)} \end{array} \right.$$

therefore,

$$t_{ON} = \frac{470 \ \mu\text{F} \times 29.3 \ \text{W}}{2 \times (12 \ \text{A})^2} + \frac{470 \ \mu\text{F} \times (12 \ \text{V})^2}{2 \times 29.3 \ \text{W}} - \frac{470 \ \mu\text{F} \times 12 \ \text{V}}{12 \ \text{A}} = 0.614 \ \text{ms}$$
(11)

#### **TPS24710, TPS24711 TPS24712, TPS24713** SLVSAL2G – JANUARY 2011 – REVISED NOVEMBER 2015

TEXAS INSTRUMENTS

www.ti.com

(12)

(13)

The next step is to determine the minimum fault-timer period. In Equation 11, the output rise time is  $t_{ON}$ . This is the amount of time it takes to charge the output capacitor up to the final output voltage. However, the fault timer uses the difference between the input voltage and the gate voltage to determine if the TPS24710/11/12/13 is still in inrush limit. The fault timer continues to run until V<sub>GS</sub> rises 5.9 V (for V<sub>VCC</sub> = 12 V) above the input voltage. Some additional time must be added to the charge time to account for this additional gate voltage rise. The minimum fault time can be calculated using Equation 12,

$$t_{FLT} = t_{ON} + \frac{5.9 \text{ V} \times C_{ISS}}{I_{GATE}},$$

therefore,

$$t_{FLT} = 0.614 \text{ ms} + \frac{5.9 \text{ V} \times 2040 \text{ pF}}{20 \mu \text{A}} = 1.22 \text{ ms}$$

where  $C_{ISS}$  is the MOSFET input capacitance and  $I_{GATE}$  is the minimum gate sourcing current of TPS24710/11/12/13, or 20  $\mu$ A. Using the example parameters in Equation 12 and the CSD16403Q5 data sheet (SLPS201) leads to a minimum fault time of 1.22 ms. This time is derived considering the tolerances of  $C_{OUT}$ ,  $C_{ISS}$ ,  $I_{LIM}$ ,  $P_{LIM}$ ,  $I_{GATE}$ , and  $V_{VCC(MAX)}$ . The fault timer must be set to a value higher than 1.22 ms to avoid turning off during start-up, but lower than any maximum fault time limit determined by the SOA curve (see Figure 38) derated for operating junction temperature.

For this example, select 7 ms to allow for variation of system parameters such as temperature, load, component tolerance, and input voltage. The timing capacitor is calculated in Equation 5 as 52 nF. Selecting the next-highest standard value, 56 nF, yields a 7.56-ms fault time (see Equation 13).

$$C_{T} = \frac{10 \ \mu A}{1.35 \ V} \times t_{FLT},$$

therefore,

$$C_{T} = \frac{10 \ \mu A}{1.35 \ V} \times 7 \ ms = 52 \ nF$$

#### 9.2.2.1.5 STEP 5. Calculate the Retry-Mode Duty Ratio

In retry mode, the TPS24711/13 is on for one charging cycle and off for 16 charge/discharge cycles, as can be seen in Figure 33. The first  $C_T$  charging cycle is from 0 V to 1.35 V, which gives 7.56 ms. The first  $C_T$  discharging cycle is from 1.35 V to 0.35 V, which gives 5.6 ms. Therefore, the total time is 7.56 ms + 33 × 5.6 ms = 192.36 ms. As a result, the retry mode duty ratio is 7.56 ms/192.36 ms = 3.93%.

## 9.2.2.1.6 STEP 6. Select R<sub>1</sub> and R<sub>2</sub> for UV

Next, select the values of the UV resistors,  $R_1$  and  $R_2$ , as shown in the typical application diagram on the front page. From the TPS24710/11/12/13 electrical specifications,  $V_{ENTHRESH} = 1.35$  V. The  $V_{UV}$  is the undervoltage trip voltage, which for this example equals 10.7 V.

$$V_{\text{ENTHRESH}} = \frac{R_2}{R_1 + R_2} \times V_{\text{VCC}}$$
(14)

Assume  $R_1$  is 130 k $\Omega$  and use Equation 14 to solve for the  $R_2$  value of 18.7 k $\Omega$ .



#### 9.2.2.1.7 STEP 7. Choose R<sub>GATE</sub>, R<sub>4</sub>, R<sub>5</sub> and C<sub>1</sub>

In the typical application diagram on the front page, the gate resistor,  $R_{GATE}$ , is intended to suppress high-frequency oscillations. A resistor of 10  $\Omega$  will serve for most applications, but if  $M_1$  has a  $C_{ISS}$  below 200 pF, then 33  $\Omega$  is recommended. Applications with larger MOSFETs and very short wiring may not require  $R_{GATE}$ .  $R_4$  and  $R_5$  are required only if PGb and FLTb are used; these resistors serve as pullups for the open-drain output drivers. The current sunk by each of these pins should not exceed 2 mA (see the RECOMMENDED OPERATING CONDITIONS table).  $C_1$  is a bypass capacitor to help control transient voltages, unit emissions, and local supply noise while in the disabled state. Where acceptable, a value in the range of 0.001  $\mu$ F to 0.1  $\mu$ F is recommended.

### 9.2.2.2 Additional Design Considerations

#### 9.2.2.2.1 Use of PG/PGb

Use the PG/PGb pin to control and coordinate a downstream dc/dc converter. If this is not done, then a long time delay is needed to allow  $C_{OUT}$  to fully charge before the converter starts. An undesirable latch-up condition can be created between the TPS24710/11/12/13 output characteristic and the dc/dc converter input characteristic if the converter starts while  $C_{OUT}$  is still charging; the PG/PGb pin is one way to avoid this

### 9.2.2.2.2 Output Clamp Diode

Inductive loads on the output may drive the OUT pin below GND when the circuit is unplugged or during a current-limit event. The OUT pin ratings can be satisfied by connecting a diode from OUT to GND. The diode should be selected to control the negative voltage at the full short-circuit current. Schottky diodes are generally recommended for this application.

#### 9.2.2.2.3 Gate Clamp Diode

The TPS24710/11/12/13 has a relatively well-regulated gate voltage of 12 V to 15.5 V with a supply voltage  $V_{VCC}$  higher than 4 V. A small clamp Zener from GATE to source of  $M_1$  is recommended if  $V_{GS}$  of  $M_1$  is rated below 12 V. A series resistance of several hundred ohms or a series silicon diode is recommended to prevent the output capacitance from discharging through the gate driver to ground.

#### 9.2.2.2.4 High-Gate-Capacitance Applications

Gate voltage overstress and abnormally large fault current spikes can be caused by large gate capacitance. An external gate clamp Zener diode is recommended to assist the internal Zener if the total gate capacitance of  $M_1$  exceeds about 4000 pF.

#### 9.2.2.2.5 Bypass Capacitors

It is a good practice to provide low-impedance ceramic capacitor bypassing of the VCC and OUT pins. Values in the range of 10 nF to 1  $\mu$ F are recommended. Some system topologies are insensitive to the values of these capacitors; however, some are not and require minimization of the value of the bypass capacitor. Input capacitance on a plug-in board may cause a large inrush current as the capacitor charges through the low-impedance power bus when inserted. This stresses the connector contacts and causes a short voltage sag on the input bus. Small amounts of capacitance (e.g., 10 nF to 0.1  $\mu$ F) are often tolerable in these systems.

#### 9.2.2.2.6 Output Short-Circuit Measurements

Repeatable short-circuit testing results are difficult to obtain. The many details of source bypassing, input leads, circuit layout and component selection, output shorting method, relative location of the short, and instrumentation all contribute to variation in results. The actual short itself exhibits a certain degree of randomness as it microscopically bounces and arcs. Care in configuration and methods must be used to obtain realistic results. Do not expect to see waveforms exactly like those in this data sheet; every setup differs.

#### TPS24710, TPS24711 TPS24712, TPS24713

SLVSAL2G - JANUARY 2011 - REVISED NOVEMBER 2015

TEXAS INSTRUMENTS

www.ti.com

#### 9.2.2.2.7 Using Soft Start with TPS2471x

In some applications, it may be desired to have a constant dv/dt ramp on the output of the TPS2471x to ensure a constant inrush current. This is often accomplished by adding a capacitor from GATE to GND as shown in Figure 37. This limits the gate ramp speed, which in turn limits the ramp of the output.



Figure 37. Simplified Diagram for Using Soft Start

Due to the nature of the timer and the gate driver, there are several considerations that must be taken into account when using this type of a design. For a further discussion of this topic, refer to the following Application Note: (SLVA749).

### 9.2.3 Application Curve



Figure 38. CSD16403Q5 SOA Curve

## **10 Power Supply Recommendations**

Use a 10-nF to  $1-\mu$ F ceramic capacitor to bypass the VCC pin to GND. When the input bus power feed is inductive, then a transient voltage suppressor (TVS) may also be required.



## 11 Layout

## 11.1 Layout Guidelines

TPS24710/11/12/13 applications require careful attention to layout to ensure proper performance and to minimize susceptibility to transients and noise. In general, all traces should be as short as possible, but the following list deserves first consideration:

- Decoupling capacitors on VCC pin should have minimal trace lengths to the pin and to GND.
- Traces to VCC and SENSE must be short and run side-by-side to maximize common-mode rejection. Kelvin connections should be used at the points of contact with R<sub>SENSE</sub>. (see Figure 39).
- Power path connections should be as short as possible and sized to carry at least twice the full load current, more if possible.
- Protection devices such as snubbers, TVS, capacitors, or diodes should be placed physically close to the device they are intended to protect, and routed with short traces to reduce inductance. For example, the protection Schottky diode shown in the typical application diagram on the front page of this data sheet should be physically close to the OUT pin.



## 11.2 Layout Example

Figure 39. Recommended R<sub>SENSE</sub> Layout



## **12 Device and Documentation Support**

## **12.1** Documentation Support

Using the TPS24700EVM, TPS24701EVM, TPS24710EVM and the TPS24711EVM, SLUU459.

TPS24710 Design Calculator, SLVC566

Using Soft Start with TPS2471x and TPS24720, SLVA749

## 12.2 Related Links

The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.

| PARTS    | PRODUCT FOLDER | SAMPLE & BUY | TECHNICAL<br>DOCUMENTS | TOOLS &<br>SOFTWARE | SUPPORT & COMMUNITY |
|----------|----------------|--------------|------------------------|---------------------|---------------------|
| TPS24710 | Click here     | Click here   | Click here             | Click here          | Click here          |
| TPS24711 | Click here     | Click here   | Click here             | Click here          | Click here          |
| TPS24712 | Click here     | Click here   | Click here             | Click here          | Click here          |
| TPS24713 | Click here     | Click here   | Click here             | Click here          | Click here          |

### Table 2. Related Links

## 12.3 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E<sup>™</sup> Online Community *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support TI's Design Support** Quickly find helpful E2E forums along with design support tools and contact information for technical support.

### 12.4 Trademarks

E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners.

## 12.5 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## 12.6 Glossary

#### SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



6-Feb-2020

## PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2)            | Lead/Ball Finish<br>(6) | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|-------------------------|--------------------|--------------|-------------------------|---------|
| SN24710DGS       | ACTIVE | VSSOP        | DGS                | 10   | 80             | Green (RoHS<br>& no Sb/Br) | NIPDAU                  | Level-1-260C-UNLIM | -40 to 85    | 24710                   | Samples |
| SN24710DGSR      | ACTIVE | VSSOP        | DGS                | 10   | 2500           | Green (RoHS<br>& no Sb/Br) | NIPDAU                  | Level-1-260C-UNLIM | -40 to 85    | 24710                   | Samples |
| TPS24710DGS      | ACTIVE | VSSOP        | DGS                | 10   | 80             | Green (RoHS<br>& no Sb/Br) | NIPDAU                  | Level-1-260C-UNLIM | -40 to 85    | 24710                   | Samples |
| TPS24710DGSR     | ACTIVE | VSSOP        | DGS                | 10   | 2500           | Green (RoHS<br>& no Sb/Br) | NIPDAU                  | Level-1-260C-UNLIM | -40 to 85    | 24710                   | Samples |
| TPS24711DGS      | ACTIVE | VSSOP        | DGS                | 10   | 80             | Green (RoHS<br>& no Sb/Br) | NIPDAU                  | Level-1-260C-UNLIM | -40 to 85    | 24711                   | Samples |
| TPS24711DGSR     | ACTIVE | VSSOP        | DGS                | 10   | 2500           | Green (RoHS<br>& no Sb/Br) | NIPDAU                  | Level-1-260C-UNLIM | -40 to 85    | 24711                   | Samples |
| TPS24712DGS      | ACTIVE | VSSOP        | DGS                | 10   | 80             | Green (RoHS<br>& no Sb/Br) | NIPDAU                  | Level-1-260C-UNLIM | -40 to 85    | 24712                   | Samples |
| TPS24712DGSR     | ACTIVE | VSSOP        | DGS                | 10   | 2500           | Green (RoHS<br>& no Sb/Br) | NIPDAU                  | Level-1-260C-UNLIM | -40 to 85    | 24712                   | Samples |
| TPS24713DGS      | ACTIVE | VSSOP        | DGS                | 10   | 80             | Green (RoHS<br>& no Sb/Br) | NIPDAU                  | Level-1-260C-UNLIM | -40 to 85    | 24713                   | Samples |
| TPS24713DGSR     | ACTIVE | VSSOP        | DGS                | 10   | 2500           | Green (RoHS<br>& no Sb/Br) | NIPDAU                  | Level-1-260C-UNLIM | -40 to 85    | 24713                   | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <= 1000ppm threshold. Antimony trioxide based flame retardants must also meet the <= 1000ppm threshold requirement.

(3) MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.



6-Feb-2020

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

## TAPE AND REEL INFORMATION





## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |       |                    |    |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      |       | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| TPS24710DGSR                | VSSOP | DGS                | 10 | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| TPS24711DGSR                | VSSOP | DGS                | 10 | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| TPS24712DGSR                | VSSOP | DGS                | 10 | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| TPS24713DGSR                | VSSOP | DGS                | 10 | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |

TEXAS INSTRUMENTS

www.ti.com

# PACKAGE MATERIALS INFORMATION

31-May-2019



\*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS24710DGSR | VSSOP        | DGS             | 10   | 2500 | 358.0       | 335.0      | 35.0        |
| TPS24711DGSR | VSSOP        | DGS             | 10   | 2500 | 358.0       | 335.0      | 35.0        |
| TPS24712DGSR | VSSOP        | DGS             | 10   | 2500 | 358.0       | 335.0      | 35.0        |
| TPS24713DGSR | VSSOP        | DGS             | 10   | 2500 | 358.0       | 335.0      | 35.0        |

# **DGS0010A**



# **PACKAGE OUTLINE**

## VSSOP - 1.1 mm max height

SMALL OUTLINE PACKAGE



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-187, variation BA.



# DGS0010A

# **EXAMPLE BOARD LAYOUT**

## VSSOP - 1.1 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# DGS0010A

# **EXAMPLE STENCIL DESIGN**

## VSSOP - 1.1 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated