DGE PACKAGE (TOP VIEW)

| • | Organizat | ion | 512K | × 16 | $5 \times 2$ | Banks |
|---|-----------|-----|------|------|--------------|-------|
|---|-----------|-----|------|------|--------------|-------|

- 3.3-V Power Supply (±10% Tolerance)
- Two Banks for On-Chip Interleaving (Gapless Accesses)
- High Bandwidth Up to 83-MHz Data Rates
- CAS Latency (CL) Programmable to 2 or 3 Cycles From Column-Address Entry
- Burst Sequence Programmable to Serial or Interleave
- Burst Length Programmable to 1, 2, 4, 8, or Full Page
- Chip Select and Clock Enable for Enhanced-System Interfacing
- Cycle-by-Cycle DQ-Bus Mask Capability With Upper and Lower Byte Control
- Auto-Refresh and Self-Refresh Capability
- 4K Refresh (Total for Both Banks)
- High-Speed, Low-Noise, Low-Voltage TTL (LVTTL) Interface
- Power-Down Mode
- Compatible With JEDEC Standards
- Pipeline Architecture
- Temperature Ranges: Operating, 0°C to 70°C Storage, – 55°C to 150°C

|                          | SYNCHR<br>CLOCK<br>TIM        | CYLE                         | CLOC             | S TIME<br>CK TO<br>PUT       | REFRESH |
|--------------------------|-------------------------------|------------------------------|------------------|------------------------------|---------|
|                          | tCK3<br>(CL <sup>‡</sup> = 3) | <sup>t</sup> CK2<br>(CL = 2) | tAC3<br>(CL = 3) | <sup>t</sup> AC2<br>(CL = 2) | tREF    |
| '626162-12A <sup>†</sup> | 12 ns                         | 15 ns                        | 9 ns             | 9 ns                         | 64 ms   |
| '626162-12               | 12 ns                         | 18 ns                        | 9 ns             | 10 ns                        | 64 ms   |

 $<sup>^{\</sup>dagger}$  –12A speed device is supported only at –5/+10%  $V_{CC}$   $^{\ddagger}$  CL = CAS latency

### description

The TMS626162 device is a high-speed 16777216-bit synchronous dynamic random-access memory (SDRAM) organized as two banks of 524288 words with 16 bits per word.

All inputs and outputs of the TMS626162 series are compatible with the LVTTL interface.

|                    | r  | _  | 1                  |
|--------------------|----|----|--------------------|
| V <sub>CC</sub> [  | 1  | 50 | ] V <sub>SS</sub>  |
| DQ0 [              | 2  | 49 | DQ15               |
| DQ1 [              | 3  | 48 | DQ14               |
| V <sub>SSQ</sub> [ | 4  | 47 | V <sub>SSQ</sub>   |
| DQ2 [              | 5  | 46 | DQ13               |
| DQ3 [              | 6  | 45 | DQ12               |
| V <sub>CCQ</sub> [ | 7  | 44 | Vccq               |
| DQ4 [              | 8  | 43 | DQ11               |
| DQ5 [              | 9  | 42 | DQ10               |
| V <sub>SSQ</sub> [ | 10 | 41 | □ V <sub>SSQ</sub> |
| DQ6 [              | 11 | 40 | DQ9                |
| DQ7 [              | 12 | 39 | DQ8                |
| V <sub>CCQ</sub> [ | 13 | 38 | Vccq               |
| DQML [             | 14 | 37 | NC                 |
| W [                | 15 | 36 | DQMU               |
| CAS                | 16 | 35 | CLK                |
| RAS [              | 17 | 34 | CKE                |
| CS [               | 18 | 33 | NC                 |
| A11                | 19 | 32 | ] A9               |
| A10                | 20 | 31 | ☐ A8               |
| A0 [               | 21 | 30 | ] A7               |
| A1 [               | 22 | 29 | ] A6               |
| A2 [               | 23 | 28 | ] A5               |
| A3 [               | 24 | 27 | ] A4               |
| V <sub>CC</sub> [  | 25 | 26 | ] V <sub>SS</sub>  |
|                    |    |    | I                  |

|              | PIN NOMENCLATURE                            |
|--------------|---------------------------------------------|
| A0-A10       |                                             |
| A0-A10       | Address Inputs A0-A10 Row Addresses         |
|              | A0-A7 Column Addresses                      |
|              |                                             |
| A 4.4        | A10 Automatic-Precharge Select              |
| A11          | Bank Select                                 |
| CAS          | Column-Address Strobe                       |
| CKE          | Clock Enable                                |
| <u>CL</u> K  | System Clock                                |
| CS           | Chip Select                                 |
| DQ0-DQ15     | SDRAM Data Input/Output                     |
| DQML, DQMU   | Data/Output Mask Enables                    |
| NC           | No Connect                                  |
| RAS          | Row-Address Strobe                          |
| VCC          | Power Supply (3.3-V Typ)                    |
| VCCQ         | Power Supply for Output Drivers (3.3-V Typ) |
| $V_{SS}$     | Ground                                      |
| <u>Vs</u> sq | Ground for Output Drivers                   |
| W            | Write Enable                                |



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



### description (continued)

SMOS683E - FEBRUARY 1995 - REVISED APRIL 1997

The SDRAM employs state-of-the-art technology for high performance, reliability, and low power. All inputs and outputs are synchronized with the CLK input to simplify system design and enhance use with high-speed microprocessors and caches.

The TMS626162 SDRAM is available in a 400-mil, 50-pin surface-mount TSOP package (DGE suffix).

### functional block diagram



### operation

All inputs to the '626162 SDRAM are latched on the rising edge of the system (synchronous) clock. The outputs, DQ0-DQ15, also are referenced to the rising edge of CLK. The '626162 has two banks that are accessed independently. A bank must be activated before it can be accessed (read from or written to). Refresh cycles refresh both banks alternately.

Five basic commands or functions control most operations of the '626162:

- Bank activate/row-address entry
- Column-address entry/write operation
- Column-address entry/read operation
- Bank deactivate
- Auto-refresh
- Self-refresh

Additionally, operations can be controlled by three methods: using chip select  $(\overline{CS})$  to select/deselect the devices, using DQMx to enable/mask the DQ signals on a cycle-by-cycle basis, or using CKE to suspend (or gate) the CLK input. The device contains a mode register that must be programmed for proper operation.

Table 1 through Table 3 show the various operations that are available on the '626162. These truth tables identify the command and/or operations and their respective mnemonics. Each truth table is followed by a legend that explains the abbreviated symbols. An access operation refers to any read or write command in progress at cycle n. Access operations include the cycle upon which the read or write command is entered and all subsequent cycles through the completion of the access burst.



### operation (continued)

Table 1. Basic Command Truth Table†

| COMMAND <sup>‡</sup>                                      | STATE OF<br>BANK(S)  | cs | RAS | CAS | w | A11 | A10 | A9-A0                      | MNEMONIC |
|-----------------------------------------------------------|----------------------|----|-----|-----|---|-----|-----|----------------------------|----------|
| Mode register set                                         | T = deac<br>B = deac | L  | L   | L   | L | Х   | Х   | A9=V<br>A8-A7=0<br>A6-A0=V | MRS      |
| Bank deactivate (precharge)                               | Х                    | L  | L   | Н   | L | BS  | L   | Х                          | DEAC     |
| Deactivate all banks                                      | Х                    | L  | L   | Н   | L | Х   | Н   | Х                          | DCAB     |
| Bank activate/row-address entry                           | SB = deac            | L  | L   | Н   | Н | BS  | V   | V                          | ACTV     |
| Column-address entry/write operation                      | SB = actv            | L  | Н   | L   | L | BS  | L   | V                          | WRT      |
| Column-address entry/write operation with auto-deactivate | SB = actv            | L  | Н   | L   | L | BS  | Н   | V                          | WRT-P    |
| Column-address entry/read operation                       | SB = actv            | L  | Н   | L   | Н | BS  | L   | V                          | READ     |
| Column-address entry/read operation with auto-deactivate  | SB = actv            | L  | Н   | L   | Н | BS  | Н   | V                          | READ-P   |
| Burst stop                                                | SB = actv            | L  | Н   | Н   | L | Х   | Х   | Х                          | STOP     |
| No operation                                              | Х                    | L  | Н   | Н   | Н | Х   | Х   | Х                          | NOOP     |
| Control-input inhibit/no operation                        | Х                    | Н  | Х   | Х   | Х | Х   | Х   | Х                          | DESL     |
| Auto refresh§                                             | T = deac<br>B = deac | L  | L   | L   | Н | Х   | Х   | Х                          | REFR     |

<sup>†</sup> For execution of these commands on cycle n:

- -CKE (n-1) must be high, or
- -tCESP must be satisfied for power-down exit, or
- -tCESP and tRC must be satisfied for self-refresh exit, or
- -tCES and nCLE must be satisfied for clock-suspend exit.

DQMx(n) is a don't care.

n = CLK cycle number

L = Logic low H = Logic high

X = Don't care, either logic low or logic high

V = Valid
 T = Bank T
 B = Bank B
 actv = Activated
 deac = Deactivated

BS = Logic high to select bank T; logic low to select bank B

SB = Bank selected by A11 at cycle n



<sup>&</sup>lt;sup>‡</sup> All other unlisted commands are considered vendor-reserved commands or illegal commands.

<sup>§</sup> Auto-refresh or self-refresh entry requires that all banks be deactivated or in an idle state prior to the command entry. Legend:

### operation (continued)

Table 2. Clock Enable (CKE) Command Truth Table†

| COMMAND <sup>‡</sup>               | STATE OF BANK(S)                                  | CKE<br>(n-1) | CKE<br>(n) | CS<br>(n) | RAS<br>(n) | CAS<br>(n) | W<br>(n) | MNEMONIC |
|------------------------------------|---------------------------------------------------|--------------|------------|-----------|------------|------------|----------|----------|
| Self-refresh entry                 | T = deac<br>B = deac                              | Н            | L          | L         | L          | L          | Н        | SLFR     |
| Power-down entry on cycle (n + 1)§ | T = no access operation¶ B = no access operation¶ | Н            | L          | Х         | Х          | Х          | Х        | PDE      |
| Colf refrach evit                  | T = self refresh                                  | L            | Н          | L         | Н          | Н          | Н        | _        |
| Self-refresh exit                  | B = self refresh                                  | L            | Н          | Н         | Х          | Х          | Х        | _        |
| Power-down exit#                   | T = power down<br>B = power down                  | L            | Н          | Х         | Х          | Х          | Х        | _        |
| CLK suspend on cycle (n + 1)       | T = access operation¶ B = access operation¶       | Н            | L          | Х         | Х          | Х          | Х        | HOLD     |
| CLK suspend exit on cycle (n + 1)  | T = access operation¶ B = access operation¶       | L            | Н          | Х         | Х          | Х          | Х        | _        |

<sup>†</sup> For execution of these commands, A0-A11 (n) and DQMx (n) are don't cares.

Legend:

n = CLK cycle number

L = Logic low H = Logic high

X = Don't care, either logic low or logic high

T = Bank T B = Bank B deac = Deactivated



<sup>‡</sup> All other unlisted commands are considered vendor-reserved commands or illegal commands.

<sup>§</sup> On cycle n, the device executes the respective command (listed in Table 1). On cycle (n + 1), the device enters power-down mode.

<sup>¶</sup> A bank is no longer in an access operation one cycle after the last data-out cycle of a read operation, and two cycles after the last data-in cycle of a write operation. Neither the PDE nor the HOLD command is allowed on the cycle immediately following the last data-in cycle of a write operation.

<sup>#</sup> If setup time from CKE high to the next CLK high satisfies t<sub>CESP</sub>, the device executes the respective command (listed in Table 1). Otherwise, either DESL or NOOP command must be applied before any other command.

### operation (continued)

Table 3. Data-Mask (DQM) Command Truth Table†

| COMMAND <sup>‡</sup> | STATE OF<br>BANK(S)                                   | DQML<br>DQMU <sup>§</sup><br>(n) | DATA IN<br>(n) | DATA OUT<br>(n + 2) | MNEMONIC |  |
|----------------------|-------------------------------------------------------|----------------------------------|----------------|---------------------|----------|--|
| _                    | T = deac<br>and<br>B = deac                           | Х                                | N/A            | Hi-Z                | _        |  |
| _                    | T = actv<br>and<br>B = actv<br>(no access operation)¶ | Х                                | N/A            | Hi-Z                | _        |  |
| Data-in enable       | T = write<br>or<br>B = write                          | or L                             |                | N/A                 | ENBL     |  |
| Data-in mask         | T = write<br>or<br>B = write                          | Н                                | М              | N/A                 | MASK     |  |
| Data-out enable      | T = read<br>or<br>B = read                            | L                                | N/A            | V                   | ENBL     |  |
| Data-out mask        | T = read<br>or<br>B = read                            | Н                                | N/A            | Hi-Z                | MASK     |  |

<sup>†</sup> For execution of these commands on cycle n:

- CKE (n) must be high, or
- tCESP must be satisfied for power-down exit, or
- $-\ t_{\mbox{\scriptsize CESP}}$  and  $t_{\mbox{\scriptsize RC}}$  must be satisfied for self-refresh exit, or
- t<sub>CES</sub> and n<sub>CLE</sub> must be satisfied for clock suspend exit.

 $\overline{CS}(n)$ ,  $\overline{RAS}(n)$ ,  $\overline{CAS}(n)$ ,  $\overline{W}(n)$ , and A0-A11 are don't cares.

DQMU controls D8-D15 and Q8-Q15.

### Legend:

n = CLK cycle number

L = Logic low Н

= Logic high

Χ = Don't care, either logic low or logic high

= Masked input data N/A = Not applicable = Bank T Т

В = Bank B actv = Activated deac = Deactivated

write = Activated and accepting data inputs on cycle n

read = Activated and delivering data outputs on cycle (n + 2)



<sup>&</sup>lt;sup>‡</sup> All other unlisted commands are considered vendor-reserved commands or illegal commands.

<sup>§</sup> DQML controls D0-D7 and Q0-Q7.

<sup>¶</sup> A bank is no longer in an access operation one cycle after the last data-out cycle of a read operation, and two cycles after the last data-in cycle of a write operation. Neither the PDE nor the HOLD command is allowed on the cycle immediately following the last data-in cycle of a write operation.

### burst sequence

All data for the '626162 is written or read in a burst fashion, that is, a single starting address is entered into the device and then the '626162 internally accesses a sequence of locations based on that starting address. After the first access some of the subsequent accesses can be at preceding as well as succeeding column addresses, depending on the starting address entered. This sequence can be programmed to follow either a serial burst or an interleave burst (see Table 4 through Table 6). The length of the burst can be programmed to be 1, 2, 4, 8, or full-page (256) accesses (see the section on setting the mode register, page 9). After a read burst is complete (as determined by the programmed-burst length), the outputs are in the high-impedance state until the next read access is initiated.

Table 4. 2-Bit Burst Sequences

|            | INTERNAL COLUMN ADDRESS A0 |             |        |     |  |  |  |  |  |
|------------|----------------------------|-------------|--------|-----|--|--|--|--|--|
|            | DECII                      | <b>VIAL</b> | BINARY |     |  |  |  |  |  |
|            | START                      | 2ND         | START  | 2ND |  |  |  |  |  |
| Serial     | 0                          | 1           | 0      | 1   |  |  |  |  |  |
| Seliai     | 1                          | 0           | 1      | 0   |  |  |  |  |  |
| Interleave | 0                          | 1           | 0      | 1   |  |  |  |  |  |
| interieave | 1                          | 0           | 1      | 0   |  |  |  |  |  |

**Table 5. 4-Bit Burst Sequences** 

|            |       | INTERNAL COLUMN ADDRESS A1-A0 |      |     |       |        |     |     |  |  |
|------------|-------|-------------------------------|------|-----|-------|--------|-----|-----|--|--|
|            |       | DEC                           | IMAL |     |       | BINARY |     |     |  |  |
|            | START | 2ND                           | 3RD  | 4TH | START | 2ND    | 3RD | 4TH |  |  |
| Occident   | 0     | 1                             | 2    | 3   | 00    | 01     | 10  | 11  |  |  |
|            | 1     | 2                             | 3    | 0   | 01    | 10     | 11  | 00  |  |  |
| Serial     | 2     | 3                             | 0    | 1   | 10    | 11     | 00  | 01  |  |  |
|            | 3     | 0                             | 1    | 2   | 11    | 00     | 01  | 10  |  |  |
|            | 0     | 1                             | 2    | 3   | 00    | 01     | 10  | 11  |  |  |
| Interleave | 1     | 0                             | 3    | 2   | 01    | 00     | 11  | 10  |  |  |
|            | 2     | 3                             | 0    | 1   | 10    | 11     | 00  | 01  |  |  |
|            | 3     | 2                             | 1    | 0   | 11    | 10     | 01  | 00  |  |  |

### burst sequence (continued)

Table 6. 8-Bit Burst Sequences

|            |       | INTERNAL COLUMN ADDRESS A2-A0 |     |       |     |     |     |     |       |     |     |      |     |     |     |     |
|------------|-------|-------------------------------|-----|-------|-----|-----|-----|-----|-------|-----|-----|------|-----|-----|-----|-----|
|            |       |                               | ı   | DECIM | AL  |     |     |     |       |     |     | BINA | RY  |     |     |     |
|            | START | 2ND                           | 3RD | 4TH   | 5TH | 6TH | 7TH | 8TH | START | 2ND | 3RD | 4TH  | 5TH | 6TH | 7TH | 8TH |
|            | 0     | 1                             | 2   | 3     | 4   | 5   | 6   | 7   | 000   | 001 | 010 | 011  | 100 | 101 | 110 | 111 |
|            | 1     | 2                             | 3   | 4     | 5   | 6   | 7   | 0   | 001   | 010 | 011 | 100  | 101 | 110 | 111 | 000 |
|            | 2     | 3                             | 4   | 5     | 6   | 7   | 0   | 1   | 010   | 011 | 100 | 101  | 110 | 111 | 000 | 001 |
| Serial     | 3     | 4                             | 5   | 6     | 7   | 0   | 1   | 2   | 011   | 100 | 101 | 110  | 111 | 000 | 001 | 010 |
| Seliai     | 4     | 5                             | 6   | 7     | 0   | 1   | 2   | 3   | 100   | 101 | 110 | 111  | 000 | 001 | 010 | 011 |
|            | 5     | 6                             | 7   | 0     | 1   | 2   | 3   | 4   | 101   | 110 | 111 | 000  | 001 | 010 | 011 | 100 |
|            | 6     | 7                             | 0   | 1     | 2   | 3   | 4   | 5   | 110   | 111 | 000 | 001  | 010 | 011 | 100 | 101 |
|            | 7     | 0                             | 1   | 2     | 3   | 4   | 5   | 6   | 111   | 000 | 001 | 010  | 011 | 100 | 101 | 110 |
|            | 0     | 1                             | 2   | 3     | 4   | 5   | 6   | 7   | 000   | 001 | 010 | 011  | 100 | 101 | 110 | 111 |
|            | 1     | 0                             | 3   | 2     | 5   | 4   | 7   | 6   | 001   | 000 | 011 | 010  | 101 | 100 | 111 | 110 |
|            | 2     | 3                             | 0   | 1     | 6   | 7   | 4   | 5   | 010   | 011 | 000 | 001  | 110 | 111 | 100 | 101 |
| Interleave | 3     | 2                             | 1   | 0     | 7   | 6   | 5   | 4   | 011   | 010 | 001 | 000  | 111 | 110 | 101 | 100 |
| interleave | 4     | 5                             | 6   | 7     | 0   | 1   | 2   | 3   | 100   | 101 | 110 | 111  | 000 | 001 | 010 | 011 |
|            | 5     | 4                             | 7   | 6     | 1   | 0   | 3   | 2   | 101   | 100 | 111 | 110  | 001 | 000 | 011 | 010 |
|            | 6     | 7                             | 4   | 5     | 2   | 3   | 0   | 1   | 110   | 111 | 100 | 101  | 010 | 011 | 000 | 001 |
|            | 7     | 6                             | 5   | 4     | 3   | 2   | 1   | 0   | 111   | 110 | 101 | 100  | 011 | 010 | 001 | 000 |

### latency

The beginning data-out cycle of a read burst can be programmed to occur two or three CLK cycles after the read command (see the section on setting the mode register, page 9). This feature allows adjustment of the device so that it operates using the capability to latch the data output. The delay between the READ command and the beginning of the output burst is known as CAS latency. After the initial output cycle begins, the data burst occurs at the CLK frequency without any intervening gaps. Use of minimum read latencies is restricted, based on the maximum frequency rating of the '626162.

There is no latency for data-in cycles (write latency). The first data-in cycle of a write burst is entered at the same rising edge of CLK on which the WRT command is entered. The write latency is fixed and is not determined by the mode-register contents.

### two-bank operation

The '626162 contains two independent banks that can be accessed individually or in an interleaved fashion. Each bank must be activated with a row address before it can be accessed. Each bank then must be deactivated before it can be activated again with a new row address. The bank-activate/row-address-entry command (ACTV) is entered by holding  $\overline{RAS}$  low,  $\overline{CAS}$  high,  $\overline{W}$  high, and A11 valid on the rising edge of CLK. A bank can be deactivated either automatically during a READ-P or a WRT-P command or by use of the deactivate-bank (DEAC) command. Both banks can be deactivated at once by use of the DCAB command (see Table 1 and the section on bank deactivation, page 8).



## TMS626162 524288 BY 16-BIT BY 2-BANK SYNCHRONOUS DYNAMIC RANDOM-ACCESS MEMORY

SMOS683E - FEBRUARY 1995 - REVISED APRIL 1997

### two-bank row-access operation

The two-bank feature allows access of information on random rows at a higher rate of operation than is possible with a standard DRAM, by activating one bank with a row address and, while the data stream is being accessed to/from that bank, activating the second bank with another row address. When the data stream to or from the first bank is complete, the data stream to or from the second bank can begin without interruption. After the second bank is activated, the first bank can be deactivated to allow the entry of a new row address for the next round of accesses. In this manner, operation can continue in an interleaved fashion. Figure 28 is an example of two-bank row-interleaving read bursts with automatic deactivate for a CAS latency of three and burst length of eight.

### two-bank column-access operation

The availability of two banks allows the access of data from random starting columns between banks at a higher rate of operation. After activating each bank with a row address (ACTV command), A11 can be used to alternate READ or WRT commands between the banks to provide gapless accesses at the CLK frequency, provided all specified timing requirements are met. Figure 29 is an example of two-bank column-interleaving read bursts for a CAS latency of three and burst length of two.

### bank deactivation (precharge)

Both banks can be deactivated (placed in precharge) simultaneously by using the DCAB command. A single bank can be deactivated by using the DEAC command. The DEAC command is entered identically to the DCAB command except that A10 must be low and A11 used to select the bank to be precharged as shown in Table 1. A bank can be deactivated automatically by using A10 during a read or write command. If A10 is held high during the entry of a read or write command, the accessed bank (selected by A11) is deactivated automatically upon completion of the access burst. If A10 is held low during the entry of a read or write command, that bank remains active following the burst. The read and write commands with automatic deactivation are signified as READ-P and WRT-P.

### chip select (CS)

 $\overline{\text{CS}}$  can be used to select or deselect the '626162 for command entry, which might be required for multiple-memory-device decoding. If  $\overline{\text{CS}}$  is held high on the rising edge of CLK (DESL command), the device does not respond to  $\overline{\text{RAS}}$ ,  $\overline{\text{CAS}}$ , or  $\overline{\text{W}}$  until the device is selected again by holding  $\overline{\text{CS}}$  low on the rising edge of CLK. Any other valid command can be entered simultaneously on the same rising CLK edge of the select operation. The device can be selected/deselected on a cycle-by-cycle basis (see Table 1 and Table 2). The use of  $\overline{\text{CS}}$  does not affect an access burst that is in progress; the DESL command can only restrict  $\overline{\text{RAS}}$ ,  $\overline{\text{CAS}}$ , and  $\overline{\text{W}}$  input to the '626162.

### data mask

The mask command or its opposite, the data-in enable (ENBL) command (see Table 3), is performed on a cycle-by-cycle basis to gate any data cycle within a read burst or a write burst. DQML controls DQ0–DQ7, and DQMU controls DQ8–DQ15. The application of DQMx to a write burst has no latency ( $n_{DID}$  = 0 cycle), but the application of DQMx to a read burst has a latency of  $n_{DOD}$  = 2 cycles. During a write burst, if DQMx is held high on the rising edge of CLK, the data-input is ignored on that cycle. During a read burst, if DQMx is held high on the rising edge of CLK and  $n_{DOD}$  cycles after that rising edge of CLK, the data-output is in the high-impedance state. Figure 18 and Figure 32 through Figure 35 show examples of data-mask operation.



### CLK-suspend/power-down mode

For normal device operation, CKE should be held high to enable CLK. If CKE goes low during the execution of a READ (READ-P) or WRT (WRT-P) operation, the DQ bus occurring at the immediate next rising edge of CLK is frozen at its current state, and no further inputs are accepted until CKE returns high. This is known as a CLK-suspend operation, and its execution indicates a HOLD command. The device resumes operation from the point when it was placed in suspension, beginning with the second rising edge of CLK after CKE returns high.

If CKE is brought low when no read or write command is in progress, the device enters power-down mode. If both banks are deactivated when power-down mode is entered, power consumption is reduced to the minimum. Power-down mode can be used during row-active or auto-refresh periods to reduce input-buffer power. After power-down mode is entered, no further inputs are accepted until CKE returns high. To ensure that data in the device remains valid during the power-down mode, the self-refresh command (SLFR) must be executed concurrently with the power-down entry (PDE) command. When exiting power-down mode, new commands can be entered on the first CLK edge after CKE returns high, provided that the setup time (t<sub>CESP</sub>) is satisfied. Table 2 shows the command configuration for a CLK-suspend/power-down operation. Figure 19, Figure 20, and Figure 38 show examples of the procedure.

### setting the mode register

The '626162 contains a mode register that must be programmed with the CAS latency, the burst type, and the burst length. This is accomplished by executing a mode-register set (MRS) command with the information entered on the address lines A0–A9. A logic 0 must be entered on A7 and A8, but A10 and A11 are don't-care entries for the '626162. When A9 = 1, the write-burst length is always 1. When A9 = 0, the write-burst length is defined by A0–A2. Figure 1 shows the valid combinations for a successful MRS command. Only valid addresses allow the mode register to be changed. If the addresses are not valid, the previous contents of the mode register remain unaffected. The MRS command is executed by holding  $\overline{RAS}$ ,  $\overline{CAS}$ , and  $\overline{W}$  low and the input mode word valid on A0–A9 on the rising edge of CLK (see Table 1). The MRS command can be executed only when both banks are deactivated.



| REGISTER | Write Burst |    | GISTE<br>BITS† | ĒR | CAS                  |  | REGISTER<br>BITS <sup>†</sup> |                       |                       | BURST LENGTH            |
|----------|-------------|----|----------------|----|----------------------|--|-------------------------------|-----------------------|-----------------------|-------------------------|
| BIT A9   | Length      | A6 | A5             | A4 | latency <sup>‡</sup> |  | A2                            | <b>A</b> 1            | Α0                    |                         |
| 0        | A2-A0<br>1  | 0  | 1              | 0  | 2<br>3               |  | 0<br>0<br>0<br>0              | 0<br>0<br>1<br>1<br>1 | 0<br>1<br>0<br>1<br>1 | 1<br>2<br>4<br>8<br>256 |

<sup>†</sup> All other combinations are reserved.

Figure 1. Mode-Register Programming



<sup>&</sup>lt;sup>‡</sup> See timing requirements for minimum valid read latencies based on maximum frequency rating.

## TMS626162 524288 BY 16-BIT BY 2-BANK SYNCHRONOUS DYNAMIC RANDOM-ACCESS MEMORY

SMOS683E - FEBRUARY 1995 - REVISED APRIL 1997

### refresh

The '626162 must be refreshed at intervals not exceeding  $t_{REF}$  (see timing requirements) or data cannot be retained. Refresh can be accomplished by performing a read or write access to every row in both banks, 4096 auto-refresh (REFR) commands, or by placing the device in self-refresh mode. Regardless of the method used, refresh must be accomplished before  $t_{REF}$  has expired.

### auto refresh (REFR)

Before performing a REFR, both banks must be deactivated (placed in precharge). To enter a REFR command,  $\overline{RAS}$  and  $\overline{CAS}$  must be low and  $\overline{W}$  must be high upon the rising edge of CLK (see Table 1). The refresh address is generated internally such that, after 4096 REFR commands, both banks of the '626162 have been refreshed. The external address and bank select (A11) are ignored. The execution of a REFR command automatically deactivates both banks upon completion of the internal auto-refresh cycle, allowing consecutive REFR-only commands to be executed, if desired, without any intervening DEAC commands. The REFR commands do not necessarily have to be consecutive, but all 4096 must be completed before  $t_{REF}$  expires.

### self refresh (SLFR)

To enter self refresh, both banks of the '626162 must be deactivated and then a self-refresh (SLFR) command must be executed (see Table 2). The SLFR command is identical to the REFR command, except that CKE is low. For proper entry of the SLFR command, CKE is brought low for the same rising edge of CLK that  $\overline{RAS}$  and  $\overline{CAS}$  are low and  $\overline{W}$  is high. CKE must be held low to stay in self-refresh mode. In the self-refresh mode, all refreshing signals are generated internally for both banks with all external signals (except CKE) being ignored. Data is retained by the device automatically for an indefinite period when power is maintained, and power consumption is reduced to a minimum. To exit self-refresh mode, CKE must be brought high. New commands are issued after  $t_{RC}$  has expired. If CLK is made inactive during self refresh, it must be returned to an active and stable condition before CKE is brought high to exit self refresh (see Figure 21).

Upon exiting self refresh, the device must begin the normal-refresh scheme immediately. If the burst-refresh scheme is used, then 4096 REFR commands must be executed before continuing with normal device operations. If a distributed-refresh scheme utilizing auto refresh is used (for example, two rows every 32  $\mu$ s), the first set of refreshes must be performed before continuing with normal device operation. This ensures that the SDRAM is fully refreshed.

### interrupted bursts

A read burst or write burst can be interrupted before the burst sequence has been completed with no adverse effects to the operation. This is accomplished by entering certain superseding commands as listed in Table 7 and Table 8, provided that all timing requirements are met. A DEAC command is considered an interrupt only if it is issued to the same bank as the preceding READ or WRT command. The interruption of READ-P or WRT-P operations is not supported.



### interrupted bursts (continued)

**Table 7. Read-Burst Interruption** 

| INTERRUPTING<br>COMMAND | EFFECT OR NOTE ON USE DURING READ BURST                                                                                                                                                                                                                                                                                                      |
|-------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| READ, READ-P            | Current output cycles continue until the programmed latency from the superseding-READ (READ-P) command is met and new output cycles begin (see Figure 2).                                                                                                                                                                                    |
| WRT, WRT-P              | The WRT (WRT-P) command immediately supersedes the read burst in progress. To avoid data contention, DQMx must be held high before the WRT (WRT-P) command to mask output of the read burst on cycles (n <sub>CCD</sub> -1), n <sub>CCD</sub> , and (n <sub>CCD</sub> +1), assuming that there is any output on these cycles (see Figure 3). |
| DEAC, DCAB              | The DQ bus is in the high-impedance state when n <sub>HZP</sub> cycles are satisfied or when the read burst completes, whichever occurs first (see Figure 4).                                                                                                                                                                                |
| STOP                    | The DQ bus is in the high-impedance state when nBSD cycles are satisfied or when the read burst completes, whichever occurs first. The bank remains active. A new read or write command cannot be entered for at least two cycles after the STOP command (see Figure 5).                                                                     |





NOTE A: For these examples, assume CAS latency = 3, and burst length = 4.

Figure 2. Read Burst Interrupted by Read Command



### interrupted bursts (continued)



- NOTES: A. For the purposes of this example, assume CAS latency = 3, and burst length = 4.
  - B. DQMx must be high to mask output of the read burst on cycles  $(n_{CCD} 1)$ ,  $n_{CCD}$ , and  $(n_{CDD} + 1)$ .

Figure 3. Read Burst Interrupted by Write Command



NOTE A: For this example, assume CAS latency = 3 and burst length = 4.

Figure 4. Read Burst Interrupted by DEAC Command



NOTE A: For this example, assume CAS latency = 3 and burst length = 4.

Figure 5. Read Burst Interrupt by STOP Command



### interrupted bursts (continued)

**Table 8. Write-Burst Interruption** 

| INTERRUPTING<br>COMMAND | EFFECT OR NOTE ON USE DURING WRITE BURST                                                                                                                                                                                                                         |
|-------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| READ, READ-P            | Data in on previous cycle is written. No further data in is accepted (see Figure 6).                                                                                                                                                                             |
| WRT, WRT-P              | The new WRT (WRT-P) command and data in immediately supersede the write burst in progress (see Figure 7).                                                                                                                                                        |
| DEAC, DCAB              | The DEAC/DCAB command immediately supersedes the write burst in progress. DQMx must be used to mask the DQ bus so that an interrupt does not violate the write-recovery specification (tWR) (see Figure 8).                                                      |
| STOP                    | The data on the input pins at the time of the burst-STOP command is not written; no further data is accepted. The bank remains active. A new read or write command cannot be entered for at least n <sub>BSD</sub> cycles after the STOP command (see Figure 9). |



NOTE A: For these examples, assume CAS latency = 3, burst length = 4.

Figure 6. Write Burst Interrupted by Read Command

### interrupted bursts (continued)



NOTE A: For this example, assume burst length = 4.

Figure 7. Write Burst Interrupted by Write Command



NOTE A: For this example, assume burst length = 4.

Figure 8. Write Burst Interrupted by DEAC/DCAB Command



NOTE A: For this example, assume burst length = 4.

Figure 9. Write Burst Interrupted by STOP Command



### power up

Device initialization should be performed after a power up to the full  $V_{CC}$  level. After power is established, a 200- $\mu$ s interval is required (with no inputs other than CLK). After this interval, both banks of the device must be deactivated. Eight REFR commands must be performed, and the mode register must be set to complete the device initialization.

### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)†

| Supply voltage range, V <sub>CC</sub>                     | 0.5 V to 4.6 V  |
|-----------------------------------------------------------|-----------------|
| Supply voltage range for output drivers, V <sub>CCQ</sub> | 0.5 V to 4.6 V  |
| Voltage range on any pin (see Note 1)                     | 0.5 V to 4.6 V  |
| Short-circuit output current                              | 50 mA           |
| Power dissipation                                         | 1 W             |
| Operating free-air temperature range, T <sub>A</sub>      | 0°C to 70°C     |
| Storage temperature range, T <sub>stq</sub>               | − 55°C to 150°C |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTE 1: All voltage values are with respect to VSS.

### recommended operating conditions

|                 |                                      | MIN   | NOM | MAX                   | UNIT |
|-----------------|--------------------------------------|-------|-----|-----------------------|------|
| VCC             | Supply voltage                       | 3     | 3.3 | 3.6                   | V    |
| Vccq            | Supply voltage for output drivers    | 3     | 3.3 | 3.6                   | V    |
| Vss             | Supply voltage                       |       | 0   |                       | V    |
| VssQ            | Supply voltage for output drivers    |       | 0   |                       | V    |
| VIH             | High-level input voltage             | 2     |     | V <sub>CC</sub> + 0.3 | V    |
| V <sub>IL</sub> | Low-level input voltage (see Note 2) | - 0.3 |     | 0.8                   | V    |
| TA              | Operating free-air temperature       | 0     |     | 70                    | °C   |

NOTE 2:  $V_{IL} MIN = 1.5 V ac (pulsewidth \le 5 ns)$ 

# electrical characteristics over recommended ranges of supply voltage and free-air temperature (unless otherwise noted) (see Note 3)

| PARAMETER          |                                         | TEST CONDITIONS                                                                                                                          |                 | '626162-12A <sup>†</sup> |     | '626162-12 |     | UNIT |
|--------------------|-----------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|-----------------|--------------------------|-----|------------|-----|------|
|                    |                                         | TEST CONDITIONS                                                                                                                          |                 |                          | MAX | MIN        | MAX | UNII |
| Vон                | High-level output voltage               | $I_{OH} = -2 \text{ mA}$                                                                                                                 |                 | 2.4                      |     | 2.4        |     | V    |
| VOL                | Low-level output voltage                | I <sub>OL</sub> = 2 mA                                                                                                                   |                 |                          | 0.4 |            | 0.4 | V    |
| II                 | Input current (leakage)                 | $0 \text{ V} \le \text{V}_{\text{I}} \le \text{V}_{\text{CC}} + 0.3 \text{ V}$ , All other pins = $0 \text{ V}$ to $\text{V}_{\text{C}}$ | С               |                          | ±10 |            | ±10 | μΑ   |
| IO                 | Output current (leakage)                | $0 \text{ V} \le \text{V}_{O} \le \text{V}_{CC} + 0.3 \text{ V}$ , Output disabled                                                       |                 |                          | ±10 |            | ±10 | μΑ   |
| la a .             | Operating current                       | Burst length = 1, $t_{RC} \ge t_{RC} MIN$                                                                                                | CAS latency = 2 |                          | 85  |            | 80  | mA   |
| ICC1               | Operating current                       | I <sub>OH</sub> /I <sub>OL</sub> = 0 mA, one bank activated (see Note 4)                                                                 | CAS latency = 3 |                          | 105 |            | 105 | mA   |
| ICC2P              | Precharge standby current in power-down | $CKE \le V_{IL} MAX$ , $t_{CK} = 15 \text{ ns (see Note 5)}$                                                                             |                 |                          | 2   |            | 2   | mA   |
| ICC2PS             | mode                                    | CKE & CLK ≤ V <sub>IL</sub> MAX, t <sub>CK</sub> = ∞ (see Note 6)                                                                        |                 |                          | 2   |            | 2   | mA   |
| ICC2N              | Precharge standby current in            | CKE $\geq$ V <sub>IH</sub> MIN, t <sub>CK</sub> = 15 ns (see Note 5)                                                                     | ns (see Note 5) |                          | 30  |            | 30  | mA   |
| ICC2NS             | non-power-down mode                     |                                                                                                                                          |                 |                          | 2   |            | 2   | mA   |
| ICC3P              | Precharge standby current in power-down | CKE $\leq$ V <sub>IL</sub> MAX, t <sub>CK</sub> = 15 ns (see Note 5)                                                                     |                 |                          | 8   |            | 8   | mA   |
| I <sub>CC3PS</sub> | mode                                    | CKE & CLK $\leq$ V <sub>IL</sub> MAX, t <sub>CK</sub> = $\infty$ (see Note 6)                                                            |                 |                          | 8   |            | 8   | mA   |
| ICC3N              | Precharge standby current in            | CKE $\geq$ V <sub>IH</sub> MIN, t <sub>CK</sub> = 15 ns (see Note 5)                                                                     |                 |                          | 35  |            | 35  | mA   |
| ICC3NS             | non-power-down mode                     | $CKE \ge V_{IH} MIN, CLK \le V_{IL} MAX t_{CK} = \infty$ (see Not                                                                        | e 6)            |                          | 10  |            | 10  | mA   |
| laa.               | Durat ourront                           | Page burst, I <sub>OH</sub> /I <sub>OL</sub> = 0 mA                                                                                      | CAS latency = 2 |                          | 140 |            | 130 | mA   |
| ICC4               | Burst current                           | All banks activated, n <sub>CCD</sub> = one cycle (see Note 7)                                                                           | CAS latency = 3 |                          | 170 |            | 170 | mA   |
| 1                  | I <sub>CC5</sub> Auto-refresh current   | A S A MINI                                                                                                                               | CAS latency = 2 |                          | 75  |            | 70  | mA   |
| CC5                |                                         | t <sub>RC</sub> ≥ t <sub>RC</sub> MIN                                                                                                    | CAS latency = 3 |                          | 85  |            | 85  | mA   |
| ICC6               | Self-refresh current                    | CKE ≤ V <sub>IL</sub> MAX                                                                                                                |                 |                          | 2   |            | 2   | μА   |

TMS626162
524288 BY 16-BIT BY 2-BANK
SYNCHRONOUS DYNAMIC RANDOM-ACCESS MEMORY
SMOS683E - FEBRUARY 1995 - REVISED APRIL 1997

NOTES: 3. All specifications apply to the device after power-up initialization. All control and address inputs must be stable and valid.

- 4. Control, DQ, and address inputs change state only twice during tRC.
- 5. Control, DQ, and address inputs change state only once every 30 ns.
- 6. Control, DQ, and address inputs do not change (stable).
- 7. Control, DQ, and address inputs change state only once every cycle.

<sup>†–12</sup>A-speed device is supported only at –5/+10% V<sub>CC</sub>.

### capacitance over recommended ranges of supply voltage and operating free-air temperature, f = 1 MHz (see Note 8)

|                    |                                                                              | MIN | MAX | UNIT |
|--------------------|------------------------------------------------------------------------------|-----|-----|------|
| C <sub>i(S)</sub>  | Input capacitance, CLK input                                                 |     | 5   | pF   |
| C <sub>i(AC)</sub> | Input capacitance, address and control inputs: A0-A11, CS, DQMx, RAS, CAS, W |     | 5   | pF   |
| C <sub>i(E)</sub>  | Input capacitance, CKE input                                                 |     | 5   | pF   |
| Co                 | Output capacitance                                                           |     | 8   | pF   |

NOTE 8:  $V_{CC} = 3.3 \pm 0.3 \text{ V}$  and bias on pins under test is 0 V.

### ac timing requirements over recommended ranges of supply voltage and operating free-air temperature†‡

| DADAMETED                                                                               |                                                                              | '626162-12A§    |                       | '626162-12             |        | UNIT |      |
|-----------------------------------------------------------------------------------------|------------------------------------------------------------------------------|-----------------|-----------------------|------------------------|--------|------|------|
|                                                                                         | PARAMETER                                                                    |                 |                       | MAX                    | MIN    | MAX  | UNII |
| tCK2                                                                                    | Cycle time, CLK                                                              | CAS latency = 2 | 15                    |                        | 18     |      | ns   |
| tCK3                                                                                    | Cycle time, CLK                                                              | CAS latency = 3 | 12                    |                        | 12     |      | ns   |
| <sup>t</sup> CH                                                                         | Pulse duration, CLK high                                                     |                 | 4                     |                        | 4      |      | ns   |
| tCL                                                                                     | Pulse duration, CLK low                                                      |                 | 4                     |                        | 4      |      | ns   |
| t <sub>AC2</sub>                                                                        | Access time, CLK high to data out (see Note 9)                               | CAS latency = 2 |                       | 9                      |        | 10   | ns   |
| t <sub>AC3</sub>                                                                        | Access time, CLK high to data out (see Note 9)                               | CAS latency = 3 |                       | 9                      |        | 9    | ns   |
| tOH                                                                                     | Hold time, CLK high to data out                                              |                 | 3                     |                        | 3      |      | ns   |
| tLZ                                                                                     | Delay time, CLK high to DQ in low-impedance state (see Note 1                | 0)              | 3                     |                        | 3      |      | ns   |
| tHZ                                                                                     | Delay time, CLK high to DQ in high-impedance state (see Note                 | 11)             |                       | 10                     |        | 10   | ns   |
| tIS                                                                                     | Setup time, address, control, and data input                                 |                 | 3                     |                        | 3      |      | ns   |
| tIH                                                                                     | Hold time, address, control, and data input                                  |                 | 1                     |                        | 1.5    |      | ns   |
| tCESP                                                                                   | tCESP Power down/self-refresh exit time (see Note 12)                        |                 | 10                    |                        | 10     |      | ns   |
| t <sub>RAS</sub> Delay time, ACTV command to DEAC or DCAB command                       |                                                                              | 60              | 100000                | 72                     | 100000 | ns   |      |
| tRC Delay time, ACTV, MRS, REFR, or SLFR to ACTV, MRS, REFR, or SLFR command            |                                                                              | 90              |                       | 108                    |        | ns   |      |
| Delay time ACTV command to READ, READ-P, WRT, or WRT-P command (see Note 13)            |                                                                              | 30              |                       | 30                     |        | ns   |      |
| t <sub>RP</sub>                                                                         | Delay time, DEAC or DCAB command to ACTV, MRS, REFR, o                       | r SLFR command  | 30                    |                        | 36     |      | ns   |
| t <sub>RRD</sub>                                                                        |                                                                              |                 | 24                    |                        | 24     |      | ns   |
| tRSA                                                                                    | t <sub>RSA</sub> Delay time, MRS command to ACTV, MRS, REFR, or SLFR command |                 | 24                    |                        | 24     |      | ns   |
| t <sub>APR</sub> Final data out of READ-P operation to ACTV, MRS, SLFR, or REFR command |                                                                              |                 | t <sub>RP</sub> – (CL | -1) * t <sub>C</sub> l | <      | ns   |      |
| tAPW                                                                                    | tAPW Final data in of WRT-P operation to ACTV, MRS, SLFR, or REFR command    |                 | 60                    |                        | 60     |      | ns   |
| tWR                                                                                     | tWR Delay time, final data in of WRT operation to DEAC or DCAB command       |                 | 15                    |                        | 20     |      | ns   |
| t⊤                                                                                      | Transition time                                                              |                 | 1                     | 5                      | 1      | 5    | ns   |

<sup>†</sup> See Parameter Measurement Information for load circuits.

- 10. t<sub>LZ</sub> is measured from the rising transition of CLK that is CAS latency one cycle after the READ command.
- 11. tHZ MAX defines the time at which the outputs are no longer driven and is not referenced to output voltage levels.
- 12. See Figure 20 and Figure 21.
- 13. For read or write operations with automatic deactivate, t<sub>RCD</sub> must be set to satisfy minimum t<sub>RAS</sub>.



<sup>&</sup>lt;sup>‡</sup> All references are made to the rising transition of CLK, unless otherwise noted.

<sup>-12</sup>A-speed device is supported only at -5/+10% V<sub>CC</sub>.

NOTES: 9. tAC is referenced from the rising transition of CLK that is previous to the data-out cycle. For example, the first data out tAC is referenced from the rising transition of CLK that is CAS latency - one cycle after the READ command. An access time is measured at output reference level 1.4 V.

# TMS626162 524288 BY 16-BIT BY 2-BANK SYNCHRONOUS DYNAMIC RANDOM-ACCESS MEMORY

SMOS683E - FEBRUARY 1995 - REVISED APRIL 1997

# ac timing requirements over recommended ranges of supply voltage and operating free-air temperature $\dagger \mp$ (continued)

|                   |                                                                                            | '626162-12A§    |   | '626162-12 |     | UNIT |       |
|-------------------|--------------------------------------------------------------------------------------------|-----------------|---|------------|-----|------|-------|
|                   | PARAMETER                                                                                  |                 |   | MAX        | MIN | MAX  | UNIT  |
| tREF              | Refresh interval                                                                           |                 |   | 64         |     | 64   | ms    |
| nCCD              | Delay time, READ or WRT command to an interrupting command                                 |                 | 1 |            | 1   |      | cycle |
| nCDD              | Delay time, CS low or high to input enabled or inhibited                                   |                 | 0 | 0          | 0   | 0    | cycle |
| nCLE              | Delay time, CKE high or low to CLK enabled or disabled                                     |                 | 1 | 1          | 1   | 1    | cycle |
| nCWL              | n <sub>CWL</sub> Delay time, final data in of WRT operation to READ, READ-P, WRT, or WRT-P |                 | 1 |            | 1   |      | cycle |
| n <sub>DID</sub>  | n <sub>DID</sub> Delay time, ENBL or MASK command to enabled or masked data in             |                 | 0 | 0          | 0   | 0    | cycle |
| nDOD              | nDOD Delay time, ENBL or MASK command to enabled or masked data out                        |                 | 2 | 2          | 2   | 2    | cycle |
| n <sub>HZP2</sub> | Delay time, DEAC or DCAB, command to DQ in high-impedance state                            | CAS latency = 2 |   | 2          |     | 2    | cycle |
| nHZP3             | Delay time, DEAC or DCAB, command to DQ in high-impedance state                            | CAS latency = 3 |   | 3          |     | 3    | cycle |
| nWCD              | n <sub>WCD</sub> Delay time, WRT command to first data in                                  |                 | 0 | 0          | 0   | 0    | cycle |
| n <sub>BSD</sub>  | n <sub>BSD</sub> Delay time, STOP command to READ or WRT command                           |                 |   | 1          |     | 1    | cycle |

<sup>†</sup> See Parameter Measurement Information for load circuits.



<sup>‡</sup> All references are made to the rising transition of CLK, unless otherwise noted.

<sup>-12</sup>A-speed device is supported only at -5/+10% V<sub>CC</sub>.

### PARAMETER MEASUREMENT INFORMATION

### general information for ac timing measurements

The ac timing measurements are based on signal rise and fall times equal to 1 ns ( $t_T = 1$  ns) and a midpoint reference level of 1.4 V for LVTTL. For signal rise and fall times greater than 1 ns, the reference level should be changed to  $V_{IH}$  MIN and  $V_{IL}$  MAX instead of the midpoint level. All specifications referring to READ commands are also valid for READ-P commands unless otherwise noted. All specifications referring to WRT commands are also valid for WRT-P commands unless otherwise noted. All specifications referring to consecutive commands are specified as consecutive commands for the same bank unless otherwise noted.



Figure 10. LVTTL-Load Circuit



Figure 11. Input-Attribute Parameters





Figure 12. Output Parameters



Figure 13. Command-to-Command Parameters



NOTE A: For this example, assume CAS latency = 3, and burst length = 4.

Figure 14. Read Followed by Deactivate





NOTE A: For this example, assume CAS latency = 3, and burst length = 1.

Figure 15. Read With Auto-Deactivate



NOTE A: For this example, assume burst length = 1.

Figure 16. Write Followed By Deactivate



Figure 17. Write With Auto-Deactivate



NOTE A: For this example, assume CAS latency = 3, and burst length = 4.

Figure 18. DQ Masking



Figure 19. CLK-Suspend Operation



Figure 20. Power-Down Operation





Figure 21. Self-Refresh Operation



† Column-address sequence depends on programmed burst type and starting column address C0 (see Table 5). NOTE A: This example illustrates minimum t<sub>RCD</sub> for the '626162-12 at 83 MHz.

C0 + 2

Figure 22. Read Burst (CAS latency = 3, burst length = 4)

C0 + 3

Q

Т

R0

C0

C0 + 1

YNAMIC RANDOM-ACCESS MEMORY
- REVISED APRIL 1997



†Column-address sequence depends on programmed burst type and starting column address C0 (see Table 6). NOTE A: This example illustrates minimum t<sub>RCD</sub> and t<sub>WR</sub> for the '626162-12 at 83 MHz.

C0 + 2

C0 + 1

C0 + 3

Figure 23. Write Burst (burst length = 8)

C0 + 4

C0 + 6

C0 + 7

C0 + 5

**WRT B** 

**READ B** 

**DEAC B** 

PARAMETER MEASUREMENT INFORMATION

SYNCHRONOUS DYNAMIC RANDOM-,
SMOS683E - FEBRUAR

**ACTV B** 

### † Column-address sequence depends on programmed burst type and starting column address C0 and C1 (see Table 4). NOTE A: This example illustrates minimum t<sub>RCD</sub> for the '626162-12 at 83 MHz.

Figure 24. Write-Read Burst (CAS latency = 3, burst length = 2)

YNAMIC RANDOM-ACCESS MEMORY - REVISED APRIL 1997



### **BURST BURST CYCLE**† BANK **ROW TYPE** (B/T) **ADDR** (D/Q) m n 0 Q Т R0 C0 C0+1 C0+2 C0+3 C0 + 4C0+5 C0+6 C0+7 D C1+1 C1+2 C1+3 C1+4 C1+5 C1+6 C1+7

† Column-address sequence depends on programmed burst type and starting column address C0 and C1 (see Table 6). NOTE A: This example illustrates minimum tRCD for the '626162-12 at 83 MHz.

Figure 25. Read-Write Burst With Automatic Deactivate (CAS latency = 3, burst length = 8)



NOTE A: This example illustrates minimum t<sub>RCD</sub> for the '626162-12 at 83 MHz.

Figure 26. Read Burst - Single Write With Automatic Deactivate (CAS latency = 3, burst length = 8)

PARAMETER MEASUREMENT INFORMATION

SYNCHRONOUS DYNAMIC RANDOM



24288 BY 16-BIT BY 2-BANK

255

†Column-address sequence depends on programmed burst type and starting column address C0.

C0+1 C0+2 C0+3 C0+4 C0+5 C0+6 C0+7

NOTE A: This example illustrates minimum tRCD for the '626162-12 at 83 MHz.

R0

Figure 27. Read Burst – Full Page (CAS latency = 3, burst length = 256)



†Column-address sequence depends on programmed burst type and starting column address C0, C1, and C2 (see Table 6). NOTE A: This example illustrates minimum t<sub>RCD</sub> for the '626162-12 at 83 MHz.

Figure 28. Two-Bank Row-Interleaving Read Bursts With Automatic Deactivate (CAS latency = 3, burst length = 8)

DYNAMIC RANDOM-ACCESS MEMORY 95-REVISED APRIL 1997



† Column-address sequence depends on programmed burst type and starting column address C0, C1, and C2 (see Table 4).

Figure 29. Two-Bank Column-Interleaving Read Bursts (CAS latency = 3, burst length = 2)



SYNCHRONOUS DYNAMIC RANDOM-

† Column-address sequence depends on programmed burst type and starting column address C0 and C1. (Refer to Table 5.) NOTE A: This example illustrates minimum t<sub>RCD</sub> and t<sub>WR</sub> for the '626162-12 at 83 MHz.

Figure 30. Read-Burst Bank B, Write-Burst Bank T (CAS latency = 3, burst length = 4)

YNAMIC RANDOM-ACCESS MEMORY

PARAMETER MEASUREMENT INFORMATION



†Column-address sequence depends on programmed burst type and starting column address C0 and C1 (see Table 5). NOTE A: This example illustrates minimum n<sub>CWI</sub> for the '626162-12 at 83 MHz.

Figure 31. Write-Burst Bank T, Read-Burst Bank B With Automatic Deactivate (CAS latency = 3, burst length = 4)

# 

PARAMETER MEASUREMENT INFORMATION

524288 BY 16-BIT BY 2-BANK SYNCHRONOUS DYNAMIC RANDOM-ACCESS MEMORY

### BURST **BANK ROW BURST CYCLE**† **TYPE** (D/Q) (B/T) **ADDR** а b С d g h C0 C0+3 Q Т R0 C0+1C0 + 2Т D R1 C1 C1+1 C1 + 2C1 + 3

† Column-address sequence depends on programmed burst type and starting column address C0 and C1 (see Table 5). NOTE A: This example illustrates minimum t<sub>RCD</sub> for the '626162-12 at 83 MHz.

Figure 32. Data Mask (CAS latency = 3, burst length = 4)

# PARAMETER MEASUREMENT INFORMATION

YNAMIC RANDOM-ACCESS MEMORY
- REVISED APRIL 1997



<sup>†</sup>Column-address sequence depends on programmed burst type and starting column address C0 and C1 (see Table 4).

Figure 33. Data Mask With Byte Control (CAS latency = 3, burst length = 2)



†Column-address sequence depends on programmed burst type and starting column address C0 and C1 (see Table 5).

NOTE A: This example illustrates minimum t<sub>RCD</sub> read burst, and a minimum t<sub>WR</sub> write burst for the '626162-12 at 83 MHz

Figure 34. Data Mask With Byte Control (CAS latency = 3, burst length = 4)

C1

C1+1

C1 + 2

C1 + 3

D

В

R1

DYNAMIC RANDOM-ACCESS MEMORY



### BURST **BANK BURST CYCLE**† **ROW TYPE** (D/Q) (B/T) **ADDR** h а Т R0 C0 C0 + 1C0+2 C0 + 3Q D В R1 C1 C1 + 1C1 + 3C1 + 2

†Column-address sequence depends on programmed burst type and starting column address C0 and C1 (see Table 5). NOTE A: This example illustrates minimum t<sub>RCD</sub> and t<sub>WR</sub> for the '626162-12 at 83 MHz.

Figure 35. Data Mask With Cycle-by-Cycle Byte Control (CAS latency = 3, burst length = 4)

# REFR **ACTV T READ T DEAC T REFR** CLK DQ **DQMx** RAS CAS W R0 A10 A11 A0-A9 CS CKE

### **BURST BANK BURST CYCLE† ROW TYPE ADDR** (D/Q) (B/T) а b С d R0 C0+3 Q C<sub>0</sub> C0 + 1C0 + 2

†Column-address sequence depends on programmed burst type and starting column address C0 (see Table 5). NOTE A: This example illustrates minimuim t<sub>RC</sub> and t<sub>RCD</sub> for the '626162-12 at 83 MHz.

Figure 36. Refresh Cycles (CAS latency = 3, burst length = 4)

PARAMETER MEASUREMENT INFORMATION

524 288 BY 16-BIT BY 2-BANK
SYNCHRONOUS DYNAMIC RANDOM-ACCESS MEMORY
SMOS883E - FEBRUARY 1995 - DEVISOR ACCESS MEMORY

# PARAMETER MEASUREMENT INFORMATION



† Column-address sequence depends on programmed burst type and starting column address C0 (see Table 5).

NOTES: A. This example illustrates minimum t<sub>RP</sub>, t<sub>RSA</sub>, and t<sub>RCD</sub> for the '626162-12 at 83 MHz.

B. Refer to Figure 1.

Figure 37. Set Mode Register (deactivate all, set mode register, write burst with automatic deactivate) (CAS latency = 2, burst length = 4)



Figure 38. CLK Suspend (HOLD) During Read Burst and Write Burst (CAS latency = 3, burst length = 4)

524288 BY 16-BIT BY 2-BANK SYNCHRONOUS DYNAMIC RANDOM-ACCESS MEMORY

SMOS683E - FEBRUARY 1995 - REVISED APRIL 1997

### device symbolization



### **MECHANICAL DATA**

### DGE (R-PDSO-G50)

### PLASTIC SMALL-OUTLINE PACKAGE



NOTES: A. All linear dimensions are in inches (millimeters).

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion.

### **IMPORTANT NOTICE**

Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability.

TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof.

Copyright © 1998, Texas Instruments Incorporated