









**TMP61** SBOS921E - DECEMBER 2018-REVISED FEBRUARY 2020

# TMP61 ±1% 10-k $\Omega$ Linear Thermistor With 0402 and 0603 Package Options

#### **Features**

- Silicon-based thermistor with a positive temperature coefficient (PTC)
- Linear resistance change across temperature
- 10-kΩ nominal resistance at 25 °C (R25)
  - ±1% maximum (0 °C to 70 °C)
- Wide operating temperature of -40 °C to +125 °C
- Consistent sensitivity across temperature
  - 6400 ppm/°C TCR (25 °C)
  - 0.2% typical TCR tolerance across temperature range
- Fast thermal response time of 0.6 s (DEC)
- Long lifetime and robust performance
  - Built-in fail-safe in case of short-circuit failures
  - 0.5% typical long term sensor drift

# **Applications**

- Temperature monitoring
  - HVAC and thermostats
  - Industrial control and appliances
- Thermal compensation
  - Display backlights
  - **Building automation**
- Thermal threshold detection
  - Motor control
  - Chargers

# 3 Description

Get started today with the Thermistor Design Tool, offering complete resistance vs temperature table (R-T table) computation, other helpful methods to derive temperature and example C-code.

The TMP61 linear thermistor offers linearity and consistent sensitivity across temperature to enable simple and accurate methods for temperature conversion. The low power consumption and a small thermal mass of the device minimize the impact of self-heating.

With built-in fail-safe behaviors at high temperatures and powerful immunity to environmental variation, these devices are designed for a long lifetime of high performance. The small size of the TMP6 series also allows for close placement to heat sources and quick response times.

Take advantage of benefits over NTC thermistors such as no extra linearization circuitry, minimized calibration, less resistance tolerance variation, larger sensitivity at high temperatures, and simplified conversion methods to save time and memory in the processor.

The TMP61 is currently available in a 0402 footprintcompatible X1SON package, a 0603 footprintcompatible SOT-5X3 package, and a 2-pin throughhole TO-92S package.

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE     | BODY SIZE (NOM)   |  |  |
|-------------|-------------|-------------------|--|--|
|             | X1SON (2)   | 0.60 mm × 1.00 mm |  |  |
| TMP61       | TO-92S (2)  | 4.00 mm × 3.15 mm |  |  |
|             | SOT-5×3 (2) | 0.80 mm × 1.20 mm |  |  |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

# Typical Implementation







$$V_{Temp} = I_{Bias} * R_{TMP61}$$

# Typical Resistances vs Ambient Temperature





# **Table of Contents**

| 1 | Features 1                           |    | 8.4 Feature Description                              | . 11 |
|---|--------------------------------------|----|------------------------------------------------------|------|
| 2 | Applications 1                       |    | 8.5 Device Functional Modes                          |      |
| 3 | Description 1                        | 9  | Application and Implementation                       | . 12 |
| 4 | Revision History2                    |    | 9.1 Application Information                          | . 12 |
| 5 | Device Comparison Table              |    | 9.2 Typical Application                              |      |
| 6 | Pin Configuration and Functions5     | 10 | Power Supply Recommendations                         | . 18 |
| 7 | Specifications6                      | 11 | Layout                                               | . 18 |
| • | 7.1 Absolute Maximum Ratings         |    | 11.1 Layout Guidelines                               | . 18 |
|   | 7.2 ESD Ratings                      |    | 11.2 Layout Example                                  | . 18 |
|   | 7.3 Recommended Operating Conditions | 12 | Device and Documentation Support                     | . 19 |
|   | 7.4 Thermal Information              |    | 12.1 Receiving Notification of Documentation Updates | s 19 |
|   | 7.5 Electrical Characteristics       |    | 12.2 Support Resources                               | . 19 |
|   | 7.6 Typical Characteristics 8        |    | 12.3 Trademarks                                      | . 19 |
| 8 | Detailed Description                 |    | 12.4 Electrostatic Discharge Caution                 | 19   |
| • | 8.1 Overview                         |    | 12.5 Glossary                                        | . 19 |
|   | 8.2 Functional Block Diagram         | 13 | Mechanical, Packaging, and Orderable                 |      |
|   | 8.3 TMP61 R-T table11                |    | Information                                          | . 19 |
|   |                                      |    |                                                      |      |

# 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| C | nanges from Revision D (December 2019) to Revision E                                         | Page           |
|---|----------------------------------------------------------------------------------------------|----------------|
| • | Updated Features list                                                                        | 1              |
| • | Updated Applications list                                                                    | 1              |
| • | Updated Description                                                                          | 1              |
| • | Changed Maximum temperature of DEC package in Device Comparison Table from 150 °C to 125 °C  | 4              |
| • | Changed Max Junction Temperature from 150 °C to 155 °C in 'Recommended Operating Conditions' | 6              |
| • | Changed min spec 'Long Term Drift' for RH = 86 % from 0.1 % to -1 %                          | <mark>7</mark> |
| • | Added typical spec 'Long Term Drift' for RH = 86 %                                           | <del>7</del>   |
| • | Changed max spec 'Long Term Drift' for RH = 86 % from 0.8 % to 1 %                           | 7              |
| • | Changed min spec 'Long Term Drift' for DEC package from 0.1 % to -1 %                        | <mark>7</mark> |
| • | Added typical spec 'Long Term Drift' for DEC package'                                        | <mark>7</mark> |
| • | Changed max spec 'Long Term Drift' for RH = 86 % from 1 % to 1.8 %                           | 7              |
| • | Added 'Long Term Drift ' for DYA package                                                     | <mark>7</mark> |
| • | Added typical spec 'Long Term Drift' for LPG package                                         | <mark>7</mark> |
| • | Changed max spec 'Long Term Drift' for RH = 86 % from 1.1 % to 1.4 %                         | 7              |
| • | Updated Overview section                                                                     | 10             |
| • | Added TMP61 R-T Table section                                                                | 11             |
| • | Updated Feature Description Section                                                          | 11             |
| • | Removed Transfer Tables                                                                      | 11             |
| • | Updated Application and implementation section to match TI datasheet standards               | 12             |
| • | Added link to Thermistor Design tool                                                         | 13             |
| • | Remove Thermal Compensation section                                                          | 15             |

Changes from Revision C (September 2019) to Revision D

**Page** 



| Changes from Revision B (July 2019) to Revision C                  | Page |
|--------------------------------------------------------------------|------|
| Added preview SOT-5X3 package                                      | 1    |
| Changes from Revision A (June 2019) to Revision B                  | Page |
| Changed Application bullets                                        | 1    |
| Increased ESD CDM Rating                                           | 6    |
| Added Thermal Information for LPG Package                          | 6    |
| Added 'Long Term Drift' spec for LPG package                       | 7    |
| Added transfer tables for the LPG package                          | 11   |
| Changed Layout Example section                                     |      |
| Changes from Original (December 2018) to Revision A                | Page |
| Changed data sheet status from Production Mixed to Production Data | 1    |



# 5 Device Comparison Table

| PART NUMBER | RATING  | R25 TYP | R25 %TOL | PACKAGE            | T <sub>A</sub>   |
|-------------|---------|---------|----------|--------------------|------------------|
| TMP61DEC    |         |         |          | X1SON / DEC (0402) | –40 °C to 125 °C |
| TMP61LPG    | Catalog | 10 kΩ   | 1%       | TO92S / LPG        | –40 °C to 150 °C |
| TMP61DYA    |         |         |          | SOT-5X3 / DYA      | -40 °C to 125 °C |



# 6 Pin Configuration and Functions









## (1) This package is in preview

#### **Pin Functions**

| PIN  |     | TYPE | DESCRIPTION                                                                                |  |  |  |
|------|-----|------|--------------------------------------------------------------------------------------------|--|--|--|
| NAME | NO. | ITPE | DESCRIPTION                                                                                |  |  |  |
| _    | 1   |      | Thermistor (–) and (+) terminals. For proper operation, ensure a positive bias where the + |  |  |  |
| +    | 2   | _    | terminal is at a higher voltage potential than the - terminal.                             |  |  |  |

Copyright © 2018–2020, Texas Instruments Incorporated



# 7 Specifications

## 7.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted) (1)

|                                         | MIN | MAX | UNIT |
|-----------------------------------------|-----|-----|------|
| Voltage across the device               |     | 6   | V    |
| Junction temperature (T <sub>J</sub> )  | -40 | 155 | °C   |
| Current through the device              |     | 450 | μΑ   |
| Storage temperature (T <sub>stg</sub> ) | -65 | 150 | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or anyother conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods mayaffect device reliability.

# 7.2 ESD Ratings

|                    |                         |                                                                     | VALUE | UNIT |
|--------------------|-------------------------|---------------------------------------------------------------------|-------|------|
| V <sub>(ESD)</sub> | Electrostatic discharge | Human-body model (HBM) per JESD22-A114 <sup>(1)</sup>               | ±2000 | V    |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 (2) | ±1000 | V    |

- (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
- (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

# 7.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                  |                                                                              | MIN | NOM MAX | UNIT |
|------------------|------------------------------------------------------------------------------|-----|---------|------|
| $V_{Sns}$        | Voltage Across Pins 2 (+) and 1 (-)                                          | 0   | 5.5     | V    |
| I <sub>Sns</sub> | Current passing through the device                                           | 0   | 400     | μΑ   |
|                  | Operating free-air temperature (specified performance) (X1SON/DEC Package)   | -40 | 125     | °C   |
| T <sub>A</sub>   | Operating free-air temperature (specified performance) (TO-92S/LPG Package)  | -40 | 150     | °C   |
|                  | Operating free-air temperature (specified performance) (SOT-5X3/DYA Package) | -40 | 125     | °C   |

### 7.4 Thermal Information

|                      |                                               | TMP61       |              |               |      |  |
|----------------------|-----------------------------------------------|-------------|--------------|---------------|------|--|
|                      | THERMAL METRIC <sup>(1)(2)</sup>              | DEC (X1SON) | LPG (TO-92S) | DYA (SOT-5X3) | UNIT |  |
|                      |                                               | 2 PINS      | 2 PINS       | 2 PINS        |      |  |
| $R_{\theta JA}$      | Junction-to-ambient thermal resistance (3)(4) | 443.4       | 215          | 742.9         | °C/W |  |
| $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance     | 195.7       | 99.9         | 315.8         | °C/W |  |
| $R_{\theta JB}$      | Junction-to-board thermal resistance          | 254.6       | 191.7        | 506.2         | °C/W |  |
| $\Psi_{JT}$          | Junction-to-top characterization parameter    | 19.9        | 35.1         | 109.3         | °C/W |  |
| $Y_{JB}$             | Junction-to-board characterization parameter  | 254.5       | 191.7        | 500.4         | °C/W |  |

- For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.
- (2) For information on self-heating and thermal response time see Layout Guidelines section.
- 3) The junction to ambient thermal resistance (Rθ<sub>JA</sub>) under natural convection is obtained in a simulation on a JEDEC-standard, High-K board as specified in JESD51-7, in an environment described in JESD51-2. Exposed pad packages assume that thermal vias are included in the PCB, per JESD 51-5.
- (4) Changes in output due to self heating can be computed by multiplying the internal dissipation by the thermal resistance.

Product Folder Links: TMP61



## 7.5 Electrical Characteristics

 $T_A = -40$  °C to 125 °C,  $I_{Sns} = 200 \mu A$  (unless otherwise noted)

|                                   | PARAMETER                                       | TEST CONDITIONS                                                                               | MIN  | TYP   | MAX  | UNIT   |
|-----------------------------------|-------------------------------------------------|-----------------------------------------------------------------------------------------------|------|-------|------|--------|
| R <sub>25</sub>                   | Thermistor Resistance at 25°C <sup>(1)</sup>    | T <sub>A</sub> = 25°C                                                                         | 9.9  | 10    | 10.1 | kΩ     |
|                                   |                                                 | T <sub>A</sub> = 25 °C                                                                        | -1   |       | 1    |        |
| R <sub>TOL</sub>                  | Resistance Tolerance <sup>(1)</sup>             | T <sub>A</sub> = 0 °C to 70 °C                                                                | -1   |       | 1    | %      |
|                                   |                                                 | T <sub>A</sub> = -40 °C to 125 °C                                                             | -1.5 |       | 1.5  |        |
| TCR <sub>-35</sub>                |                                                 | T1 = -40 °C, T2 = -30 °C                                                                      |      | +6220 |      |        |
| TCR <sub>25</sub>                 | Temperature Coefficient of Resistance           | T1 = 20 °C, T2 = 30 °C                                                                        |      | +6400 |      | ppm/°C |
| TCR <sub>85</sub>                 |                                                 | T1 = 80 °C, T2 = 90 °C                                                                        |      | +5910 |      |        |
| TCR <sub>-35</sub> %              |                                                 | T1 = -40 °C, T2 = -30 °C                                                                      |      | ±0.4  |      |        |
| TCR <sub>25</sub> %               | Temperature Coefficient of Resistance Tolerance | T1 = 20 °C, T2 = 30 °C                                                                        |      | ±0.2  |      | %      |
| TCR <sub>85</sub> %               |                                                 | T1 = 80 °C, T2 = 90 °C                                                                        |      | ±0.3  |      |        |
|                                   | Sensor Long Term Drift (Reliability)            | 96 hours continuous operation<br>RH = 85 %, T <sub>A</sub> = 130 °C, V <sub>Bias</sub> = 5.5V | -1   | 0.1   | 1    | 0/     |
| 4.0                               | Sensor Long Term Drift (Reliability)            | 600 hours continuous operation at $T_A$ = 150 °C $V_{Bias}$ = 5.5V, DEC Package               | -1   | 0.5   | 1.8  | %      |
| ΔR                                | Sensor Long Term Drift (Reliability)            | 600 hours continuous operation at $T_A$ = 150 °C $V_{Bias}$ = 5.5V, DYA Package               | -1   | 0.2   | 1.2  | %      |
|                                   | Sensor Long Term Drift (Reliability)            | 1000 hours continuous operation at $T_A$ = 150 °C $V_{Bias}$ = 5.5V, LPG Package              | -0.5 | 0.5   | 1.4  | %      |
| t <sub>RES</sub> (stirred liquid) | Thermal response to 63 %                        | T1 = 25 °C in Still Air to T2 = 125 °C in Stirred Liquid                                      |      | 0.6   |      | s      |
| t <sub>RES (still air)</sub>      | Thermal response to 63 %                        | T1 = 25 °C to T2 = 70 °C in Still Air                                                         |      | 3.2   |      | s      |

<sup>(1)</sup> Limits defined based on 4th order equation, tolerance will change with 'Sensor Long Term Drift' specification.

Product Folder Links: TMP61



# 7.6 Typical Characteristics

at T<sub>A</sub> = 25 °C, (unless otherwise noted)





# **Typical Characteristics (continued)**

at T<sub>A</sub> = 25 °C, (unless otherwise noted)



Figure 7. Step Response



.....



Figure 9. Thermal Response Time



Figure 10. Thermal Response Time (LPG Package)



Figure 11. Thermal Response Time (LPG Package)

Copyright © 2018–2020, Texas Instruments Incorporated



# 8 Detailed Description

#### 8.1 Overview

The TMP61 silicon linear thermistor has a linear positive temperature coefficient (PTC) that results in a uniform and consistent temperature coefficient resistance (TCR) across a wide operating temperature range. TI uses a special silicon process where the doping level and active region areas devices control the key characteristics (the temperature coefficient resistance (TCR) and nominal resistance (R25)). The device has an active area and a substrate due to the polarized terminals. Connect the positive terminal to the highest voltage potential. Connect the negative terminal to the lowest voltage potential.

Unlike an NTC, which is a purely resistive device, the TMP61 resistance is affected by the current across the device and the resistance changes when the temperature changes. In a voltage divider circuit, TI recommends to maintain the top resistor value at 10 k $\Omega$ . Changing the top resistor value or the V<sub>BIAS</sub> value changes the resistance vs temperature table (R-T table) of the TMP61, and subsequently the polynomials as described in the Design Requirements section. Consult the TMP61 R-T table section for more information.

Equation 1 can help the user approximate the TCR.

$$TCR = \frac{\left(R_{T2} - R_{T1}\right)}{\left(T2 - T1\right) \times R_{\underbrace{\left(T2 - T1\right)}_{2}}}$$

where

Key terms and definitions:

- I<sub>SNS</sub>: Current flowing through the TMP61 device
- V<sub>SNS</sub>: Voltage across the two TMP61 terminal
- I<sub>BIAS</sub>: Current supplied by the biasing circuit.
- V<sub>BIAS</sub>: Voltage supplied by the biasing circuit.
- V<sub>TEMP</sub>: Output voltage that corresponds to the measured temperature. Note that this is different from V<sub>SNS</sub>. In
  the use case of a voltage divider circuit with the TMP61 in the high side, V<sub>TEMP</sub> is measured across R<sub>BIAS</sub>.

#### 8.2 Functional Block Diagram



Figure 12. Typical Implementation Circuits



#### 8.3 TMP61 R-T table

The TMP61 R-T table must be re-calculated for any change in the bias voltage, bias resistor, or bias current. TI provides a Thermistor Design Tool to calculate the R-T table. The system designer must always validate the calculations provided.

## 8.4 Feature Description

#### 8.4.1 Linear Resistance Curve

The TMP61 has good linear behavior across the whole temperature range as shown in Figure 1. This range allows a simpler resistance-to-temperature conversion method that reduces look-up table memory requirements. The linearization circuitry or midpoint calibration associated with traditional NTCs is not necessary with the device.

The linear resistance across the entire temperature range allows the device to maintain sensitivity at higher operating temperatures.

### 8.4.2 Positive Temperature Coefficient (PTC)

The TMP61 has a positive temperature coefficient. As temperature increases the device resistance increases leading to a reduction in power consumption of the bias circuit. In comparison, a negative coefficient system increases power consumption with temperature as the resistance decreases.

The TMP61 benefits from the reduced power consumption of the bias circuit with less self-heating than a typical NTC system.

### 8.5 Device Functional Modes

The device operates in only one mode when operated within the *Recommended Operating Conditions*.

Copyright © 2018–2020, Texas Instruments Incorporated



# 9 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

### 9.1 Application Information

The TMP61 is a positive temperature coefficient (PTC) linear silicon thermistor. The device behaves as a temperature-dependent resistor, and may be configured in a variety of ways to monitor temperature based on the system-level requirements. The TMP61 has a nominal resistance at 25 °C (R25) of 10 k $\Omega$  with ±1% maximum tolerance, a maximum operating voltage of 5.5 V (V<sub>SNS</sub>), and maximum supply current of 400  $\mu$ A (I<sub>SNS</sub>). This device may be used in a variety of applications to monitor temperature close to a heat source with the very small DEC package option compatible with the typical 0402 (inch) footprint. Some of the factors that influence the total measurement error include the ADC resolution (if applicable), the tolerance of the bias current or voltage, the tolerance of the bias resistance in the case of a voltage divider configuration, and the location of the sensor with respect to the heat source.

## 9.2 Typical Application

#### 9.2.1 Thermistor Biasing Circuits



R<sub>BIAS</sub> + V<sub>TEMP</sub> -

Figure 13. Voltage Biasing Circuit With Linear Thermistor

+ V<sub>BIAS</sub>
R<sub>BIAS</sub>
+ V<sub>TEMP</sub>
-

Figure 14. Current Biasing Circuit With Linear Thermistor



Figure 15. Voltage Biasing Circuit With Non-Linear Figure 16. Current Biasing Circuit With Non-Linear Thermistor

#### 9.2.1.1 Design Requirements

Existing thermistors, in general, have a non-linear temperature vs. resistance curve. To linearize the thermistor response, the engineer can use a voltage linearization circuit with a voltage divider configuration, or a resistance linearization circuit by adding another resistance in parallel with the thermistor,  $R_P$ . The *Thermistor Biasing Circuits* section highlights the two implementations where  $R_T$  is the thermistor resistance. To generate an output voltage across the thermistor, the engineer can use a voltage divider circuit with the thermistor placed at either

Submit Documentation Feedback

Copyright © 2018–2020, Texas Instruments Incorporated



the high side (close to supply) or low side (close to ground), depending on the desired voltage response (negative or positive). Alternatively, the resistor can be biased directly using a precision current source (yielding the highest accuracy and voltage gain). It is common to use a voltage divider with thermistors because of its simple implementation and lower cost. The TMP61, on the other hand, has a linear positive temperature coefficient (PTC) of resistance such that the voltage measured across it increases linearly with temperature. As such, the need for linearization circuits is no longer a requirement, and a simple current source or a voltage divider circuit can be used to generate the temperature voltage.

This output voltage can be interpreted using a comparator against a voltage reference to trigger a temperature trip point that is either tied directly to an ADC to monitor temperature across a wider range or used as feedback input for an active feedback control circuit.

The voltage across the device, as described in Equation 2, can be translated to temperature using either a lookup table method (LUT) or a fitting polynomial, V(T). The Thermistor Design Tool must be used to translate Vtemp to Temperature. The temperature voltage must first be digitized using an ADC. The necessary resolution of this ADC is dependent on the biasing method used. Additionally, for best accuracy, tie the bias voltage ( $V_{BIAS}$ ) to the reference voltage of the ADC to create a measurement where the difference in tolerance between the bias voltage and the reference voltage cancels out. The application can also include a low-pass filter to reject system level noise. In this case, place the filter as close to the ADC input as possible.

#### 9.2.1.2 Detailed Design Procedure

The resistive circuit divider method produces an output voltage ( $V_{TEMP}$ ) scaled according to the bias voltage ( $V_{BIAS}$ ). When  $V_{BIAS}$  is also used as the reference voltage of the ADC, any fluctuations or tolerance error due to the voltage supply are cancelled and do not affect the temperature accuracy (as shown in Figure 17). Equation 2 describes the output voltage ( $V_{TEMP}$ ) based on the variable resistance of the TMP61 ( $R_{TMP61}$ ) and bias resistor ( $R_{BIAS}$ ). The ADC code that corresponds to that output voltage, ADC full-scale range, and ADC resolution is given in Equation 3.



Figure 17. TMP61 Voltage Divider With an ADC

$$V_{TEMP} = V_{BIAS} \times \left(\frac{R_{TMP61}}{R_{TMP61} + R_{BIAS}}\right)$$

$$ADC Code = \frac{V_{TEMP}}{FSR} 2^{n}$$
(2)

where

FSR is the full-scale range of the ADC, which is the voltage at REF to GND (V<sub>REF</sub>)

Equation 4 shows when  $V_{REF} = V_{BIAS}$ ,  $V_{BIAS}$  cancels out.



$$ADC Code = \frac{V_{BIAS} \times \left(\frac{R_{TMP61}}{R_{TMP61} + R_{BIAS}}\right)}{V_{BIAS}} 2^{n} = \left(\frac{R_{TMP61}}{R_{TMP61} + R_{BIAS}}\right) 2^{n}$$

$$(4)$$

Use a polynomial equation or a LUT to extract the temperature reading based on the ADC code read in the microcontroller. Use Thermistor Design Tool to translate the TMP61 resistance to temperature.

The cancellation of  $V_{BIAS}$  is one benefit to using a voltage-divider (ratiometric approach), but the sensitivity of the output voltage of the divider circuit cannot increase much. Therefore, this application design does not use all of the ADC codes due to the small voltage output range compared to the FSR. This application is very common, however, and is simple to implement.

A current source-based circuit, such as the one shown in Figure 18, offers better control over the sensitivity of the output voltage and achieve higher accuracy. In this case, the output voltage is simply  $V = I \times R$ . For example, if a current source of 40  $\mu$ A is used with the device, the output voltage spans approximately 5.5 V and has a gain up to 40 mV/°C. Having control over the voltage range and sensitivity allows for full use of the ADC codes and full-scale range. Figure 19 shows the temperature voltage for various bias current conditions. Similar to the ratiometric approach, if the ADC has a built-in current source that shares the same bias as the reference voltage of the ADC, the tolerance of the supply current cancels out. In this case, a precision ADC is not required. This method yields the best accuracy, but can increase the system implementation cost.



Figure 18. TMP61 Biasing Circuit With Current Source



Figure 19. TMP61 Temperature Voltage With Varying Current Sources

Submit Documentation Feedback

Copyright © 2018–2020, Texas Instruments Incorporated



In comparison to the non-linear NTC thermistor in a voltage divider, the TMP61 has an enhanced linear output characteristic. The two voltage divider circuits with and without a linearization parallel resistor,  $R_{\text{P}}$ , are shown in Figure 20. Consider an example where  $V_{\text{BIAS}}=5$  V,  $R_{\text{BIAS}}=100~\text{k}\Omega$ , and a parallel resistor ( $R_{\text{P}}$ ) is used with the NTC thermistor ( $R_{\text{NTC}}$ ) to linearize the output voltage with an additional 100-k $\Omega$  resistor. The output characteristics of the voltage dividers are shown in Figure 21. The device produces a linear curve across the entire temperature range while the NTC curve is only linear across a small temperature region. When the parallel resistor ( $R_{\text{P}}$ ) is added to the NTC circuit, the added resistor makes the curve much more linear but greatly affects the output voltage range.



Figure 20. TMP61 vs. NTC With Linearization Resistor (RP) Voltage Divider Circuits



Figure 21. NTC With and Without a Linearization Resistor vs. TMP61 Temperature Voltages

#### 9.2.1.2.1 Thermal Protection With Comparator

Use the TMP61 device along with a voltage reference, and a comparator to program the thermal protection. As shown in Figure 22, the output of the comparator remains low until the voltage of the thermistor divider, with  $R_{\text{BIAS}}$  and  $R_{\text{TMP61}}$ , rises above the threshold voltage set by  $R_1$  and  $R_2$ . When the output goes high, the comparator signals an overtemperature warning signal. The engineer can also program the hysteresis to prevent the output from continuously toggling around the temperature threshold when the output returns low. Either a comparator with built-in hysteresis or feedback resistors may be used.

Product Folder Links: TMP61





Figure 22. Temperature Switch Using TMP61 Voltage Divider and a Comparator

#### 9.2.1.2.2 Thermal Foldback

One application that uses the output voltage of the TMP61 in an active control circuit is thermal foldback. This is performed to reduce, or fold back, the current driving a string of LEDs, for example. At high temperatures, the LEDs begin to heat up due to environmental conditions and self heating. Thus, at a certain temperature threshold based on the LED's safe operating area, the driving current must be reduced to cool down the LEDs and prevent thermal runaway. The device voltage output increases with temperature when the output is in the lower position of the voltage divider and can provide a response used to fold back the current. Typically, the device holds the current at a specified level until a high temperature is reached, known as the knee point, at which the current must be rapidly reduced in order to continue operation. To better control the temperature/voltage sensitivity, the device uses a rail-to-rail operational amplifier. Figure 23 shows the temperature knee point where the foldback begins. The set by the reference voltage (2.5 V) at the positive input, and the feedback resistors set the response of the foldback curve. The foldback knee point may be chosen based on the output of the voltage divider and the corresponding temperature from Equation 5 (110 °C, for example). The device uses a buffer between the voltage divider with R<sub>TMP61</sub> and the input to the op amp to prevent loading and variations in V<sub>TEMP</sub>.





Figure 23. Thermal Foldback Using TMP61 Voltage Divider and a Rail-to-Rail Op Amp

The op amp remains high as long as the voltage output is below  $V_{REF}$ . When the temperature goes above 110 °C, the output falls to the 0-V rail of the op amp. The rate at which the foldback occurs depends on the feedback network,  $R_{FB}$  and  $R_1$ , which varies the gain of the op amp, G, as shown in Equation 6. The foldback behavior controls the voltage and temperature sensitivity of the circuit. The device feeds this voltage output into a LED driver circuit that adjusts output current accordingly.  $V_{OUT}$  is the final output voltage used for thermal foldback and is calculated in Equation 7. Figure 24 describes the output voltage curve in this example which sets the knee point at 110 °C.

$$V_{TEMP} = V_{BIAS} \times \left( \frac{R_{TMP61}}{R_{TMP61} + R_{BIAS}} \right)$$
 (5)

$$G = \frac{H_{FB}}{R_1} \tag{6}$$

$$V_{OUT} = -G \times V_{TEMP} + (1+G) \times V_{REF}$$
(7)



Figure 24. Thermal Foldback Voltage Output Curve

Copyright © 2018–2020, Texas Instruments Incorporated Submit Documents



#### 9.2.1.3 Application Curve

The TMP61 accuracy varies depending on the selected biasing circuit. This variation can be seen in Figure 25.  $V_{TEMP}$  is shown with either  $V_{BIAS}$  at 2 V in a resistor divider circuit ( $R_{BIAS} = 10 \text{ k}\Omega \pm 1\%$ ) or  $I_{BIAS}$  at 200  $\mu$ A. Supply sources used are assumed to be ideal. The best accuracy is achieved using a direct current bias method.



Figure 25. TMP61 Voltage Output and Temperature Error Based on the Bias Method

# 10 Power Supply Recommendations

The maximum recommended operating voltage of the TMP61 is 5.5 V ( $V_{SNS}$ ), and the maximum current through the device is 400  $\mu$ A ( $I_{SNS}$ ).

## 11 Layout

### 11.1 Layout Guidelines

The layout of the TMP61 is similar to that of a passive component. If the device is biased with a current source, the positive pin 2 is connected to the source, while the negative pin 1 is connected to ground. If the circuit is biased with a voltage source, and the device is placed on the lower side of the resistor divider,  $V_{-}$  is connected to ground and  $V_{+}$  is connected to the output,  $V_{-}$  If the device is placed on the upper side of the divider,  $V_{+}$  is connected to the voltage source and  $V_{-}$  is connected to the output voltage,  $V_{-}$  Figure 26 shows the device layout.

## 11.2 Layout Example



Figure 26. Recommended Layout: DEC Package

Product Folder Links: TMP61



# 12 Device and Documentation Support

### 12.1 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

### 12.2 Support Resources

TI E2E™ support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 12.3 Trademarks

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

# 12.4 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 12.5 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

# 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Product Folder Links: TMP61

Copyright © 2018–2020, Texas Instruments Incorporated





6-Feb-2020

#### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package<br>Drawing |   | Package<br>Qty | Eco Plan                   | Lead/Ball Finish (6) | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|---|----------------|----------------------------|----------------------|---------------------|--------------|-------------------------|---------|
| TMP6131DECR      | ACTIVE | X1SON        | DEC                | 2 | 10000          | Green (RoHS<br>& no Sb/Br) | NIPDAU               | Level-1-260C-UNLIM  | -40 to 125   | EL                      | Samples |
| TMP6131DECT      | ACTIVE | X1SON        | DEC                | 2 | 250            | Green (RoHS<br>& no Sb/Br) | NIPDAU               | Level-1-260C-UNLIM  | -40 to 125   | EL                      | Samples |
| TMP6131DYAR      | ACTIVE | SOT-5X3      | DYA                | 2 | 3000           | Green (RoHS<br>& no Sb/Br) | SN                   | Level-3-260C-168 HR | -40 to 125   | 1GK                     | Samples |
| TMP6131DYAT      | ACTIVE | SOT-5X3      | DYA                | 2 | 250            | Green (RoHS<br>& no Sb/Br) | SN                   | Level-3-260C-168 HR | -40 to 125   | 1GK                     | Samples |
| TMP6131LPGM      | ACTIVE | TO-92        | LPG                | 2 | 3000           | Green (RoHS<br>& no Sb/Br) | SN                   | N / A for Pkg Type  | -40 to 150   | TMP61                   | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.



# PACKAGE OPTION ADDENDUM

6-Feb-2020

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF TMP61:

Automotive: TMP61-Q1

NOTE: Qualified Version Definitions:

• Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 30-Jan-2020

# TAPE AND REEL INFORMATION





| A0 | <u> </u>                                                  |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device      | Package<br>Type | Package<br>Drawing |   | SPQ   | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------|-----------------|--------------------|---|-------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TMP6131DECR | X1SON           | DEC                | 2 | 10000 | 178.0                    | 8.4                      | 0.7        | 1.15       | 0.47       | 2.0        | 8.0       | Q1               |
| TMP6131DECT | X1SON           | DEC                | 2 | 250   | 178.0                    | 8.4                      | 0.7        | 1.15       | 0.47       | 2.0        | 8.0       | Q1               |

www.ti.com 30-Jan-2020



#### \*All dimensions are nominal

| Device      | Package Type | Package Drawing | Pins | SPQ   | Length (mm) | Width (mm) | Height (mm) |  |
|-------------|--------------|-----------------|------|-------|-------------|------------|-------------|--|
| TMP6131DECR | X1SON        | DEC             | 2    | 10000 | 205.0       | 200.0      | 33.0        |  |
| TMP6131DECT | X1SON        | DEC             | 2    | 250   | 205.0       | 200.0      | 33.0        |  |



PLASTIC SMALL OUTLINE



## NOTES:

- All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
   This drawing is subject to change without notice.
   This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.



PLASTIC SMALL OUTLINE



NOTES: (continued)

- 4. Publication IPC-7351 may have alternate designs.
- 5. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



PLASTIC SMALL OUTLINE



NOTES: (continued)

- 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 7. Board assembly site may have different recommendations for stencil design.





PLASTIC SMALL OUTLINE - NO LEAD



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M
- per ASME Y14.5M
  2. This drawing is subject to change without notice.



PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

- 3. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).4. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

5. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.





TO-92



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M
- per ASME Y14.5M.
  2. This drawing is subject to change without notice.



TO-92



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

Tl's products are provided subject to Tl's Terms of Sale (<a href="www.ti.com/legal/termsofsale.html">www.ti.com/legal/termsofsale.html</a>) or other applicable terms available either on ti.com or provided in conjunction with such Tl products. Tl's provision of these resources does not expand or otherwise alter Tl's applicable warranties or warranty disclaimers for Tl products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated