### CMOS 4-BIT MICROCONTROLLER

## TMP47C231AN

The 47C231A is the high speed and high performance 4-bit single chip microcomputer based on the TLCS-47 CMOS series, remote control signal preprocessor, A/D converter input for AFC signal or key input, 6-bit D/A converter (Pulse Width Modulation) output, and 8-bit serial interface on a chip. The 47C231A is suitable for application to the digital tuning systems for TV and VCR set.

| F  | PART No.  | ROM          | RAM         | PACKAGE | PIGGYBACK (adapter socket) |
|----|-----------|--------------|-------------|---------|----------------------------|
| тм | P47C231AN | 2048 x 8-bit | 128 x 4-bit | SDIP30  | TMP47C931AE (BM1103)       |

#### FEATURES



### PIN ASSIGNMENT (TOP VIEW)



**BLOCK DIAGRAM** 



### **PIN FUNCTION**

| PIN NAME                   | Input/Output   | FUNC                                                                                                                         | TIONS                                  |
|----------------------------|----------------|------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|
| CIN3 - CINO                | Input          | 4-bit A/D converter (comparator) input por                                                                                   | t                                      |
| R53 - R50<br><br>R63 - R60 | - 1/0          | 4-bit I/O port with latch.<br>When using as input port, the latch must b<br>8-bit data are output by the 5-bit to 8-bit d    |                                        |
| R73 (PŴM)                  | I/O (Output)   | 4-bit I/O port with latch.                                                                                                   | 6-bit D/A converter output             |
| R72, R71                   | 1/0            | When used as input port, pulse width modulation output pin, comparator input                                                 | ·····                                  |
| R70 (CIN4)                 | Output (Input) | pin, the latch must be set to "1".                                                                                           | 4-bit A/D_converter (comparator) input |
| R83 (T1)                   |                | When used as input port, external                                                                                            | Timer/Couneter 1 external input        |
| R82 (İNT1)                 | I/O (Input)    | When used as input port, external Ei   interrupt input pin, or Timer/Counter    external input pin, the latch must be set Ti | External interrupt 1 input             |
| R81 (T2)                   | 1/0 (11/p0()   |                                                                                                                              | Timer/Counter 2 external input         |
| R80 (INT2)                 |                | to "1".                                                                                                                      | External interrupt 2 input             |
| R92 (SČK)                  | 1/0 (1/0)      | 3-bit I/O port with latch.                                                                                                   | Serial clock I/O                       |
| R91 (SO)                   | I/O (Output)   |                                                                                                                              | Serial data output                     |
| R90 (SI)                   | i/O (Input)    | latch must be set to "1".                                                                                                    | Serial data input                      |
| XIN                        | Input          | Resonator connecting pin.                                                                                                    |                                        |
| XOUT                       | Output         | For inputting external clock, XIN is used and                                                                                | 1 XOUT is opened.                      |
| RESET                      | Input          | Reset signal input                                                                                                           |                                        |
| HOLD (KEÖ)                 | Input (input)  | Hold request/release signal input                                                                                            | Sense input                            |
| TEST                       | Input          | Test pin for out-going test. Be opened or fi                                                                                 | xed to low level.                      |
| VDD                        | Power Supply   | + 5V                                                                                                                         |                                        |
| VSS                        | Fowersupply    | OV (GND)                                                                                                                     |                                        |

#### OPERATIONAL DESCRIPTION

Concerning the 47C231A, the hardware configuration and operation are described. As the description include mainly differences from the 47C200A, refer to the technical data sheets for the 47C200A when checking the CMOS 4-bit single chip microcontroller.

#### 1. SYSTEM CONFIGURATION

- (1) I/O ports
- (2) A / D converter (comparator) input
- (3) D / A converter (pulse width modulation) output
- (4) Remote control pre-decording circuit
- (5) Serial interface

#### 2. PERIPHERAL HARDWARE FUNCTION

#### 2.1 I/O ports

The 47C 231A has 7 ports (24 pins) each as follows :

| ① CIN      | ; 4-bit comparator input                                                            |
|------------|-------------------------------------------------------------------------------------|
| (2) R5, R6 | ; 4-bit input/output                                                                |
| (Ŝ) R7     | ; 4-bit input/output (Shared by comparator input and pulse width modulation output) |
| (4) R8     | ; 4-bit input/output (Shared by external interrupt input and<br>Timer/Counterinput) |
| (5) R9     | ; 3-bit input/output (Shared by serial port)                                        |
| (6) KE     | ; 1-bit sense input (Shared by hold request /release signal input)                  |

This section describes ports of  $(\hat{0})$ ,  $(\hat{2})$  and  $(\hat{3})$ , which are changed from the 47C200A. The 47C231A has no K0, P1 and P2.

Table 2-1. lists the port address assigments and the I/O instructions that can access the ports.

(1) Ports R5 (R53-R50), R6 (R63-R60)

The 4-bit I/O ports with a latch. When used as an input port, the latch should be set to "1". These 2 ports can be accessed separately at port address OP05/IP05. Additionally, 8-bit data can be set to these ports by using the 5-bit to 8-bit data conversion instruction [OUTB @HL]. The latch is initialized to "1" during reset.



Figure 2-1. Ports R5 and R6

(2) Ports CIN (CIN3-CIN0), R7 (R73-R70)

The CIN ports and R70 pin is 4-bit A/D converter (Comparator) input. The R73 pin shared by pulse width modulatoin output. The R71, R72 pin is I/O pin as usual. When used as an input port, the latch should be set to "1". The latch is initialized to "1" during reset.

| Port             | α.                            | Port                                                                                             |                                                    |                        | Input/0    | Input/Output instruction | ction                  |                         |                            |
|------------------|-------------------------------|--------------------------------------------------------------------------------------------------|----------------------------------------------------|------------------------|------------|--------------------------|------------------------|-------------------------|----------------------------|
| Address<br>()    | (•••(I) Indul                 | Output (OP)                                                                                      | IN <sup>3</sup> 6 p. A<br>IN <sup>3</sup> 6 p. @HL | ОՍТ А,%р<br>ОՍТ @НL,%р | OUT #k, %p | OUTB @HL                 | SET %p, b<br>CLR %p, b | TEST %p,b<br>TESTP %p,b | SET @L<br>CLR @L<br>TEST@L |
| 900 <sup>H</sup> | CIN port                      |                                                                                                  | L)                                                 |                        | 1          |                          | 1                      | С                       | i                          |
| 10               |                               |                                                                                                  | I                                                  | ł                      | I          | ş                        | I                      | )                       | 1                          |
| 02               |                               |                                                                                                  | ł                                                  | ı                      | I          | I                        | 1                      | 1                       | <br>I                      |
| 03               |                               |                                                                                                  | 1                                                  | I                      | I          | I                        | 1                      |                         |                            |
| 04               |                               | ļ                                                                                                | 1                                                  | ı                      | I          |                          |                        | 1                       | 1                          |
| 05               | R5 input port                 | R5 output nort                                                                                   | (                                                  | (                      |            | • (                      |                        | ı (                     | 1 (                        |
| 06               | R6 input port                 | R6 output nort                                                                                   | )(                                                 | ) (                    | )(         | (Note 2)                 |                        | 00                      | )(                         |
| 07               | R7 input port                 | R7 output port                                                                                   | )(                                                 | )(                     | )(         | )                        | -                      | )(                      | )(                         |
| 08               | R8 input port                 | R8 output port                                                                                   | )(                                                 | )(                     | )(         | I                        | )(                     | )(                      | 0                          |
| 60               | R9 input port                 | R9 output port                                                                                   | )(                                                 | ) (                    | )(         | I                        | )(                     | )(                      | 1                          |
| ¥0               | Remote control count register | Remote control offset register                                                                   | )(                                                 | )(                     | )(         | I                        | )                      | )                       | ,                          |
| 08               |                               |                                                                                                  | ) 1                                                | )                      | )          | 1                        | 1                      | 1                       | 1                          |
| 0                |                               |                                                                                                  | 1                                                  | I                      | ţ          | )                        | I                      | 1                       | <br>I                      |
| 00               |                               |                                                                                                  |                                                    | .                      |            | I                        | I                      | 1                       | •                          |
| 0E               | SIO Hold status               |                                                                                                  | C.                                                 |                        | l          | 1                        | I                      | - (                     | I                          |
| 0F               | Serial receive buffer         | Serial transmit buffer                                                                           | ) (                                                | С                      | • C        | 1 1                      | ł                      | )                       | 1                          |
| 10 <sub>H</sub>  | Undefined                     | Hold operating mode control                                                                      | ) 1                                                | C                      |            |                          |                        |                         | 1                          |
|                  | Undefined                     |                                                                                                  | I                                                  | )                      | i I        | 1                        | I                      | 1                       | I                          |
| 12               | Undefined                     | Comparator input control                                                                         | ı                                                  | С                      |            |                          | 1                      | ı                       | 1                          |
| Ω                | Undefined                     | -                                                                                                |                                                    | ) 1                    | I          |                          |                        | 1 1                     | 1                          |
| 14               | Undefined                     | Remote control single                                                                            |                                                    | (                      |            |                          |                        |                         |                            |
|                  |                               | preprocess or control                                                                            | 1                                                  | )                      | ı          | I                        | 1                      | ł                       | i                          |
| 15               | Undefined                     |                                                                                                  | 1                                                  | 1                      | I          | ,                        | 1                      | 1                       | 1                          |
| 16               | Undefined                     |                                                                                                  | ı                                                  | 1                      | 1          | J                        | I                      |                         |                            |
| 17               | Undefined                     | PWM buffer selector                                                                              | 1                                                  | 0                      | 1          | I                        | 1                      | 1                       | 1                          |
| 18               | Undefined                     | PWM data transfer buffer                                                                         | ı                                                  | C                      | I          | I                        | 1                      | 1                       |                            |
| 19               | Undefined                     | Interval Timer interrupt control                                                                 | I                                                  | C                      | 1          | 1                        | 1                      | 1                       | -                          |
| 14               | Undefined                     |                                                                                                  | 1                                                  |                        | I          | ł                        | I                      |                         |                            |
| 18               | Undefined                     |                                                                                                  | •                                                  | 1                      | I          | 1                        |                        |                         | 1                          |
| 10               | Undefined                     | Timer/Counter 1 control                                                                          | 1                                                  | С                      | 1          | I                        | 1                      |                         |                            |
| 01               | Undefined                     | Timer/Counter 2 control                                                                          | ı                                                  | )(`                    | ł          | I                        | I                      | 1                       |                            |
| 1E               | Undefined                     | SIO control 1                                                                                    | ,                                                  | • ( )                  | I          | 1                        | i                      |                         |                            |
| -<br>-<br>-      | Undefined                     | SIO control 2                                                                                    | 1                                                  | ) (                    | I          |                          | I                      | 1                       | I                          |
|                  |                               | 4                                                                                                |                                                    | )                      | 1          | ,                        | -                      | 1                       | T                          |
| Note 1.          |                               | te. Unavailable for the user programs                                                            | ns.                                                |                        |            |                          |                        |                         |                            |
| NOLE Z.          |                               | i ne 5-bit to 8-bit data conversion instruction [OUTB @HL], automatic access to ports R5 and R6. | iatic access to p                                  | orts R5 and R6.        |            |                          |                        |                         |                            |

TMP47C231A/931A

Table 2-1. Port Address Assignments and Available I/O Instructions

010290

### 2.2 4-bit A/D converter (Comparator) input

The comparator input is analog input to discriminate key input or AFC (Auto Frequency Control) signal. It's composed of 4-bit D/A converter, comparator and control circuit. Analog input level (CIN0-CIN3) can be detected as 16-stage by setting reference voltage.

The comparator input can also be used as K0 port (digital input).

### 2.2.1 Circuit configuration of Comparator input



Figure 2-2. Comparator input circuit

### 2.2.2 Control of comparator input

Reference voltage (V<sub>REF</sub>) is set by command register (port address OP12), and it is determined by the following form.

 $V_{REF} = V_{DD} \times (n + 1) / 16 [V]$  (n = 0 to 15)

After initialization sequence, 5-channel comparator inputs continue comparison operation successively.

Since 2-instruction cycles are required to complete comparison of 1channel, it is necessary to wait for 10-instruction cycles after setting a reference voltage to read data form the comparator.

When analog input voltage is higher than reference voltage, comparator data latch is set to "1".

At the initialization sequence, OP12 is set to "0".

| LD  | A,#0111B ; | Setting a reference voltage |
|-----|------------|-----------------------------|
| OUT | A,%0P12    |                             |
| IŅ  |            | reading a refernce effect   |
|     |            | 10 instruction cycles       |
|     |            |                             |

|                  | OP | 12 |   | \/               |
|------------------|----|----|---|------------------|
| 3                | 2  | 1  | 0 | V <sub>REF</sub> |
| 0                | 0  | 0  | 0 | 0.31             |
|                  | 0  | 0  | 1 | 0.62             |
| 0                | 0  | 1  | 0 | 0.94             |
| 0                | 0  | 1  | 1 | 1.25             |
| 0<br>0<br>0<br>0 | 1  | 0  | 0 | 1.56             |
| 0                | 1  | 0  | 1 | 1.87             |
| 0                | 1  | 1  | 0 | 2.19             |
| 0                | 1  | 1  | 1 | 2.50             |
| 1                | 0  | 0  | 0 | 2.81             |
| 1                | 0  | 0  | 1 | 3.12             |
| 1                | 0  | 1  | 0 | 3.44             |
| 1                | 0  | 1  | 1 | 3.75             |
| 1                | 1  | 0  | 0 | 4.06             |
| 1                | 1  | 0  | 1 | 4.37             |
| 1                | 1  | 1  | 0 | 4 69             |
| 1                | 1  | 1  | 1 | 5.00             |

Table 2-2. Reference Voltage at  $V_{DD} = 5V$ 

### 2.3 D/A converter (PWM) output

The 47C231A have one channels of built-in pulse width modulation (PWM) outputs. D/A converter output can easily be obtained by connecting an external low pass filter. PWM outputs data are multiplex to the R73 pin. It is R73 pin common to PWM output and R73 output. The R73 output latch should be set to "1" when PWM is used as an output port. PWM output is controlled by the buffer selector (OP17) and the data transfer buffer (OP18).

### 2.3.1 Configuration of circuit

Configuration of pulse width modulation circuit shown is Figure 2-3.



Figure 2-3. PWM output circuit

### 2.3.2 Output waveform of PWM circuit

It is a PWM output controled by 6 bits data. The period of them is  $T_N = 29$ /fc or 128µs at 4 MHz clock. The 6 bits of transfer PWM data latch are used to control the pulse width of the pulse output with the period of  $T_N$ .

When the 6 bits data are decimal n (0 < n < 63), the low level pulse width becomes n x to (to =  $2^3/fc$ )



### 2.3.3 Control of PWM output circuit

PWM data are loaded to the data transfer buffers (the lower 2 bits of OP17 and OP18). By loading to SPWM (bit 3 of OP18), these PWM data can be transferred to the PWM data latch for switching to PWM output.

SPWM is automatically cleared when the data are transferred. A maximum of 29/fc [sec] is required from SPWM loading to PWM output. The PWM data latch holds these data until another transfer request is received.

Also, the OP17, OP18 and the PWM data latch are cleared to "0" during reset and hold (PWM output is "H" level).





Figure 2-5. Command Register

Example: Sets the PWM data latch (OP17←RAM [10<sub>H</sub>, 11<sub>H</sub>])

| LD  | HL, #10H   | ; | OP17 - RAM [10 <sub>H</sub> ] (Sets lower 4-bit data of PWM data) |
|-----|------------|---|-------------------------------------------------------------------|
| OUT | @HL, %OP17 |   |                                                                   |
| INC | L          |   |                                                                   |
| LD  | A, @HL     |   |                                                                   |
| OR  | A, #1000B  | ; | SPWM←1                                                            |
| OUT | A, %OP18   | ; | OP18←Acc (Sets upper 2-bit data of PWM data)                      |

#### 2.4 Remote Control Pre-processor

The remote control pre-processor counts the edge-to-edge time of the input pulse and generates an interrupt request each time that the switching edge of an input pulse is detected. Remote control signal waveform which has been rectified by the receiver is inputed to the R80 (INT2) pin.



#### 2.4.1 Circuit Configuration



### 2.4.2 Control of Remote Control Pre-processor

The remote control pre-processor is controlled by the command register (OPOE). Also, external interrupt 2 is used to interrupt source. At reset, INT2 is selected, so a remote control discrimination (REMO-CON) interrupt is selected by command. Interrupt enable master F/F (EIF) and interrupt enable register (EIR) are used to enable/disable remote control discrimination interrupt. The interrupt priority is the same as for external interrupt 2.



Figure 2-7. Command Register

#### (1) 8-bit preset counter

This is a binary counter which counts the time from edge to next edge. A value of offset value register (OP0A) are loaded to the lower 4 bits and the value of the upper 4 bits are stored to the count value register (IP0A).

Offset value is loaded in the following cases :

- ① When ELD (bit 0 of the OP14) is set to "1".
- (2) When there is an overflow of the lower 4 bits.
- (3) When an edge is detected.

Count value is stored in the following cases :

- ① When the upper 4 bits are all "1".
- $\langle 2 \rangle$  When an edge is detected.
- (2) Reference time and detection time

The reference time must be created before measuring the pulse width of the remote control signal waveform. Reference time is set the value shown in Table 2-3 by the count cycle of the preset counter selected with the OP14 and the offset value set to the OP0A. Therefore, the product of the reference time and the count value read from the IP0A becomes the detection time. However, the worst error of the detection time is equivalent to reference time.

| Count clock cycle | Offset value (HEX) | Reference time (n = 0 - 15)                        |
|-------------------|--------------------|----------------------------------------------------|
| 27/fc [sec]       | 0 to F             | (2 <sup>11</sup> – n × 2 <sup>7</sup> ) / fc [sec] |
| 28/fc [sec]       | 0 to F             | (2 <sup>12</sup> – n × 2 <sup>8</sup> ) / fc [sec] |

Table 2-3. Set value of reference time

(3) Remote control pre-processing operation

First, set the offset value for creating the reference time to the OPOA. The offset value is loaded to the lower 4 bits of preset counter by setting ELD to "1". ERM can also be set to "1" at the same time. Setting ERM starts counting. ELD is cleared after loading but it is automatically loaded during the count by an overflow of the lower 4 bits.

After storing the count value in the IPOA by detecting the switching edge (leading/trailing) of the input pulse, the preset counter again loads the offset value to the lower 4 bits, clears to "0" the upper 4 bits and restarts counting. An interrupt request is genarated at this time. Therefore, read the count value in the interrupt service routine. The next interrupt is disabled until the stored count value is read. Switching edges can select in one by one using EDGE.

If the upper 4 bits of counter becomes " $1111_B$ " before the next edge is accepted, it is judged to be an overflow and the interrupt is generated. In this case, IPOA is set to "F<sub>H</sub>" and it can be identified to be the overflow interruption. The input pulse width of both "H" and "L" levels must be more than 192/fc [sec]. If any shorter pulse than 192/fc [sec] may be expected, put the dummy instruction [IN %IPOA, A] reading out from count value register in the main routine.

Even if ERM is "0", when an INT2 interrupt sourse is enabled (determined by EIF,EIR), an interrupt request is generated by a falling edge of input pulse. Figure 2-8 shows the operation timing.

|           | to R/<br>puls<br>puls | core a count value<br>AM [10 <sub>H</sub> ] that<br>e width of input<br>e is measured. |   | ← Puise → width                                       |
|-----------|-----------------------|----------------------------------------------------------------------------------------|---|-------------------------------------------------------|
| Main rou  |                       |                                                                                        |   |                                                       |
|           | OUT                   | #5, %OPOA                                                                              |   | Offset value register set to "5".                     |
|           | LD                    | A, 1111B                                                                               | i | Interrupt enable with setting count cycle to 32 µsec, |
|           | OUT                   | A, %OP14                                                                               |   | leading edge detection mode.                          |
|           | CLR                   | 0, 0                                                                                   |   | Clear to RAM $[00_H]_0$ as interrupt status flog.     |
|           | LD                    | A, #0001B                                                                              | ; | Interrupt enable                                      |
|           | ХСН                   | A, EIR                                                                                 |   |                                                       |
|           | EICLR                 | IL, #111110B                                                                           |   |                                                       |
|           | ÷                     |                                                                                        |   |                                                       |
| INT2 serv | vice routine          |                                                                                        |   |                                                       |
|           | TEST                  | 0.0                                                                                    | ; | Skip, if interrupt status flag is "0".                |
|           | В                     | STO                                                                                    |   |                                                       |
|           | LD                    | HL, #10H                                                                               | ; | HL ← 10 <sub>H</sub>                                  |
|           | IN                    | %IPOA, @HL                                                                             | ; | RAM [10 <sub>H</sub> ] ← Count value                  |
|           | CLR                   | 0, 0                                                                                   | ; | Clearing interrupt status flag.                       |
|           | LD                    | A, 1110B                                                                               |   |                                                       |
|           | OUT                   | A, %OP14                                                                               | ; | Set to leading edge detection mode.                   |
|           | В                     | SEND                                                                                   |   |                                                       |
| ST0:      | SET                   | 0, 0                                                                                   | ; | Setting interrupt status flag.                        |
|           | LD                    | A, 1010B                                                                               |   |                                                       |
|           | OUT                   | A, %OP14                                                                               | ; | Set to trailing edge detection mode.                  |
|           | IN                    | %IPOA, A                                                                               | ; | Dummy                                                 |
| SEND:     |                       |                                                                                        |   |                                                       |

Calculation of pulse width with the avobe program when the count value stored to the RAM [10<sub>H</sub>] is "9". When the clock frequency is 32µs (fc = 4.19MHz) and the offset value is "5", the reference time will be as follows :

$$(2^{11} - 5 \times 2^4) / \text{fc} = 336 [\mu s]$$

Thus, the detection time (pulse width) will be  $336 \times 9 \approx 3.02$ [ms] (including an error of  $336 \mu s$  max.)





### 2.5 Serial Interface (SIO)

The 47C231A contains a serial interface with an 8-bit buffer. The serial interface is connected to the exterenal device via 3 pins (the serial port): R92 ( $\overline{SCK}$ ), R91 (SO), and R90 (SI). The serial port is shared by port R9. For the serial port, the output latch of port R9 must be set to "1". In the transmit mode, R90 pin provides the I/O port; in the receive mode, R91 pin provides the I/O port.

### 2.5.1 Configuration of Serial Interface

Figure 2-9 shows configuration of serial interface.



Figure 2-9. Configuration of Serial Interface

### 2.5.2 Control of Serial Interface

The serial interface is controlled by command registers (OP1E, OP1F). The operating states of the serial interface can monitor by the status register (IP0E).

The command register 1 is initialized to "1" and the command register 2 is initialized to "0" during reset.



Serial interface control command register 1 (Port address OP1E)







Serial Interface Status Register (port address IPOE)



Figure 2-11. Serial Interface Status Register

(1) Serial clock

For the serial clock, one of the following can be selected according to the contents of the command register:

a. Clock source selection

1 Internal clock

The serial clock frequency is selected by command register. The serial clock is output on the  $\overline{SCK}$  pin. This device provides the wait function in which the shift is not occurred until these processings are completed.

The highest transfer rate based on the internal clock is 62500 bits/second (at fc = 4 MHz). 2 External clock

The signal obtained by the clock supplied to the  $\overline{SCK}$  pin from the outside is used for the serial clock. In this case, the output latch of R92 ( $\overline{SCK}$ ) must be set to "1" beforehand. For the shift operation to be performed correctly, each of the serial clock's high and low levels needs 2 instruction cycles or more to be completed.

#### b.Shift edge selection

① Leading edge

Date is shifted at the leading edge (the falling edge of SCK pin input) of the serial clock. (2) Trailing edge

Data is shifted at the trailing edge (the rising edge of SCK pin input) of the serial clock. However, in the transmit mode, the trailing-edge shift is not supported.

### (2) Transfer bit number

SBIT (bit 2 of the command register 1) can select 4-bit/8-bit serial transfer.

a. 4-bit serial transfer

In this mode, transmission/reception is performed on 4-bit basis. ISIO interrupt is generated every 4-bit transfer. Transmit/receive data is written/read by accessing the buffer register (OPOF/IPOF).

b.8-bit serial transfer

In this mode, transmission/reception is performed on 8-bit basis. ISIO interrupt is generated every 8-bit transfer.

Transmit/receive data is written/read by accessing the buffer register (OPOF/IPOF) twice. At the first access after setting transfer mode or generating the interrupt request, the write/read operation of lower 4-bit is performed to from the buffer register. At the second access, that of upper 4-bit is performed.

(3) Transfer modes

Selection between the transmit mode, the receive mode and the transmit/receive mode is performed by RM (bit 2 of the command register).

This section describes about the 8-bit transfer mode.

#### a. 8-bit transmit mode

The transmit mode is set to the command register then writes the first transmit data (4 bits or 8 bits) to the buffer register (OPOF). If the transmit mode is not set, the data is not written to the buffer register.

In the 8-bit transfer mode, the 8-bit data is written by accessing the buffer register (OPOF) twice. The transmit data is written after the 8-bit transfer mode is set or an interrupt request occurs: the lower 4 bits are written by the first access and the upper 4 bits by the next access.

Then, setting ESIO to "1" starts transmission. The transmit data is output to the SO pin in synchronization with the serial clock from the LSB side sequentially. When the LSB is output, the transmit data is moved from the buffer register to the shift register. When the buffer register becomes empty, the buffer empty interrupt (ISIO) to request for the next transmit data is generated. In the interrupt service program, when the next transmit data is written to the buffer register, the interrupt request is reset.

In the operation based on the internal clock, if no more data is set after the transmission of the 8-bit data, the serial clock is stopped and the wait state sets in. In the operation based on the external clock, the data must be set in the buffer register by the time the next data shift operation starts.

Therefore, the transfer rate is determined by the maximum delay time between the occurrence of the interrupt request and the writing of data to the buffer register by the interrupt serviced program.

To end transmission, ESIO is cleared to "0" instead of writing the next transmit data by the buffer empty interrupt service program. When ESIO is cleared, transmission stops upon termination of the currently shifted-out data.

The transmission end can be known by the SIOF state (SIOF goes "0" upon transmission end). In the operation based on the external clock, ESIO must be cleared to "0" before the next data is shifted out. If ESIO is not cleared before, the transmission stops upon sending the next 8-bit data (dummy).



Figure 2-12. 8-bit transmit mode

#### b. 8-bit simultaneous transmit/receive mode

After the command register is set to the simultaneous transmit/receive mode, the first data to be transmited written to the buffer register. After that, simultaneous transmit/receive mode is enabled by setting ESIO to "1". The data being transmitted are output from the SO pin on the leading edge of the serial clock and the data being received are input at the SI pin on the trailing edge. The 8-bit data received are transferred from the shift register to the buffer register (IPOF) and an ISIO (buffer full) interrupt is generated requesting readout of the data. The interrupt service program reads the data from the buffer register and then writes data to be transmitted. The lower 4-bits are accessed the first time the buffer register is read/written after an interrupt request is generated or the transmit/receive mode is set; the next time the buffer register is read or written, the upper 4-bits are accessed.

In the operation based on the internal clock, SIO becomes the wait state until the received data are read out and the next data to be transmitted are written.

In the operation based on the external clock, the shift operation is synchronized with the external clock; therefore, it is necessary to read the data received and to write data to be sent next before starting the next shift operation.

The maximum transfer rate using an external clock is determined by the maximum delay time between the generation of the interrupt request and the writing of the data to be transmitted after the reading of the received data.

Also, the buffer register is used for both transmission and reception; therefore, the data being transmitted must be written after reading 8-bits of received data.

This operation is ended by clearing ESIO to "0". When ESIO is cleared, this operation is ended after transfer of the current 8-bits of data to the buffer register is completed. Programs can confirm that the operation has been completed by sensing SIOF (bit 3 of the status register) because SIOF is cleared to "0" when the operation is completed.

Example : 8-bit simultaneous transmit/receive mode set up (on the external clock)

| LD  | A, #0100B  | ; OP1E←0100 <sub>B</sub>                                                                           |
|-----|------------|----------------------------------------------------------------------------------------------------|
| OUT | A, %OP1E   | (Sets the 8-bit transmit/receive and serial clock frequency)                                       |
| LD  | A, #0111B  | ; OP1F←01 <sub>★</sub> 1 <sub>B</sub> (Sets the transmit/receive mode of external clock operation) |
| OUT | A, %OP1F   |                                                                                                    |
| LD  | HL, #SODAT | ; OPOF←RAM [HL] (Writes lower 4-bit data to be transmitted)                                        |
| OUT | @HL, %OPOF |                                                                                                    |
| INC | L          | ; OPOF←RAM [HL] (Writes Upper 4-bit data to be transmitted)                                        |
| OUT | @HL, %OPOF |                                                                                                    |
| LD  | A, #1111B  | ; ESIO $\leftarrow$ 1 (Instructs serial transfer start)                                            |
| OUT | A, %OP1F   |                                                                                                    |



(b) External-clock-based operation

Figure 2-13. 8-bit Transmit / Receive Mode

(3) Stopping serial transfer

A serial transfer operation can be stopped forcibly.

It is stopped by setting INH (bit 3 of command register 1) to "1", clearing the shift counter and ESIO. When the serial transfer is over, INH is automatically cleared to "0" with no other bits of command register affected.

In the transmit mode of this case, SO output is initialized to "H" level whereas the shift register is not cleared. Therefore, after the resumption of transmit, SO holds the data just before forcible stop via the shift register until the 1st shift data comes to SO.

### ELECTRICAL CHARACTERISTICS

ABSOLUTE MAXIMUM RATINGS

 $(V_{SS} = 0V)$ 

| PARAMETER                                   | SYMBOL            | PINS                                            | RATING                         | UNIT |
|---------------------------------------------|-------------------|-------------------------------------------------|--------------------------------|------|
| Supply Voltage                              | VDD               |                                                 | – 0.3 to 7                     | v    |
| Input Voltage                               | ViN               |                                                 | - 0.3 to V <sub>DD</sub> + 0.3 | v    |
|                                             | V <sub>OUT1</sub> | Except sink open drain pin, but include R70 pin | -0.3 to V <sub>DD</sub> + 0.3  |      |
| Output Voltage                              | V <sub>OUT2</sub> | Sink open drain pin except R70 pin              | – 0.3 to 10                    |      |
|                                             | Ιουτι             | Ports R5, R6                                    | 30                             | mA   |
| Outpur Current (Per 1 pin)                  | Ιουτε             | Ports R7, R8, R9                                | 3.2                            |      |
| Output Current (Total)                      | Σlouri            | Ports R5, R6                                    | 120                            | mA   |
| Power Dissipation [T <sub>opr</sub> = 70°C] | PD                |                                                 | 600                            | mW   |
| Soldering Temperature (time)                | T <sub>sld</sub>  |                                                 | 260 (10sec)                    | °C   |
| Storage Temperature                         | T <sub>stg</sub>  |                                                 | – 55 to 125                    | °C   |
| Operating Temperature                       | T <sub>opr</sub>  |                                                 | - 30 to 70                     | °C   |

### RECOMMENDED OPERATING CONDITIONS

 $(V_{SS} = 0V, T_{opr} = -30 \text{ to } 70^{\circ}\text{C})$ 

| PARAMETER          | SYMBOL           | PINS                    | CONDITION                | Min.                   | Max.                  | UNIT |
|--------------------|------------------|-------------------------|--------------------------|------------------------|-----------------------|------|
|                    |                  |                         | in the Normal mode       | 4.5                    | 6.0                   | v    |
| Supply Voltage     | V <sub>DD</sub>  |                         | in the HOLD mode         | 2.0                    | 0.0                   |      |
|                    | V <sub>iH1</sub> | Except Hysteresis Input |                          | V <sub>DD</sub> × 0.7  |                       |      |
| Input High Voltage | ViH2             | Hysteresis Input        |                          | V <sub>DD</sub> x 0.75 | VDD                   | V    |
|                    | V <sub>IH3</sub> |                         | V <sub>DD</sub> <4.5V    | V <sub>DD</sub> × 0.9  |                       |      |
|                    | V <sub>IL1</sub> | Except Hysteresis Input |                          | 0                      | V <sub>DD</sub> × 0.3 | v    |
| Input Low Voltage  | V <sub>IL2</sub> | Hysteresis Input        | - V <sub>DD</sub> ≧ 4.5V |                        | $V_{DD} \times 0.25$  |      |
|                    | ViL3             |                         | V <sub>DD</sub> <4.5∨    |                        | V <sub>DD</sub> × 0.1 |      |
| Clock Frequency    | fc               |                         |                          | 0.4                    | 4.2                   | MHz  |

Note . Input Voltage  $V_{IH3}$ ,  $V_{IL3}$  : In the HOLD mode.

| PARAMETER                              | SYMBOL           | PINS                               | CONDITIONS                                           | Min. | Тур. | Max. | UNIT |
|----------------------------------------|------------------|------------------------------------|------------------------------------------------------|------|------|------|------|
| Hysteresis Voltage                     | V <sub>HS</sub>  | Hysteresis Input                   |                                                      | -    | 0.7  | -    | v    |
| Input Current                          | lina             | Port CIN, TEST,<br>RESET, HOLD     | V <sub>DD</sub> = 5.5V,<br>V <sub>IN</sub> = 5.5V/0V | -    | -    | ± 2  | μА   |
|                                        | I <sub>IN2</sub> | Port R (open drain)                | - VIN - 3.3V70V                                      |      |      |      |      |
| Input Low Current                      | h                | Port R (push-pull)                 | V <sub>DD</sub> = 5.5V, V <sub>IN</sub> = 0.4V       | -    | -    | - 2  | mA   |
| Input Resistance                       | R <sub>IN1</sub> | Port CIN with pull up/pull down    |                                                      | 30   | 70   | 150  |      |
| input resistance                       | R <sub>IN2</sub> | RESET                              |                                                      | 100  | 220  | 450  | KΩ   |
| Output Leakage<br>Current              | lιo              | Port R (open drain)                | V <sub>DD</sub> = 5.5V, V <sub>OUT</sub> = 5.5V      | -    | -    | 2    | μΑ   |
| Output High Voltage                    | V <sub>OH</sub>  | Port R (push-pull)                 | $V_{DD} = 4.5V, I_{OH} = -200\mu A$                  | 2.4  | -    | -    | v    |
| Output Low Voltage                     | V <sub>OLZ</sub> | XOUT, Port R (except ports RS, R6) | V <sub>DD</sub> = 4.5V, I <sub>OL</sub> = 1.6mA      | -    | -    | 0.4  | V    |
| Output Low Current                     | IOLI             | Ports R5, R6                       | V <sub>DD</sub> = 4.5V, V <sub>OL</sub> = 1.0V       | -    | 20   | -    | mA   |
| Supply Current<br>(in the Normal mode) | IDD              |                                    | VDD = 5.5V, fc ≃ 4MHz                                | -    | 3    | 6    | mA   |
| Supply Current<br>(in the HOLD mode)   | 1001             |                                    | V <sub>DD</sub> = 5.5V                               | -    | 0.5  | 10   | μΑ   |

D.C. CHARACTERISTICS  $(V_{SS} = 0V, T_{opr} = -30 \text{ to } 70^{\circ}\text{C})$ 

Note 1. Typ. values show those at  $T_{opr} = 25^{\circ}C$ ,  $V_{DD} = 5V$ .

Note 2. Input Current  $I_{IN1}$ : The current through resistor is not included, when the pullup/pull-down resistor is contained.

Note 3. Supply Current :  $V_{IN} = 5.3V/0.2V$ 

The CIN port is open when the pull-up/pull-down resistor is contained. The voltage applied to the R port is within the valid range  $V_{IL}$  or  $V_{IH}$ .

A / D CONVERTER CHARACTERISTICS

 $(V_{SS} = 0V, V_{DD} = 4.5 \text{ to } 6.0V, T_{opr} = -30 \text{ to } 70^{\circ}\text{C})$ 

| PARAMETER            | SYMBOL | CONDITION    | Min.            | Typ. | Max.            | UNIT |
|----------------------|--------|--------------|-----------------|------|-----------------|------|
| Analog input voltage | VAIN   | CIN4 to CIN0 | V <sub>SS</sub> | -    | V <sub>DD</sub> | V    |
| A/D conversion error | -      |              | _               | -    | ± 1/2           | LSB  |

| A.C. CHARACTERISTICS $(V_{SS} = 0V, V_{DD} = 4.5 \text{ to } 6.0V, T_{opr} = -30 \text{ to } 70^{\circ}\text{C})$ |                  |                              |                          |      |      |                  |  |
|-------------------------------------------------------------------------------------------------------------------|------------------|------------------------------|--------------------------|------|------|------------------|--|
| PARAMETER                                                                                                         | SYMBOL           | CONDITIONS                   | Min.                     | Тур. | Max. | UNIT             |  |
| Instruction Cycle Time                                                                                            | t <sub>cy</sub>  |                              | 1.9                      | -    | 20   | μs               |  |
| High Level Clock Pulse Width                                                                                      | t <sub>wcн</sub> | For external clock operation | 80                       |      | _    | ns               |  |
| Low Level Clock Pulse Width                                                                                       | twcL             | For external clock operation | 80                       |      |      | <del>د</del> ا ب |  |
| Shift data Hold Time                                                                                              | t <sub>SDH</sub> |                              | 0.5t <sub>cy</sub> – 300 | -    | -    | ns               |  |

#### Note . Shift data Hold Time:

External circuit fot SCK pin and SO pin Serial port (Completion of transmission)



RECOMMENDED OSCILLATING CONDITIONS



(1) 4MHz

Ceramic Resonator CSA4.00MG (MURATA)  $C_{XIN} = C_{XOUT} = 30pF$ KBR-4.00MS (KYOCERA) CXIN = CXOUT = 30pF **Crystal Oscillator** 204B-6F 4.0000  $C_{XIN} = C_{XOUT} = 20 pF$ (TOYOCOM)





(2) 400KHz

**Ceramic Resonator** 

CSB400B (MURATA)  $C_{XIN} = C_{XOUT} = 220 pF$ ,  $R_{XOUT} = 6.8 K\Omega$ KBR-400B (KYOCERA)  $C_{XIN} = C_{XOUT} = 100 pF$ ,  $R_{XOUT} = 10 K\Omega$ 

#### **TYPICAL CHARACTERISTICS**



### INPUT/OUTPUT CIRCUITRY

- (1) Control pins
  - Input/Output circuitries of the 47C231A control pins are similar to those of the 47C200A.
- (2) I/O ports

The input/output circuitries of the 47C231A I/O ports are shown as belows, any one of the circuitries can be chosen by a code (PD to PF, PL) as a mask option.



### CMOS 4-BIT MICROCONTROLLER

# **TMP47C931AE**

The 47C931A, which is equipped with an EPROM as program memory, is a piggyback type evaluator chip used for development and operational confirmation of the 47C231A application systems (programs). The 47C931A has a 42-pin package and can be made pin compatible with the mask ROM 47C231A by using the 42-to -30 pin conversion adapter (BM1103).

| $\begin{array}{c ccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| $\begin{array}{c ccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| N.C. $(2)$ VCCVCC $(27)$ $39$ $\leftarrow$ CIN2N.C. $(5$ $(3)$ A7VCC $(26)$ $38$ $\leftarrow$ CIN1R80 ( $(\overline{N}\overline{12})$ $\leftarrow$ C $(4)$ A6A8 $(25)$ $37$ $\leftarrow$ CIN0R81 ( $T2$ ) $\leftarrow$ C $7$ $(5)$ A5A9 $(24)$ $36$ N.C.R82 ( $(\overline{N}\overline{11})$ $\leftarrow$ C $(7)$ $(6)$ A4A11 $(23)$ $34$ $\leftarrow$ RESETN.C $(10)$ $(7)$ A3 $\overline{OE}$ $(22)$ $33$ N.C.R90 (SI) $\leftarrow$ C $(11)$ $(7)$ A3 $\overline{OE}$ $(22)$ $33$ N.C.R91 (SO) $\leftarrow$ C $(12)$ $(12)$ $(12)$ $(12)$ $(12)$ $(12)$ $(12)$ $(12)$ $(12)$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| N.C. $[14]$ $(3)$ $(4)$ $(4)$ $(5)$ $(3)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ $(4)$ |
| $\begin{array}{cccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| $\begin{array}{c ccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| $\begin{array}{cccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| $\begin{array}{cccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| N.C $10$ $7$ A3 $\overline{OE}$ $22$ 33 N.C.<br>R90 (SI) $\leftrightarrow$ $11$ $8$ A2 A10 $21$ 31 $\rightarrow$ XIN                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| $\begin{array}{cccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| $\begin{array}{cccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| R92 (SCK) $\leftrightarrow$ 13 (9) A1 CF (20) 30 N C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| N.C. [14 (10) A0 17 (19) 29 - TEST                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| N.C. [15 28] N.C.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| N.C. $[16(11)]$ 10 16(18) 27 1 N.C.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| R50 $\leftrightarrow$ [17 (12)  1  5 (17) 26 N.C.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| R51 $\leftrightarrow$ 18 $\sim$ 25 $1 \leftrightarrow$ R63                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| $R52 \leftrightarrow [19 (13) 12 \qquad 14 (16) 24 ] \leftrightarrow R62$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| R53 $\leftrightarrow$ [ 20 (14) GND I3 (15) 23 ] $\leftrightarrow$ R61                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| $\vee$ SS $\rightarrow$ [21 22 ] $\leftrightarrow$ R60                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |

### PIN FUNCTION (Top of the package)

| PIN NAME Input / Output |              | FUNCTIONS                     |  |  |
|-------------------------|--------------|-------------------------------|--|--|
| A11 ~ A0                | Output       | Program memory address output |  |  |
| 17 ~ 10                 | input        | Program memory data input     |  |  |
| ĈĒ                      | Output       | Chip enable signal output     |  |  |
| ŌĒ                      | Output       | Output enable signal output   |  |  |
| VCC                     | Devices      | + 5V (connected with VDD)     |  |  |
| GND                     | Power supply | 0V (connected with VSS)       |  |  |

#### A.C. CHARACTERISTICS

| PARAMETER          | SYMBOL          | CONDITIONS                                   | Min. | Тур. | Max. | UNIT |
|--------------------|-----------------|----------------------------------------------|------|------|------|------|
| Address Delay Time | t <sub>AD</sub> | $V_{SS} = 0V, V_{DD} = 4.5 \text{ to } 6.0V$ | _    | -    | 150  | ns   |
| Data Setup Time    | tis             | C <sub>i</sub> = 100pF                       | 150  |      | _    | ns   |
| Data Hold Time     | t <sub>iH</sub> | Topr = - 30 to 70°C                          | 50   |      | -    | ns   |

### NOTES FOR USE

(1) Program memory

The program area depends on the capacity of EPROM. See Figure 1.



Figure 1. Program area

(2) Data memory

The 47C931A contains 128 x 4-bit data memory.

(3) I/O ports

Input/Output circuitries of I/O ports in the 47C931A are similar to the code PD of the 47C231A. When this chip is used as evaluator with other I/O code, it is necessary to provide the external resistors.



Figure 2. I/O code and external circuitry

Note. Caution is required when using the 47C931A as a code PL evaluator. The following ports of the 47C931A differ from those of the 47C231A (code PL). (1) Ports R5 and R6 are not push-pull output (initial "Low"). (2) Port R9 is not push-pull output (initial "High").