

# Single-Wire-Transceiver

### **TLE 6258**

### **Preliminary Data Sheet**

#### 1 Overview

#### 1.1 Features

- Single-wire transceiver, suitable for LIN protocol
- Compatible to LIN specification
- Compatible to ISO 9141 functions
- Transmission rate up to 20 kBaud
- Very low current consumption in stand-by mode
- Short circuit proof to ground and battery
- Overtemperature protection



| Туре       | Ordering Code | Package   |
|------------|---------------|-----------|
| TLE 6258 G | Q67006-A9469  | P-DSO-8-3 |

#### **Description**

The single-wire transceiver TLE 6258 is a monolithic integrated circuit in a P-DSO-8-3 package. It works as an interface between the protocol controller and the physical bus. The TLE 6258 is especially suitable to drive the bus line in LIN systems in automotive and industrial applications. Further it can be used in standard ISO9141 systems.

In order to reduce the current consumption the TLE 6258 offers a stand-by mode. A wake-up caused by a message on the bus sets the RxD output low until the device is switched to normal operation mode.

The IC is based on the Siemens Power Technology SPT® which allows bipolar and CMOS control circuitry in accordance with DMOS power devices existing on the same monolithic circuit.

The TLE 6258 is designed to withstand the severe conditions of automotive applications.



# **1.2 Pin Configuration** (top view)



Figure 1: Pinout

# 1.3 Pin Definitions and Functions

| Pin No. | Symbol          | Function                                                                                          |
|---------|-----------------|---------------------------------------------------------------------------------------------------|
| 1       | RxD             | Receive data output; integrated pull up, LOW in dominant state,                                   |
| 2       | ENN             | Enable not input; integrated 30 k $\Omega$ pull up, transceiver in normal operation mode when LOW |
| 3       | V <sub>CC</sub> | 5V supply input;                                                                                  |
| 4       | TxD             | Transmit data input; integrated pull up, LOW in dominant state                                    |
| 5       | GND             | Ground;                                                                                           |
| 6       | Bus             | Bus output/input; internal 30 k $\Omega$ pull up, LOW in dominant state                           |
| 7       | Vs              | Battery supply input;                                                                             |
| 8       | n.c.            | not connected                                                                                     |



# 1.4 Functional Block Diagram



Figure 2: Block Diagram



### 1.5 Application Information



Figure 3: State Diagram

For fail safe reasons the TLE6258 has already a pull up resistor of  $30k\Omega$  implemented. To achieve the required timings for the dominant to recessive transition of the bus signal an additional external termination resistor of  $1k\Omega$  is required. It is recommended to place this resistor in the master node. To avoid reverse currents from the bus line into the battery supply line in case of an unpowered node, it is recommended to place a diode in series to the external pull up. For small systems (low bus capacitance) the EMC performance of the system is supported by an additional capacitor of at least 1nF in the master node (see figure 6, application circuit).

In order to reduce the current consumption the TLE 6258 offers a stand-by mode. This mode is selected by switching the Enable Not (ENN) input high (see figure 3, state diagram). In the stand-by mode a wake-up caused by a message on the bus is indicated by setting the RxD output low. When entering the normal mode this wake-up flag is reset and the RxD output is released to transmit the bus data.



### 2 Electrical Characteristics

## 2.1 Absolute Maximum Ratings

| Parameter                                  | Symbol            | Limit | Limit Values          |    | Remarks                                 |
|--------------------------------------------|-------------------|-------|-----------------------|----|-----------------------------------------|
|                                            |                   | min.  | max.                  |    |                                         |
| Voltages                                   |                   |       |                       |    |                                         |
| Supply voltage                             | $V_{\mathtt{CC}}$ | -0.3  | 6                     | V  |                                         |
| Battery supply voltage                     | $V_{\mathtt{S}}$  | -0.3  | 40                    | V  |                                         |
| Bus input voltage                          | $V_{bus}$         | -20   | 32                    | V  |                                         |
| Bus input voltage                          | $V_{\sf bus}$     | -20   | 40                    | V  | t < 1 s                                 |
| Logic voltages at EN, TxD, RxD             | $V_1$             | -0.3  | V <sub>CC</sub> + 0.3 | V  | $0 \text{ V} < V_{CC} < 5.5 \text{ V}$  |
| Electrostatic discharge voltage at Vs, Bus | $V_{	t ESD}$      | -4    | 4                     | kV | human body model<br>(100 pF via 1.5 kΩ) |
| Electrostatic discharge voltage            | $V_{ESD}$         | -2    | 2                     | kV | human body model<br>(100 pF via 1.5 kΩ) |
| Temperatures                               |                   |       |                       |    |                                         |
| Junction temperature                       | $T_{j}$           | -40   | 150                   | °C | _                                       |

Note: Maximum ratings are absolute ratings; exceeding any one of these values may cause irreversible damage to the integrated circuit.



# 2.2 Operating Range

| Parameter              | Symbol           | I Limit Values |      | Unit | Remarks |  |
|------------------------|------------------|----------------|------|------|---------|--|
|                        |                  | min.           | max. |      |         |  |
| Supply voltage         | $V_{\sf CC}$     | 4.5            | 5.5  | V    |         |  |
| Battery Supply Voltage | $V_{\mathtt{S}}$ | 6              | 20   | V    |         |  |
| Junction temperature   | $T_{\rm j}$      | - 40           | 150  | °C   | _       |  |

# Thermal Shutdown (junction temperature)

| Thermal shutdown temp. | $T_{jSD}$  | 150 | 170 | 190 | °C |
|------------------------|------------|-----|-----|-----|----|
| Thermal shutdown hyst. | $\Delta T$ | _   | 10  | _   | K  |

### **Thermal Resistances**

| Junction ambient | $R_{thj-a}$ | _ | 185 | K/W | _ |
|------------------|-------------|---|-----|-----|---|



#### 2.3 Electrical Characteristics

 $4.5~V < V_{CC} < 5.5~V$ ;  $6.0~V < V_{S} < 20~V$ ;  $R_{L} = 1~k\Omega$ ;  $V_{ENN} < V_{ENN,ON}$ ;  $-40~^{\circ}C < T_{j} < 125~^{\circ}C$ ; all voltages with respect to ground; positive current flowing into pin; unless otherwise specified.

| Parameter | Symbol | Limit Values |      |      | Unit | Remark |
|-----------|--------|--------------|------|------|------|--------|
|           |        | min.         | typ. | max. |      |        |

## **Current Consumption**

| Current consumption | $I_{CC}$         | 0.5 | 1.5 | mA | recessive state;<br>V <sub>TxD</sub> = V <sub>CC</sub>           |
|---------------------|------------------|-----|-----|----|------------------------------------------------------------------|
| Current consumption | $I_{\mathbb{S}}$ | 0.5 | 1.0 | mA | recessive state;<br>V <sub>TxD</sub> = V <sub>CC</sub>           |
| Current consumption | $I_{\rm CC}$     | 0.7 | 2.0 | mA | dominant state;<br>V <sub>TxD</sub> = 0 V                        |
| Current consumption | $I_{\mathbb{S}}$ | 0.7 | 1.5 | mA | dominant state;<br>V <sub>TxD</sub> = 0 V                        |
| Current consumption | $I_{\rm CC}$     | 20  | 30  | μA | stand-by mode;<br>$T_j = 25  ^{\circ}\text{C}$                   |
| Current consumption | $I_{\mathbb{S}}$ | 20  | 30  | μΑ | stand-by mode;<br>$T_{\rm j}$ = 25 °C                            |
| Current consumption | $I_{\rm CC}$     | 20  | 40  | μΑ | stand-by mode                                                    |
| Current consumption | $I_{\mathbb{S}}$ | 20  | 40  | μΑ | stand-by mode                                                    |
| Current consumption | $I_{ m SCC0}$    | 16  | 30  | μA | stand-by mode,<br>V <sub>CC</sub> = 0 V, V <sub>S</sub> = 13.5 V |

### Receiver Output R×D

| HIGH level output current | $I_{RD,H}$ |     | -0.7 | -0.4 | mA | $V_{\rm RD} = 0.8 \text{ x V}_{\rm CC},$       |
|---------------------------|------------|-----|------|------|----|------------------------------------------------|
| LOW level output current  | $I_{RD,L}$ | 0.4 | 0.7  |      | mA | $V_{\rm RD} = 0.2  {\rm x}  {\rm V}_{\rm CC},$ |

### **Bus receiver**

| Receiver threshold voltage, recessive to dominant edge | $V_{bus,rd}$     | 0.44<br>x V <sub>S</sub>       | 0.48<br>x V <sub>S</sub>       |                                | V  | $-8 \text{ V} < V_{\text{bus}} < V_{\text{bus,dom}}$               |
|--------------------------------------------------------|------------------|--------------------------------|--------------------------------|--------------------------------|----|--------------------------------------------------------------------|
| Receiver threshold voltage, dominant to recessive edge | $V_{bus,dr}$     |                                | 0.52<br>x V <sub>S</sub>       | 0.56<br>x V <sub>S</sub>       | V  | $V_{\rm bus,rec} < V_{\rm bus} < 20 \text{ V}$                     |
| Receiver hysteresis                                    | $V_{ m bus,hys}$ | 0.02<br>x V <sub>S</sub>       | 0.04<br>x V <sub>S</sub>       | 0.06<br>x V <sub>S</sub>       | mV | V <sub>bus,hys</sub> = V <sub>bus,rec</sub> - V <sub>bus,dom</sub> |
| wake-up threshold voltage                              | $V_{\sf wake}$   | 0.40x<br><i>V</i> <sub>S</sub> | 0.55x<br><i>V</i> <sub>S</sub> | 0.65x<br><i>V</i> <sub>S</sub> | V  |                                                                    |



# 2.3 Electrical Characteristics (cont'd)

 $4.5~\mathrm{V} < V_{\mathrm{CC}} < 5.5~\mathrm{V};~6.0~\mathrm{V} < V_{\mathrm{S}} < 20~\mathrm{V};~R_{\mathrm{L}} = 1~\mathrm{k}\Omega;~V_{\mathrm{ENN}} < V_{\mathrm{ENN,ON}};~-40~\mathrm{^{\circ}C} < T_{\mathrm{j}} < 125~\mathrm{^{\circ}C};~\mathrm{all}~\mathrm{voltages}~\mathrm{with}~\mathrm{respect}~\mathrm{to}~\mathrm{ground};~\mathrm{positive}~\mathrm{current}~\mathrm{flowing}~\mathrm{into}~\mathrm{pin};~\mathrm{unless}~\mathrm{otherwise}~\mathrm{specified}.$ 

| Parameter | Symbol | Limit Values |      |      | Unit | Remark |
|-----------|--------|--------------|------|------|------|--------|
|           |        | min.         | typ. | max. |      |        |

## Transmission Input T×D

| HIGH level input voltage threshold | $V_{TD,H}$   |                                  | 2.8  | $0.7 	ext{ x}$ $V_{\mathrm{CC}}$ | V  | recessive state            |
|------------------------------------|--------------|----------------------------------|------|----------------------------------|----|----------------------------|
| TxD input hysteresis               | $V_{TD,hys}$ | 300                              | 600  |                                  | mV |                            |
| LOW level input voltage threshold  | $V_{TD,L}$   | $0.3 	ext{ x}$ $V_{\mathrm{CC}}$ | 2.2  |                                  | V  | dominant state             |
| TxD pull up current                | $I_{TD}$     | -150                             | -110 | -80                              | μΑ | V <sub>TxD</sub> < 0.3 Vcc |

#### **Bus transmitter**

| Bus recessive output voltage     | $V_{bus,rec}$    | 0.9 x<br>V <sub>S</sub> |      | $V_{S}$ | V   | $V_{TxD} = V_{CC}$                                                                                                     |
|----------------------------------|------------------|-------------------------|------|---------|-----|------------------------------------------------------------------------------------------------------------------------|
| Due de minerat entre et calta de | 17               | _                       |      | 4.5     | \ / | V 0.V/                                                                                                                 |
| Bus dominant output voltage      | $V_{ m bus,dom}$ | 0                       |      | 1.5     | V   | $V_{TxD} = 0 V;$                                                                                                       |
| Bus short circuit current        | $I_{bus,sc}$     | 40                      | 85   | 125     | mA  | $V_{\text{bus,short}} = 13.5 \text{ V}$                                                                                |
| Leakage current                  | $I_{bus,lk}$     | -350                    | -260 |         | μΑ  | $V_{\text{CC}} = 0 \text{ V}, V_{\text{S}} = 0 \text{ V}, V_{\text{bus}} = -8 \text{ V}, T_{\text{j}} < 85 \text{ °C}$ |
|                                  |                  |                         | 5    | 20      | μΑ  | $V_{CC} = 0 \text{ V}, V_{S} = 0 \text{ V}, V_{bus} = 20 \text{ V}, T_{j} < 85 \text{ °C}$                             |
| Bus pull up resistance           | R <sub>bus</sub> | 20                      | 30   | 47      | kΩ  |                                                                                                                        |

# **Enable not input (pin ENN)**

| HIGH level input voltage threshold | $V_{ENN,off}$    |                                  | 2.8 | $0.7 	imes V_{ m CC}$ | V  | low power mode        |
|------------------------------------|------------------|----------------------------------|-----|-----------------------|----|-----------------------|
| LOW level input voltage threshold  | $V_{ENN,on}$     | $0.3 	ext{ x}$ $V_{\mathrm{CC}}$ | 2.2 |                       | V  | normal operation mode |
| ENN input hysteresis               | $V_{ENN,hys}$    | 300                              | 600 |                       | mV |                       |
| ENN pull up resistance             | R <sub>ENN</sub> | 15                               | 30  | 60                    | kΩ |                       |



# 2.3 Electrical Characteristics (cont'd)

 $4.5~V < V_{CC} < 5.5~V$ ;  $6.0~V < V_{S} < 20~V$ ;  $R_{L} = 1~k\Omega$ ;  $V_{ENN} < V_{ENN,ON}$ ;  $-40~^{\circ}C < T_{j} < 125~^{\circ}C$ ; all voltages with respect to ground; positive current flowing into pin; unless otherwise specified.

| Parameter | Symbol | Limit Values |      |      | Unit | Remark |
|-----------|--------|--------------|------|------|------|--------|
|           |        | min.         | typ. | max. |      |        |

## **Dynamic Transceiver Characteristics**

| falling edge slew rate                                         | $S_{bus(L)}$        | -3 | -2.0 | -1  | V/µs | $80\% > V_{bus} > 20\%$<br>$C_{bus} = 3.3 \text{ nF};$<br>$T_{ambient} < 85 ^{\circ}\text{C}$<br>$V_{CC} = 5 \text{ V}; V_{S} = 13.5 \text{ V}$ |
|----------------------------------------------------------------|---------------------|----|------|-----|------|-------------------------------------------------------------------------------------------------------------------------------------------------|
| rising edge slew rate                                          | $S_{bus(H)}$        | 1  | 1.5  | 3   | V/µs | $20\% < V_{bus} < 80\%$<br>$C_{bus} = 3.3 \text{ nF};$<br>$V_{CC} = 5 \text{ V}; V_{S} = 13.5 \text{ V}$                                        |
| Propagation delay<br>TxD-to-RxD LOW (recessive<br>to dominant) | $t_{\sf d(L),TR}$   | 2  | 4    | 6   | μs   | $C_{\text{bus}} = 3.3 \text{nF};$<br>$V_{\text{CC}} = 5 \text{V}; V_{\text{S}} = 13.5 \text{V}$<br>$C_{\text{RxD}} = 20 \text{ pF}$             |
| Propagation delay TxD-to-RxD HIGH (dominant to recessive)      | $t_{d(H),TR}$       | 2  | 4    | 6   | μs   | $C_{\text{bus}} = 3.3 \text{ nF};$<br>$V_{\text{CC}} = 5 \text{ V}; V_{\text{S}} = 13.5 \text{V}$<br>$C_{\text{RxD}} = 20 \text{ nF}$           |
| Propagation delay TxD LOW to bus                               | $t_{d(L),T}$        |    | 1    | 4   | μs   | V <sub>CC</sub> = 5 V                                                                                                                           |
| Propagation delay TxD HIGH to bus                              | t <sub>d(H),⊤</sub> |    | 1    | 4   | μs   | V <sub>CC</sub> = 5 V                                                                                                                           |
| Propagation delay bus dominant to RxD LOW                      | $t_{d(L),R}$        |    | 0.5  | 2.0 | μs   | $V_{CC} = 5V;$ $C_{RxD} = 20pF$                                                                                                                 |
| Propagation delay bus recessive to RxD HIGH                    | t <sub>d(H),R</sub> |    | 0.5  | 2.0 | μs   | $V_{CC} = 5 \text{ V};$ $C_{RxD} = 20 \text{ pF}$                                                                                               |
| Receiver delay symmetry                                        | t <sub>sym,R</sub>  | -2 |      | 2   | μs   | $t_{\text{sym,R}} = t_{d(L),R} - t_{d(H),R}$                                                                                                    |
| Transmitter delay symmetry                                     | $t_{sym,T}$         | -2 |      | 2   | μs   | $t_{\text{sym,T}} = t_{d(L),T} - t_{d(H),T}$                                                                                                    |
| Wake-up delay time                                             | twake               | 30 | 70   | 150 | μs   |                                                                                                                                                 |



# 3 Diagrams



Figure 4: Test circuits



Figure 5: Timing diagrams for dynamic characteristics



# 4 Application



**Figure 6: Application Circuit** 



## 5 Package Outlines

### P-DSO-8-3

(Plastic Dual Small Outline Package)



- 1) Does not include plastic or metal protrusion of 0.15 max. per side
- 2) Lead width can be 0.61 max. in dambar area

#### **Sorts of Packing**

Package outlines for tubes, trays etc. are contained in our Data Book "Package Information".

SMD = Surface Mounted Device

Dimensions in mm



Edition 1999-10-12

Published by Infineon Technologies AG St.-Martin-Strasse 53 D-81541 München

© Infineon Technologies AG1999 All Rights Reserved.

#### Attention please!

The information herein is given to describe certain components and shall not be considered as warranted characteristics.

Terms of delivery and rights to technical change reserved.

We hereby disclaim any and all warranties, including but not limited to warranties of non-infringement, regarding circuits, descriptions and charts stated herein.

Infineon Technologies is an approved CECC manufacturer.

#### Information

For further information on technology, delivery terms and conditions and prices please contact your nearest Infineon Technologies Office in Germany or our Infineon Technologies Representatives worldwide (see address list).

#### Warnings

Due to technical requirements components may contain dangerous substances. For information on the types in question please contact your nearest Infineon Technologies Office.

Infineon Technologies Components may only be used in life-support devices or systems with the express written approval of Infineon Technologies, if a failure of such components can reasonably be expected to cause the failure of that life-support device or system, or to affect the safety or effectiveness of that device or system. Life support devices or systems are intended to be implanted in the human body, or to support and/or maintain and sustain and/or protect human life. If they fail, it is reasonable to assume that the health of the user or other persons may be endangered.