- IEEE 802.5 and IBM Token-Ring Network™ Compatible - IEEE 802.3 and Blue Book Ethernet™ Network Compatible - Compatible With TI380FPA FNL PacketBlaster™ - Token-Ring Features - 16- or 4-Megabit-per-Second Data Rates - Supports Up to 18K-Byte Frame Size (16-Mbps Operation Only) - Supports Universal and Local Network Addressing - Early Token-Release Option (16-Mbps Operation Only) - Compatible With the TMS38054 - Ethernet Features - 10 Megabit-per-Second Data Rate in Half-Duplex Mode - 20 Megabit-per-Second Data Rate in Full-Duplex Mode - Compatible With Most Ethernet Serial-Network-Interface Devices - Network-Speed Self-Test Feature - Glueless Interface to DRAMs - High-Performance 16-Bit CPU for Communications-Protocol Processing - 1- to 16.5-Megabyte-per-Second High-Speed Bus Master DMA Interface - Low-Cost Host-Slave I/O Interface Option - Up to 32-Bit Host Address Bus - Selectable Host System-Bus Options - Adapter Local-Bus Speed Is Switchable Between 4 MHz and 6 MHz - 80x8x or 68xxx-Type Bus and Memory Organization - 8- or 16-Bit Data Bus on 80x8x Buses - Optional Parity Checking - Dual-Port DMA and Direct I/O Transfers to Host Bus - Supports 8- or 16-Bit Pseudo-DMA Operation - Enhanced-Address-Copy-Option (EACO) Interface Supports External Address-Checking Logic for Bridging or External Custom Applications - Support for Module High-Impedance In-Circuit Testing - Built-In Real-Time Error Detection - Bring-Up and Self-Test Diagnostics With Loopback - Automatic Frame-Buffer Management - 2- to 33-MHz System-Bus Clock - Slow-Clock Low-Power Mode - Single 5-V Supply - 0.8-μm CMOS Technology - 250-mA Typical Latch-Up Immunity at 25°C - ESD Protection Exceeds 2000 V - 144-Pin Plastic Thin Quad Flat Package (PGE Suffix) - Operating Temperature Range 0°C to 70°C Figure 1. Network-Commprocessor Applications Diagram IBM and Token-Ring Network are trademarks of International Business Machines Corporation. PacketBlaster is a trademark of Texas Instruments Incorporated. Ethernet is a trademark of Xerox Corporation. ## pin assignments ### PGE PACKAGE (TOP VIEW) ## description The TI380C27 is a single-chip network-communications processor (commprocessor) that supports token-ring or Ethernet local area networks (LANs). Token ring at a data rate of either 16 Mbps or 4 Mbps or Ethernet at a data rate of either 10 Mbps (half duplex) or 20 Mbps (full duplex) can be selected. A flexible configuration scheme allows network type and speed to be configured by hardware or software. This allows the design of LAN subsystems that support both token-ring and Ethernet networks by electrically or physically switched network front-end circuits. In addition, the TI380C27 can be used with the TI380FPA PacketBlaster for maximum performance. The TI380C27 token-ring capability conforms to ISO 8802–5/IEEE 802.5–1992 standards and has been verified to be completely IBM Token-Ring Network compatible. By integrating the essential control building blocks needed on a LAN-subsystem card into one device, the TI380C27 can ensure that this IBM compatibility is maintained in silicon. The TI380C27 Ethernet capability conforms to ISO/IEC 8802 – 3 (ANSI/IEEE Std. 802.3) CSMA/CD standards and the Ethernet Blue Book standard. The high degree of integration of the TI380C27 makes it a virtual LAN subsystem on a single chip. Protocol handling, host-system interfacing, memory interfacing, and communications processing are all provided through the TI380C27. To complete LAN-subsystem design, only the network-interface hardware, local memory, and minimal additional components such as PAL® devices and crystal oscillators need to be added. The TI380C27 provides a 32-bit system-memory address reach with a high-speed bus-master DMA interface that supports rapid communications with the host system. In addition, the TI380C27 supports direct I/O and a low-cost 8- or 16-bit pseudo-DMA interface that requires only a chip select to work directly on an 80x8x 8-bit slave I/O interface. Finally, selectable 80x8x or 68xxx-type host-system bus and memory organization add to design flexibility. The TI380C27 supports addressing for up to 2M bytes of local memory. This expanded memory capacity can improve LAN-subsystem performance by minimizing the frequency of host LAN-subsystem communications by allowing larger blocks of information to be transferred at one time. The support of large local memory is important in applications that require large data transfers (such as graphics or data-base transfers) and in heavily loaded networks where the extra memory can provide data buffers to store data until it can be processed by the host. The proprietary CPU used in the TI380C27 allows protocol software to be downloaded into RAM or stored in ROM in the local-memory space. By moving protocols to the LAN subsystem, overall system performance is increased. This is accomplished by the offloading of processing from the host system to the TI380C27, which can also reduce LAN-subsystem-to-host communications. As other protocol software is developed, greater differentiation of end products with enhanced system performance will be possible. In addition, the TI380C27 includes hardware counters that provide real-time error detection and automatic frame-buffer management. These counters control system-bus retries, control burst size, and track host and LAN-subsystem buffer status. Previously, these counters needed to be maintained in software. By integrating them into hardware, software overhead is removed and LAN-subsystem performance is improved. The TI380C27 implements a TI-patented enhanced-address-copy-option (EACO) interface. This interface supports external address-checking devices, such as the TMS380SRA source-routing accelerator. The TI380C27 has a 128-word external I/O space in its memory to support external address-checker devices and other hardware extensions to the TMS380 architecture. The major blocks of the TI380C27 include the communications processor (CP), the system interface (SIF), the memory interface (MIF), the protocol handler (PH), the clock generator (CG), and the adapter-support function (ASF), as shown in the functional block diagram. The TI380C27 is available in a 144-pin plastic thin quad flat package (PGE suffix) and is characterized for operation from 0°C to 70°C. PAL (9) is a registered trademark of Advanced Micro Devices, Inc. Other companies also manufacture programmable array logic devices. ## description (continued) The TI380C27 has a bus interface to the host system, a bus interface to local memory, and an interface to the physical-layer circuitry. Pin names starting with the letter S attach to the host-system bus and pin names starting with the letter M attach to the local-memory bus. Active-low signals have names with overbars; e.g., SCS. ## functional block diagram ## **Pin Functions** | PIN | | | | | | | |----------------------------------------------------------------------|----------------------------------------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | NAME | NO. | 1/0† | DESCRIPTION | | | | | BTSTRP | 42 | I | Bootstrap. The value on BTSTRP is loaded into the BOOT bit of the SIFACL register at reset (i.e., when SRESET is asserted or the ARESET bit in the SIFACL register is set) to form a default value. BTSTRP indicates whether chapters 0 and 31 of the memory map are RAM or ROM. If these chapters are RAM, the TI380C27 is denied access to the local-memory bus until the CPHALT bit in the SIFACL register is cleared. H = Chapters 0 and 31 of local memory are RAM based (see Note 1). L = Chapters 0 and 31 of local memory are ROM based. | | | | | | | | Clock divider select (see Note 2) | | | | | CLKDIV | 38 | I | H = 64-MHz OSCIN for 4-MHz local bus L = 32-MHz OSCIN for 4-MHz local bus or 48-MHz OSCIN for 6-MHz local bus | | | | | EXTINTO<br>EXTINT1<br>EXTINT2<br>EXTINT3 | 32<br>31<br>30<br>29 | I/O | Reserved; must be pulled high (see Note 3) | | | | | MACS | 132 | I | Reserved; must be tied low (see Note 4) | | | | | MADH0<br>MADH1<br>MADH2<br>MADH3<br>MADH4<br>MADH5<br>MADH6<br>MADH7 | 15<br>14<br>13<br>12<br>8<br>7<br>6<br>5 | 1/0 | Local-memory address, data, and status bus — high byte. For the first quarter of the local-memory cycle, these bus lines carry address bits AX4 and A0 to A6; for the second quarter, they carry status bits; and for the third and fourth quarters, they carry data bits 0 to 7. The most significant bit is MADH0 and the least significant bit is MADH7. Memory Cycle 1Q 2Q 3Q 4Q Signal AX4, A0-A6 Status D0-D7 D0-D7 | | | | | MADL0<br>MADL1<br>MADL2<br>MADL3<br>MADL4<br>MADL5<br>MADL6<br>MADL7 | 28<br>27<br>26<br>25<br>24<br>23<br>22<br>21 | I/O | Local-memory address, data, and status bus — low byte. For the first quarter of the local-memory cycle, these bus lines carry address bits A7 to A14; for the second quarter, they carry address bits AX4 and A0 to A6; and for the third and fourth quarters, they carry data bits 8 to 15. The most significant bit is MADL0 and the least significant bit is MADL7. Memory Cycle 1Q 2Q 3Q 4Q Signal A7-A14 AX4, A0-A6 D8-D15 D8-D15 | | | | | MAL | 131 | 0 | Memory-address latch. MAL is a strobe signal for sampling the address at the start of the memory cycle; it is used by SRAMs and EPROMs. The full 20-bit word address is valid on MAX0, MAXPH, MAX2, MAXPL, MADH0 – MADH7, and MADL0 – MADL7. Three 8-bit transparent latches can be used to retain a 20-bit static address throughout the cycle. Rising edge = No signal latching Falling edge = Allows the above address signals to be latched | | | | | MAX0 | 139 | I/O | Local-memory-extended address bit. MAX0 drives AX0 at row-address time <u>and drives</u> A12 at column-address and data-valid times for all cycles. This signal can be latched by MRAS. Driving A12 eases interfacing to a BIA ROM. Memory Cycle 1Q 2Q 3Q 4Q Signal AX0 A12 A12 A12 | | | | $\uparrow$ I = input, O = output NOTES: 1. Pin has an internal pullup device to maintain a high-voltage level when left unconnected (no etch). - 2. The TI380FPA and TMS380SRA are currently supported only with the 4-MHz local bus in either CLKDIV state. Expansion to support the 6-MHz local bus is under development. - 3. Each pin must be individually tied to $V_{\mbox{CC}}$ with a 1-k $\Omega$ pullup resistor. - 4. Pin should be connected to ground. ## **Pin Functions (Continued)** | PIN | | + | | | | DECODIDE | <b>01</b> 1 | | |------------------|------------|------|-----------------------------------------------------------------------|------------------------------------------|-------------------------------------------------------------------------|------------------------------------------------------------|----------------------|-------------------------------------------------------------------------------------------------------------| | NAME | NO. | 1/0† | | | | DESCRIPTION | ON | | | MAX2 | 140 | I/O | | es A14 | at column-add<br>l.<br>M<br>2Q | | valid times fo<br>40 | | | МАХРН | 16 | I/O | MAXPH carries t | he exten | ided-address b<br>(0; and for the | it AX1; for the s | econd quarter | irst quarter of a memory cycle, of a memory cycle, it carries the e, it carries the parity bit for the | | MAXPL | 20 | I/O | Local-memory-e<br>MAXPL carries t | he exter | nded-address b<br>(2; and for the | oit AX3; for the | second quart | irst quarter of a memory cycle,<br>er of a memory cycle, it carries<br>e, it carries the parity bit for the | | MBCLK1<br>MBCLK2 | 123<br>124 | 0 | Local-bus clock<br>MBCLK2 lags M<br>MBCLK[<br>8 MHz<br>8 MHz<br>12 MH | BCLK1 k<br>1:2]<br>: | | | clocks operat | nced for all local-bus transfers.<br>e according to: | | MBEN | 4 | 0 | | ing the cection. put disal | data phase. Thi | | | e MADH, MAXPH, MAXPL, and n with MDDIR, which selects the | | MBGR | 18 | I/O | Reserved; must | be left u | nconnected. | | | | | MBIAEN MBRQ | 127 | 0 | containing the ad H = This sign: >00.000F | dapter's al is driv , or any al is drive | burned-in addr<br>ren high for an<br>accesses (reac<br>en low for any r | ess (BIA). y write access l/write) to any cead from addre | es to the add | de an output enable for the ROM<br>dresses between >00.0000 and<br>n >00.0000 and >00.000F. | | IVIDIKU | 17 | 1/0 | Reserved, must | ne halle | u nign (see No | .e 3). | | | $\uparrow$ I = input, O = output NOTE 3: Each pin must be individually tied to V<sub>CC</sub> with a 1-kΩ pullup resistor. | PIN | PIN | | Fill Fullctions (Continued) | |--------|-----|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NAME | NO. | 1/0† | DESCRIPTION | | MCAS | 141 | 0 | Column-address strobe for DRAMs. MCAS is valid for the 3/16 of the memory cycle following the row-address portion of the cycle. MCAS is driven low every memory cycle while the column address is valid on MADL0–MADL7, MAXPH, and MAXPL, except when one of the following conditions occurs: 1) When the address accessed is in the BIA ROM (>00.0000 -> 00.000F) 2) When the address accessed is in the EPROM memory map (i.e., when the BOOT bit in the SIFACL register is zero and an access is made between >00.0010 -> 00.FFFF or > 1F.0000 -> 1F.FFFF) 3) When the cycle is a refresh cycle, in which case MCAS is driven at the start of the cycle before MRAS (for DRAMs that have CAS-before-RAS refresh). For DRAMs that do not support CAS-before-RAS refresh, it may be necessary to disable MCAS with MREF during the refresh cycle. | | MDDIR | 138 | I/O | Data direction. MDDIR is used as a direction control for bidirectional bus drivers. This signal becomes valid before MBEN becomes active. H = TI380C27 memory-bus write L = TI380C27 memory-bus read | | MOE | 3 | 0 | Memory output enable. MOE is used to enable the outputs of the DRAM memory during a read cycle. This signal is high for EPROM or BIA ROM read cycles. H = Disable DRAM outputs L = Enable DRAM outputs | | MRAS | 143 | 0 | Row-address strobe for DRAMs. The row address lasts for the first 5/16 of the memory cycle. MRAS is driven low every memory cycle while the row address is valid on MADL0-MADL7, MAXPH, and MAXPL for both RAM and ROM cycles. It is also driven low during refresh cycles when the refresh address is valid on MADL0-MADL7. | | MREF | 130 | 0 | DRAM refresh cycle in progress. MREF is used to indicate that a DRAM refresh cycle is occurring. It is also used for disabling MCAS to all DRAMs that do not use a CAS-before-RAS refresh. H = DRAM refresh cycle in process L = Not a DRAM refresh cycle | | MRESET | 125 | 0 | Memory-bus reset. MRESET is a reset signal generated when either the ARESET bit in the SIFACL register is set or SRESET is asserted. This signal is used for resetting external local-bus glue logic. H = External logic not reset L = External logic reset | | MROMEN | 133 | 0 | ROM enable. During the first 5/16 of the memory cycle, MROMEN is used to provide a chip select for ROMs when the BOOT bit of the SIFACL register is zero (i.e., when code is resident in ROM, not RAM). It can be latched by MAL. It goes low for any read from addresses > 00.0010 - > 00.FFFF or > 1F.0000 -> 1F.FFFF when the BOOT bit in the SIFACL register is zero. MROMEN stays high for writes to these addresses, accesses of other addresses, or accesses of any address when the BOOT bit is 1. During the final three quarters of the memory cycle, MROMEN outputs the A13 address signal for interfacing to a BIA ROM. This means MBIAEN, MAX0, ROMEN, and MAX2 together form a glueless interface for the BIA ROM. H = ROM disabled L = ROM enabled | $<sup>\</sup>dagger I = input, O = output$ ## **Pin Functions (Continued)** | PIN | | | Fin Functions (Continued) | | | |----------------------------------------------------------------------|----------------------------------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | NAME | NO. | 1/0† | DESCRIPTION | | | | MW | 142 | 0 | Local-memory write. $\overline{\text{MW}}$ is used to specify a write cycle on the local-memory bus. The data on the MADH0-MADH7 and MADL0-MADL7 buses is valid while $\overline{\text{MW}}$ is low. DRAMs latch data on the falling edge of $\overline{\text{MW}}$ , while SRAMs latch data on the rising edge of $\overline{\text{MW}}$ . H = Not a local-memory write cycle L = Local-memory write cycle | | | | NMI | 33 | 1 | Nonmaskable interrupt request. NMI must be left unconnected. | | | | OSCIN | 135 | 1 | External oscillator input. OSCIN provides the clock frequency to the Tl380C27 for a 4-MHz or 6-MHz internal bus (see Note 5 and Note 6). CLKDIV OSCIN H 64 MHz for a 4-MHz local bus L 32 MHz for a 4-MHz local bus or 48 MHz for a 6-MHz local bus | | | | OSCOUT | 122 | 0 | Oscillator output CLKDIV OSCOUT L OSCIN/4 (if OSCIN = 32 MHz, OSCOUT = 8 MHz; if OSCIN = 48 MHz, OSCOUT = 12 MHz H OSCIN/8 (if OSCIN = 64 MHz, then OSCOUT = 8 MHz) | | | | PRTYEN | 41 | ı | Parity enable. The value on PRTYEN is loaded into the PEN bit of the SIFACL register at reset (i.e., when SRESET is asserted or the ARESET bit in the SIFACL register is set) to form a default value. PRTYEN enables parity checking for the local memory. H = Local-memory data bus checked for parity (see Note 1) L = Local-memory data bus not checked for parity | | | | NSELOUTO<br>NSELOUT1 | 40<br>119 | 0 | Network selection outputs. NSELOUT0 and NSELOUT1 are controlled by the host through the corresponding bits of the SIFACL register. The value of these bits/signals can be changed only while the TI380C27 is reset. NSELOUT0 | | | | SADH0<br>SADH1<br>SADH2<br>SADH3<br>SADH4<br>SADH5<br>SADH6<br>SADH7 | 97<br>96<br>95<br>94<br>93<br>92<br>86<br>85 | I/O | System address/data bus—high byte (see Note 1). These lines make up the most significant byte of each address word (32-bit address bus) and data word (16-bit data bus). The most significant bit is SADH0, and the least significant bit is SADH7. Address multiplexing: Bits 31 – 24 and bits 15 – 8 Data multiplexing: Bits 15 – 8 | | | | SADL0<br>SADL1<br>SADL2<br>SADL3<br>SADL4<br>SADL5<br>SADL6<br>SADL7 | 76<br>75<br>74<br>70<br>69<br>68<br>67<br>66 | I/O | System address/data bus—low byte (see Note 1). These lines make up the least significant byte of each address word (32-bit address bus) and data word (16-bit data bus). The most significant bit is SADL0, and the least significant bit is SADL7. Address multiplexing: Bits 23 – 16 and bits 7 – 0 Data multiplexing: Bits 7 – 0 | | | $\dagger$ I = input, O = output NOTES: 1 Pin has an internal pullup device to maintain a high-voltage level when left unconnected (no etch or loads). - 5. Pin has an expanded input voltage specification. - 6. A maximum of two TI380C27 devices may be connected to any one oscillator. | PIN | PIN Functions (Continued) | | | | | | |-----------|---------------------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | NAME | NO. | 1/0† | DESCRIPTION | | | | | SALE | 64 | 0 | System address-latch enable. SALE is the enable pulse used to externally latch the 16 LSBs of the address from the SADH0 – SADH7 and SADL0 – SADL7 buses at the start of the DMA cycle. Systems that implement address parity can also externally latch the parity bits (SPH and SPL) for the latched address. | | | | | SBBSY | 50 | I | System bus busy. The Tl380C27 samples the value on SBBSY during arbitration (see Note 1). The sample has one of two values: H = Not busy. The Tl380C27 can become bus master if the grant condition is met. L = Busy. The Tl380C27 cannot become bus master. | | | | | SBCLK | 65 | I | System bus clock. The TI380C27 requires SBCLK to synchronize its bus timings for all DMA transfers. Valid frequencies are 2 MHz-33 MHz. | | | | | SBHE/SRNW | 79 | I/O | Intel Mode Intel Mode Intel Mode SBHE is used for system byte high enable. SBHE is a 3-state output driven during DMA; it is an input at all other times. H = System byte high not enabled (see Note 1) L = System byte high enabled | | | | | SBHE/SRNW | 79 | 1/0 | Motorola Mode SRNW is used for system read not write. SRNW serves as a control signal to indicate a read or write cycle. H = Read cycle (see Note 1) L = Write cycle | | | | | SBRLS | 49 | ſ | System bus release. SBRLS indicates to the TI380C27 that a higher-priority device requires the system bus. The value on SBRLS is ignored when the TI380C27 is not perfoming DMA. SBRLS is internally synchronized to SBCLK. H = The TI380C27 can hold onto the system bus (see Note 1). L = The TI380C27 should release the system bus upon completion of current DMA cycle. If the DMA transfer is not yet complete, the SIF rearbitrates for the system bus. | | | | | SCS | 48 | I | System chip select. SCS activates the system interface of the Tl380C27 for a DIO read or write. H = Not selected (see Note 1) L = Selected | | | | | SDBEN | 80 | 0 | System data-bus enable. SDBEN signals to the external data buffers to begin driving data. SDBEN is activated during both DIO and DMA. H = Keep external data buffers in the high-impedance state L = Cause external data buffers to begin driving data | | | | | SDDIR | 59 | 0 | System data direction. SDDIR provides to the external data buffers a signal indicating the direction the data is moving. During DIO writes and DMA reads, SDDIR is low (data direction is into the TI380C27). During DIO reads and DMA writes, SDDIR is high (data direction is out from the TI380C27). When the system interface is not involved in a DIO or DMA operation, SDDIR is high by default. DATA SDDIR DIRECTION DIO DMA H output read write L input write read | | | | $\dagger I = input$ , O = output NOTE 1: Pin has an internal pullup device to maintain a high-voltage level when left unconnected (no etch). | PIN | | 1 | | DESCRIPTION | | |------------|-----|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | NAME | NO. | 1/0† | | DESCRIPTION | | | SHLDA/SBGR | | ı | Intel Mode | SHLDA is used for system hold acknowledge. SHLDA indicates that the system DMA hold request has been acknowledged. It is internally synchronized to SBCLK (see Note 1). H = Hold request acknowledged L = Hold request not acknowledged | | | SHLDAVSBGR | 58 | ' | Motorola<br>Mode | SBGR is used for system bus grant. SBGR is an active-low bus grant, as defined in the standard 68xxx interface, and is internally synchronized to SBCLK (see Note 1). H = System bus not granted L = System bus granted | | | SHRQ/SBRQ | 78 | 0 | Intel Mode | SHRQ is used for system hold request. SHRQ is used to request control of the system bus in preparation for a DMA transfer. SHRQ is internally synchronized to SBCLK. H = System bus requested L = System bus not requested SBRQ is used for system bus request. SBRQ is used to request control of the system | | | | | | Motorola<br>Mode | bus in preparation for a DMA transfer. SBRQ is internally synchronized to SBCLK. H = System bus not requested L = System bus requested | | | SIACK | 43 | ı | System interrupt acknowledge. SIACK is from the host processor to acknowledge the interrupt request from the TI380C27. H = System interrupt not acknowledged (see Note 1) L = System interrupt acknowledged: The TI380C27 places its interrupt vector onto the system bus. | | | | SI/M | 56 | 1 | H = Intel-o | /Motorola mode select. The value on SI/M specifies the system-interface mode. compatible interface mode selected. Intel interface can be 8-bit or 16-bit mode 58/SHALT description and Note 1). rola-compatible interface mode selected. Motorola interface mode is always 16 bits. | | | SINTR/SIRQ | 57 | 0 | Intel Mode | SINTR is used for system-interrupt request. TI380C27 activates SINTR to signal an interrupt request to the host processor. H = Interrupt request by TI380C27 L = No interrupt request SIRQ is used for system-interrupt request. TI380C27 activates SIRQ to signal an interrupt request to the host processor. | | | | | | Motorola<br>Mode | H = No interrupt request L = Interrupt request by TI380C27 | | | SOWN | 81 | 0 | SOWN drive<br>signals.<br>H = TI380 | owned. SOWN indicates to external devices that TI380C27 has control of the system bus. It is the enable signal of the bus transceiver chips that drive the address and bus-control of the system bus. IC27 does not have control of the system bus. | | | SPH | 84 | I/O | | ty high. The optional odd-parity bit for each address or data byte transmitted over DH7 (see Note 1). | | | SPL | 77 | I/O | | ty low. The optional odd-parity bit for each address or data byte transmitted over DL7 (see Note 1). | | $\uparrow$ I = input, O = output NOTE 1: Pin has an internal pullup device to maintain a high-voltage level when left unconnected (no etch). ## **Pin Functions (Continued)** | PIN | PIN | | | | | | | |-----------------------|-----------------------------------------|------|-----------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | NAME | NO. | 1/0† | | DESCRIPTION | | | | | SRAS/ <del>S</del> AS | 60 | I/O | Intel Mode | SRAS is used for system memory-address strobe (see Note 7). SRAS is used to latch the SCS and SRSX – SRS2 register input signals. In a minimum-chip system, SRAS is tied to the SALE output of the system bus. The latching capability can be defeated since the internal latch for these inputs remains transparent as long as SRAS remains high. This permits SRAS to be pulled high and the signals at SCS, SRSX – SRS2, and SBHE to be applied independently of the SALE strobe from the system bus. During DMA, SRAS remains an input. H = Transparent mode L = Holds latched values of SCS, SRSX – SRS2, and SBHE Falling edge = Latches SCS, SRSX – SRS2, and SBHE | | | | | | | | Motorola<br>Mode | SAS is used for sytem-memory address strobe (see Note 7). SAS is an active-low address strobe that is an input during DIO (although ignored as an address strobe) and an output during DMA. H = Address is not valid. L = Address is valid and a transfer operation is in progress. | | | | | SRD/SUDS | 83 | l/O | Intel Mode | SRD is used for system read strobe (see Note 7). SRD is the active-low strobe indicating that a read cycle is performed on the system bus. SRD is an input during DIO and an output during DMA. H = Read cycle is not occurring. L = If DMA, host provides data to system bus. If DIO, SIF provides data to system bus. | | | | | | | | Motorola<br>Mode | SUDS is used for upper-data strobe (see Note 7). SUDS is the active-low upper-data strobe. SUDS is an input during DIO and an output during DMA. H = Not valid data on SADH0-SADH7 lines L = Valid data on SADH0-SADH7 lines | | | | | | 20 | 10 | Intel Mode | SRDY is used for system bus ready (see Note 7). SRDY indicates to the bus master that a data transfer is complete. SRDY is asynchronous but during DMA and pseudo-DMA cycles, it is internally synchronized to SBCLK. During DMA cycles, SRDY must be asserted before the falling edge of SBCLK in state T2 in order to prevent a wait state. SRDY is an output when the TI380C27 is selected for DIO; otherwise, it is an input. H = System bus is not ready. L = Data transfer is complete; system bus is ready. | | | | | SRDY/SDTACK | 82 | 1/O | Motorola<br>Mode | SDTACK is used for system data-transfer acknowledge (see Note 7). The purpose of SDTACK is to indicate to the bus master that a data transfer is complete. SDTACK is internally synchronized to SBCLK. During DMA cycles, SDTACK must be asserted before the falling edge of SBCLK in state T2 in order to prevent a wait state. SDTACK is an output when the TI380C27 is selected for DIO; otherwise, it is an input. H = System bus is not ready. L = Data transfer is complete; system bus is ready. | | | | | SRESET | 44 | - | puts most of<br>state. The In<br>H<br>L | t. SRESET is activated to place the TI380C27 into a known initial state. Hardware reset the TI380C27 outputs into the high-impedance state and place all blocks into the reset tel mode DMA bus-width selection (S8) is latched on the rising edge of SRESET. No system reset System reset Latch bus width for DMA operations (for Intel-mode applications) | | | | $\dagger$ I = input, O = output NOTE 7: Pin should be tied to V<sub>CC</sub> with a 4.7-kΩ pullup resistor. ## Pin Functions (Continued) | PIN | | | DECORPORTION | | | | |------------------------------------|----------------------|------|-------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | NAME | NO. | 1/0† | | DESCRIPTION | | | | | 47<br>46<br>45<br>54 | | Intel Mode | SRSX and SRS0-SRS2 are used for system-register select. These inputs select the word or byte to be transferred during a system DIO access. The most significant bit is SRSX and the least significant bit is SRS2 (see Note 1). MSb Register selected = SRSX SRS0 SRS1 SRS2/SBERR | | | | SRSX<br>SRS0<br>SRS1<br>SRS2/SBERR | | I | Motorola<br>Mode | SRSX, SRS0 and SRS1 are used for system-register select. These inputs select the word or byte to be transferred during a system DIO access. The most significant bit is SRSX and the least significant bit is SRS1 (see Note 1). MSb LSb Register selected = SRSX SRS0 SRS1 SBERR is used for bus error. SBERR corresponds to the bus-error signal of the 68xxx microprocessor. SBERR is internally synchronized to SBCLK. This input is driven low during a DMA cycle to indicate to the TI380C27 that the cycle must be terminated, (see Section 3.4.5.3 of the TMS380 Second-Generation Token Ring User's Guide (SPWU005) for more information). | | | | SWR/SLDS | 61 | I/O | Intel Mode | SWR is used for system-write strobe (see Note 7). SWR is an active-low write strobe that is an input during DIO and an output during DMA. H = Write cycle is not occurring. L = If DMA, data to be driven from SIF to host bus. If DIO, on the rising edge, the data is latched and written to the selected register. | | | | - Sinvoled | <u> </u> | | Motorola<br>Mode | SLDS is used for lower-data strobe (see Note 7). SLDS is an input during DIO and an output during DMA. H = Not valid data on SADL0-SADL7 lines L = Valid data on SADL0-SADL7 lines | | | | SXAL | 63 | 0 | significant 10<br>of each block<br>counter caus | ended-address latch. SXAL provides the enable pulse used to externally latch the most 6 bits of the 32-bit system address during DMA. SXAL is activated prior to the first cycle x DMA transfer, and thereafter as necessary (whenever an increment of the DMA address ses a carry out of the lower 16 bits). Systems that implement parity on addresses can use ernally latch the parity bits (available on SPL and SPH) for the DMA address extension. | | | | SYNCIN | 136 | I | Reserved. S | YNCIN must be left unconnected (see Note 1). | | | | S8/SHALT | 51 | ı | Intel Mode | S8 is used for system 8/16-bit bus select. S8 selects the bus width used for communications through the system interface. On the rising edge of SRESET, the TI380C27 latches the DMA bus width; otherwise, the value on S8 dynamically selects the DIO bus width. H = Selects 8-bit mode (see Note 1) L = Selects 16-bit mode | | | | | | | | Motorola<br>Mode | SHALT is used for system halt/bus error retry. If SHALT is asserted along with SBERR, the adapter retries the last DMA cycle. This is the rerun operation as defined in the 68xxx specification. The BERETRY counter is not decremented by SBERR when SHALT is asserted (see Section 3.4.5.3 of the <i>TMS380 Second-Generation Token Ring User's Guide</i> (SPWU005) for more information). | | $\dagger$ I = input, O = output NOTES: 1. Pin has an internal pullup device to maintain a high-voltage level when left unconnected (no etch). 7. Pin should be tied to $V_{\mbox{\footnotesize{CC}}}$ with a 4.7-k $\Omega$ pullup resistor. ## Network Media Interface — Token-Ring Mode (TEST1 = H, TEST2 = H) | PIN | | | | |--------------|------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NAME | NO. | 1/0† | DESCRIPTION | | DRVR<br>DRVR | 115<br>114 | 0 | Differential-driver data output. DRVR and DRVR are the differential outputs that send the Tl380C27 transmit data to the TMS38054 for driving onto the ring-transmit-signal pair. | | FRAQ | 111 | 0 | Frequency-acquisition control. FRAQ determines the use of frequency- or phase-acquisition mode in the TMS38054. H = Wide range. Frequency centering to PXTALIN by TMS38054. L = Narrow range. Phase lock onto the incoming data (RCVINA and RCVINB) by the TMS38054. | | NSRT | 112 | 0 | Insert-control signal to the TMS38054. NSRT enables the phantom-driver outputs (PHOUTA and PHOUTB) of the TMS38054, through the watchdog timer, for insertion onto the token ring. Static high = Inactive, phantom current removed (due to watchdog timer) Static low = Inactive, phantom current removed (due to watchdog timer) NSRT low and pulsed high = Active, current output on PHOUTA and PHOUTB | | PXTALIN | 118 | I | Ring-interface clock-frequency control (see Note 5). At 16-Mbps ring speed, PXTALIN must be supplied a 32-MHz signal. At 4-Mbps ring speed, PXTALIN must be 8 MHz and can be the output from OSCOUT. | | RCLK | 120 | I | Ring-interface recovered clock (see Note 5). RCLK is the clock recovered by the TMS38054 from the token-ring received data. For 16-Mbps operation, RCLK is a 32-MHz clock; for 4-Mbps operation, RCLK is an 8-MHz clock. | | RCVR | 121 | I | Ring-interface received data (see Note 5). RCVR contains the data received by the TMS38054 from the token ring. | | REDY | 110 | I | Ring-interface ready. REDY indicates the presence of received data as monitored by the TMS38054 energy-detect capacitor. H = Not ready. Ignore received data. L = Ready. Received data. | | WFLT | 113 | I | Wire-fault detect. WFLT is an input to the TI380C27 driven by the TMS38054. WFLT indicates a current imbalance of the TMS38054 PHOUTA and PHOUTB pins. H = No wire fault detected L = Wire fault detected | | WRAP | 116 | 0 | Internal wrap select. WRAP is an output from the TI380C27 to the ring interface to activate an internal attenuated feedback path from the transmitted data (DRVR) to receive data (RCVR) signals for bring-up diagnostic testing. When active, the TMS38054 also cuts off the current drive to the transmission pair. H = Normal ring operation L = Transmit data drives receive data (loopback) | † I = input, O = output NOTE 5: Pin has an expanded input voltage specification. ## Network-Media Interface — Ethernet Mode (TEST1 = L, TEST2 = H) | PIN | PIN | | DESCRIPTION | |--------------|------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NAME | NO. | 1/0† | DESCRIPTION | | DRVR<br>DRVR | 115<br>114 | 0 | DRVR and DRVR have no Ethernet function and should be left unconnected. | | TXD | 111 | 0 | Ethernet transmit data. TXD provides the Ethernet PHY-layer circuitry with a bit-rate from the TI380C27. Data is output synchronously TXC. TXD is normally connected to TXD of an Ethernet serial network interface (SNI) chip. | | LPBK | 112 | 0 | Loopback. LPBK enables loopback of Ethernet transmit data through the Ethernet (SNI) device to receive data. H = Wrap through the front-end device L = Normal operation | | TXC | 118 | I | Ethernet transmit clock. TXC is a 10-MHz clock input used to synchronize transmit data from the TI380C27 to the Ethernet PHY layer circuitry. TXC is a continuously running clock and is normally connected to the TXC output of an Ethernet SNI chip (see Note 5). | | RXC | 120 | I | Ethernet receive clock. RXC is a 10-MHz clock input used to synchronize received data from the Ethernet PHY-layer circuitry to the TI380C27. RXC must be present whenever CRS is active (although it can be held low for a maximum of 16 clock cycles after the rising edge of CRS). When CRS is inactive, it is permissible to hold RXC low and is normally connected to the RXC output of an Ethernet SNI chip. The TI380C27 requires RXC to be maintained in the low state when CRS is not asserted (see Note 5). | | RXD | 121 | I | Ethernet received data. RXD signal provides the TI380C27 with bit-rate network data from the Ethernet front-end device. Data must be synchronous with RXC and is normally connected to RXD of an Ethernet SNI chip (see Note 5). | | CRS | 110 | I | Ethernet carrier sense. CRS indicates to the Tl380C27 that the Ethernet PHY-layer circuitry has network data present on RXD. CRS is asserted (high) when the first bit of the frame is received and is deasserted after the last bit of the frame is received. H = Receiving data L = No data on network | | COLL | 113 | I | Ethernet collision detect. COLL indicates to the TI380C27 that the Ethernet PHY-layer circuitry has detected a network collision. COLL must be present for at least two TXC clock cycles to ensure it is accepted by the TI380C27 and is normally connected to COLL of an Ethernet SNI chip. COLL can also be an indication of the SQE test signal. H = COLL detected by the SNI device L = Normal operation | | TXEN | 116 | 0 | Ethernet transmit enable. TXEN indicates to the Ethernet PHY-layer circuitry that bit-rate data is present on TXD. TXEN is output synchronously to TXC and is normally connected to TXE of an Ethernet SNI chip. H = Data line currently contains data to be transmitted L = No valid data on TXEN | t = input, O = output NOTE 5: Pin has an expanded input voltage specification. | PIN | | _ | DESCRIPTION | | | | |-------------------------|-----------------------------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | NAME | NO. | 1/0† | DESCRIPTION | | | | | TESTO<br>TEST1<br>TEST2 | 103<br>102<br>101 | 1 | Network select inputs. TEST0—TEST2 are used to select the network speed and type to be used by the TI380C27. These inputs should be changed only during adapter reset. Connect TEST2 to VDDL. TEST0—TEST1—TEST2—DESCRIPTION L—L—H—Full-duplex Ethernet L—H—H—16-Mbps token ring H—L—H—Half-duplex Ethernet H—H—H—4-Mbps token ring X—X—L—Reserved | | | | | TEST3<br>TEST4<br>TEST5 | 100<br>99<br>98 | I | Test inputs. TEST3-TEST5 should be left unconnected (see Note 1). Module-in-place test mode is achieved by tying TEST3 and TEST4 to ground. In this mode, all TI380C27 outputs are in the high-impedance state. Internal pullups on all TI380C27 inputs are disabled (except TEST3-TEST5). | | | | | XFAIL | 104 | - | External fail-to-match signal. An enhanced-address-copy-option (EACO) device uses XFAIL to indicate to the TI380C27 that it should not copy the frame nor set the ARI/FCI bits in a token-ring frame due to an external address match. The ARI/FCI bits in a token-ring frame can be set due to an internal address-matched frame. If an EACO device is not used, XFAIL must be left unconnected. XFAIL is ignored when CAF mode is enabled [see table in XMATCH description (see Note 1)]. H = No address match by external address checker L = External address-checker-armed state | | | | | XMATCH | 105 | _ | External match signal. An enhanced-address-copy-option (EACO) device uses XMATCH to indicate to the TI380C27 to copy the frame and set the ARI/FCI bits in a token-ring frame. If an EACO device is not used, XMATCH must be left unconnected. XMATCH is ignored when CAF mode is enabled (see Note 1). H = Address match recognized by external address checker L = External address-checker-armed state XMATCH | | | | | V <sub>DDL</sub> | 37<br>55<br>126 | I | Positive-supply voltage for digital logic. All V <sub>DDL</sub> pins must be attached to the common-system power-supply plane. | | | | | V <sub>DD</sub> | 106<br>137<br>9<br>34<br>72<br>89 | ı | Positive-supply voltage for output buffers. All $V_{\mbox{\scriptsize DD}}$ pins must be attached to the common-system power-supply plane. | | | | | VSSC | 39<br>87<br>117<br>144 | ı | Ground reference for output buffers (clean ground). All VSSC pins must be attached to the common-system ground plane. | | | | $\dagger$ I = input, O = output NOTE 1: Pin has an internal pullup device to maintain a high-voltage level when left unconnected (no etch). | PIN | PIN | | DESCRIPTION | | | |-----------------|------------------------------------------------|------|-------------------------------------------------------------------------------------------------------------------|--|--| | NAME | NO. | 1/0† | DESCRIPTION | | | | VssL | 2<br>36<br>52<br>53<br>73<br>108<br>128<br>129 | I | Ground reference for input buffers. All V <sub>SSL</sub> pins must be attached to the common-system ground plane. | | | | V <sub>SS</sub> | 11<br>19<br>62<br>91<br>134 | I | Ground connections for output buffers. All V <sub>SS</sub> pins must be attached to system ground plane. | | | | NC | 1<br>10<br>35<br>71<br>88<br>90<br>107<br>109 | | These pins should be left unconnected. | | | <sup>†</sup> I = input, O = output ## architecture The major blocks of the TI380C27 include the communications processor (CP), system interface (SIF), memory interface (MIF), protocol handler (PH), clock generator (CG), and adapter support function (ASF). The functionality of each block is described in the following sections. ## communications processor (CP) The CP performs the control and monitoring of the other functional blocks in the Tl380C27. The control and monitoring protocols are specified by the software (downloaded or ROM based) in local memory. Available protocols include: - Media access control (MAC) software - Logical link control (LLC) software (token-ring mode only) - Copy all frames (CAF) software The CP is a proprietary 16-bit central processing unit (CPU) with data cache and a single prefetch pipe for pipelining of instructions. These features enhance the TI380C27's maximum performance capability to about 8 million instructions per second (MIPS), with an average of about 5 MIPS. ## system interface (SIF) The SIF performs the interfacing of the LAN subsystem to the host system. This interface may require additional logic depending on the application. The system interface can transfer information/data using any of these three methods: - Direct memory access (DMA) - Direct input/output (DIO) - Pseudo-direct memory access (PDMA) DMA (or PDMA) is used to transfer all data to/from host memory from/to local memory. The main uses of DIO are for loading the software to local memory and for initializing the TI380C27. DIO also allows command/status interrupts to occur to and from the TI380C27. The system interface can be hardware selected for either of two modes by use of SI/M. The mode selected determines the memory organizations and control signals used. These modes are: - The Intel 80x8x families: 8-, 16-, and 32-bit bus devices - The Motorola 68xxx microprocessor family: 16- and 32-bit bus devices The system interface supports host-system memory addressing up to 32 bits (32-bit reach into the host-system memory). This allows greater flexibility in using/accessing host-system memory. System designers are allowed to customize the system interface to their particular bus by: - Programmable burst transfers or cycle-steal DMA operations - Optional parity protection These features are implemented in hardware to reduce system overhead, facilitate automatic rearbitration of the bus after a burst, or repeat a cycle when errors occur (parity or bus). Bus retries are also supported. The system-interface hardware also includes features to enhance the integrity of the TI380C27 and the data. These features include the following: - Always internally maintain odd-byte parity regardless of parity being disabled - Monitor for the presence of a clock failure - Switchable SIF speeds of 2 MHz to 33 MHz On every cycle, the system interface compares all the system clocks to a reference clock. If any of the clocks become invalid, the TI380C27 enters the slow-clock mode, which prevents latch-up of the TI380C27. If the SBCLK is invalid, any DMA cycle is terminated immediately; otherwise, the DMA cycle is completed and the TI380C27 is placed in the slow-clock mode. ## system interface (SIF) (continued) When the TI380C27 enters the slow-clock mode, the clock that failed is replaced by a slow free-running clock and the device is placed into a low-power reset state. When the failed clock(s) return to valid operation, the TI380C27 must be reinitialized. For DMA with a 16-MHz clock, a continuous transfer rate of 64 megabits per second (8 Mbps) can be obtained. For DMA with a 25-MHz clock, a continuous transfer rate of 96 megabits per second (12 Mbps) can be obtained. For DMA with a 33 MHz clock, a continuous transfer rate of 128 megabits per second (16 Mbps) can be obtained. For 8-bit and 16-bit pseudo-DMA, the following data rates can be obtained: | LOCAL BUS SPEED | 8-BIT PDMA | 16-BIT PDMA | |-----------------|------------|-------------| | 4 MHz | 48 Mbps | 64 Mbps | | 6 MHz | 72 Mbps | 96 Mbps | Since the main purpose of DIO is for downloading and initialization, the DIO transfer rate is not a significant issue. ## memory interface (MIF) The MIF performs the memory management to allow the TI380C27 to address 2M bytes in local memory. Hardware in the MIF allows the TI380C27 to be directly connected to DRAMs without additional circuitry. This glueless DRAM connection includes the DRAM refresh controller. The MIF also handles all internal bus arbitration between these blocks. When required, the MIF then arbitrates for the external bus. The MIF is responsible for the memory mapping of the CPU of a task. The memory map of DRAMs, EPROMs, burned-in addresses (BIA), and external devices are appropriately addressed when required by the system interface, protocol handler, or for a DMA transfer. The memory interface is capable of a 64-Mbps continuous transfer rate when using a 4-MHz local bus (64-MHz device crystal) and a 96-Mbps continuous transfer rate when using a 6-MHz local bus. ## protocol handler (PH) The PH performs the hardware-based real-time protocol functions for a token-ring or an Ethernet LAN. Network type is determined by TEST0-TEST2. Token-ring network is determined by software and can be either 16 Mbps or 4 Mbps. The Ethernet network can be either full duplex or half duplex. These speeds are not fixed by the hardware but by the software. The PH converts the parallel-transmit data to serial-network data of the appropriate coding and converts the received serial data to parallel data. The PH data-management state machines direct the transmission/reception of data to/from local memory through the MIF. The PH's buffer-management state machines automatically oversee this process, directly sending/receiving linked lists of frames without CPU intervention. The protocol handler contains many state machines that provide the following features: - Transmit and receive frames - Capture tokens (token ring) - Provide token-priority controls (token ring) - Automatic retry of frame transmissions after collisions (Ethernet) - Implement the random exponential backoff algorithm (Ethernet) - Manage the TI380C27 buffer memory - Provide frame-address recognition (group, specific, functional, and multicast) - Provide internal parity protection - Control and verify the PHY-layer circuitry-interface signals ## protocol handler (PH) (continued) Integrity of the transmitted and received data is assured by cyclic redundancy checks (CRC), detection of network data violations, and parity on internal data paths. All data paths and registers are optionally parity protected to assure functional integrity. ## adapter support function (ASF) The ASF performs support functions not contained in the other blocks. The features are: - The TI380C27 base timer - Identification, management, and service of internal and external interrupts - Test-pin mode control, including the unit-in-place mode for board testing - Checks for illegal states, such as illegal opcodes and parity ## clock generator (CG) The CG performs the generation of all the clocks required by the other functional blocks, including the local memory-bus clocks (MBCLK1, MBCLK2). The CG also generates the reference timer used to sample all input clocks (SBCLK, OSCIN, RCLK, and PXTALIN). If no transition is detected within the period of the reference timer on any input clock signal, the CG places the Tl380C27 into slow-clock mode. The frequency of the reference timer is in the range of 10 kHz –100 kHz. ## user-accessible hardware registers and TI380C27-internal pointers The following tables show how to access internal data via pointers and how to address the registers in the host interface. The SIFACL register, which directly controls device operation, is described in detail. The adapter-internal pointers table on the following page is defined only after TI380C27 initialization and until the OPEN command is issued. These pointers are defined by the TI380C27 software (microcode), and this table describes the release 1.xx and 2.x software. ## Adapter-Internal Pointers for Token Ring† | ADDRESS | DESCRIPTION | |-----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | >00.FFF8 <sup>‡</sup> | Pointer to software raw microcode level in chapter 0 | | >00.FFFA <sup>‡</sup> | Pointer to starting location of copyright notices. Copyright notices are separated by a >0A character and terminated by a >00 character in chapter 0. | | >01.0A00 | Pointer to burned-in address in chapter 1 | | >01.0A02 | Pointer to software level in chapter 1 | | >01.0A04 | Pointer to Tl380C27 addresses in chapter 1: Pointer + 0 node address Pointer + 6 group address Pointer + 10 functional address | | >01.0A06 | Pointer to TI380C27 parameters in chapter 1: Pointer + 0 physical-drop number Pointer + 4 upstream neighbor address Pointer + 10 upstream physical-drop number Pointer + 14 last ring-poll address Pointer + 20 reserved Pointer + 22 transmit access priority Pointer + 24 source class authorization Pointer + 26 last attention code Pointer + 28 source address of the last received frame Pointer + 34 last beacon type Pointer + 36 last major vector Pointer + 38 ring status Pointer + 40 soft-error timer value Pointer + 41 local ring number Pointer + 44 local ring number Pointer + 48 last beacon-transmit type Pointer + 48 last beacon-transmit type Pointer + 50 last beacon-receive type Pointer + 51 last MAC frame correlator Pointer + 54 last beaconing-station UNA Pointer + 64 last beaconing-station physical-drop number | | >01.0A08 | Pointer to MAC buffer (a special buffer used by the software to transmit adapter generated MAC frames) in chapter 1 | | >01.0A0A | Pointer to LLC counters in chapter 1: Pointer + 0 MAX_SAPs Pointer + 1 open SAPs Pointer + 2 MAX_STATIONs Pointer + 3 open stations Pointer + 4 available stations Pointer + 5 reserved | | >01.0A0C | Pointer to 4-/16-Mbps word flag. If zero, the adapter is set to run at 4 Mbps. If nonzero, the adapter is set to run at 16 Mbps. | | >01.0A0E | Pointer to total TI380C27 RAM found in 1K bytes in RAM allocation test in chapter 1 | <sup>&</sup>lt;sup>†</sup> This table describes the pointers for release 2.x of the TI380C27 software. <sup>&</sup>lt;sup>‡</sup>This address valid only for microcode release 2.x ## Adapter-Internal Pointers for Ethernet† | ADDRESS | DESCRIPTION | |-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | >00.FFF8 <sup>‡</sup> | Software raw-microcode level in chapter 0 | | >00.FFFA‡ | Pointer to starting location of copyright notices. Copyright notices are separated by a >0A character and terminated by a >00 character in chapter 0. | | >01.0A00 | Pointer to burned-in address in chapter 1 | | >01.0A02 | Pointer to software level in chapter 1 | | >01.0A04 | Pointer to Tl380C27 addresses in chapter 1: Pointer + 0 node address Pointer + 6 group address Pointer + 10 functional address | | >01.0A08 | Pointer to MAC buffer (a special buffer used by the software to transmit adapter generated MAC frames) in chapter 1 | | >01.0A0A | Pointer to LLC counters in chapter 1: Pointer + 0 MAX_SAPs Pointer + 1 open SAPs Pointer + 2 MAX_STATIONs Pointer + 3 open stations Pointer + 4 available stations Pointer + 5 reserved | | >01.0A0C | Pointer to 4-/16-Mbps word flag. If zero, the adapter is set to run at 4 Mbps. If nonzero, the adapter is set to run at 16 Mbps. | | >01.0A0E | Pointer to total TI380C27 RAM found in 1K bytes in RAM allocation test in chapter 1 | <sup>†</sup> This table describes the pointers for release 2.x of the TI380C27 software. <sup>‡</sup> This address valid only for microcode release 2.x ## User-Access Hardware Registers | 80x8x 16 | 80x8x 16-BIT MODE: $(SI/\overline{M} = 1, S8/\overline{SHALT} = 0)^{\dagger}$ | | | | | | | | | |----------------|-------------------------------------------------------------------------------|------|----------------------|-----------------------------|-----------------------------------------------------------------------------------------------|-----------------------------------|--|--|--| | WORD TRANSFERS | | | SBI | AL MODE<br>HE = 0<br>S2 = 0 | SB | A MODE ACTIVE<br>HE = 0<br>S2 = 0 | | | | | ВҮ | TE TRANSF | ERS | SBHE = 0<br>SRS2 = 1 | SBHE = 1<br>SRS2 = 0 | SBHE = 0 SBHE = 1 SRS2 = 1 SRS2 = 0 | | | | | | SRSX | SRS0 | SRS1 | | | | | | | | | 0 | 0 | 0 | SIFDAT MSB | SIFDAT LSB | SDMADAT MSB | SDMADAT LSB | | | | | 0 | 0 | 1 | SIFDAT/INC MSB | SIFDAT/INC LSB | DMALEN MSB | DMALEN LSB | | | | | 0 | 1 | 0 | SIFADR MSB | SIFADR LSB | SDMAADR MSB | SDMAADR LSB | | | | | 0 | 1 | 1 | SIFCMD | SIFSTS | SDMAADX MSB | SDMAADX LSB | | | | | 1 | 0 | 0 | SIFACL MSB | SIFACL LSB | SIFACL MSB | SIFACL LSB | | | | | 1 | 0 | 1 | SIFADR MSB | SIFADR LSB | SIFADR MSB | SIFADR LSB | | | | | 1 | 1 | 0 | SIFADX MSB | SIFADX LSB | SIFADX MSB | SIFADX LSB | | | | | 1 | 1 | 1 | DMALEN MSB | DMALEN LSB | DMALEN MSB | DMALEN LSB | | | | TSBHE = 1 and SRS2 = 1 are not defined. | 80x8x 8-BIT | $30x8x$ 8-BIT MODE: (SI/ $\overline{M}$ = 1, S8/ $\overline{SHALT}$ = 1) | | | | | | | | |-------------|--------------------------------------------------------------------------|------|------|-------------------------|------------------------------------|--|--|--| | SRSX | SRS0 | SRS1 | SRS2 | NORMAL MODE<br>SBHE = X | PSEUDO-DMA MODE ACTIVE<br>SBHE = X | | | | | 0 | 0 | 0 | 0 | SIFDAT LSB | SDMADAT LSB | | | | | 0 | 0 | 0 | 1 | SIFDAT MSB | SDMADAT MSB | | | | | 0 | 0 | 1 | 0 | SIFDAT/INC LSB | DMALEN LSB | | | | | 0 | 0 | 1 | 1 | SIFDAT/INC MSB | DMALEN MSB | | | | | 0 | 1 | 0 | 0 | SIFADR LSB | SDMAADR LSB | | | | | 0 | 1 | 0 | 1 | SIFADR MSB | SDMAADR MSB | | | | | 0 | 1 | 1 | 0 | SIFSTS | SDMAADX LSB | | | | | 0 | 1 | 1 | 1 | SIFCMD | SDMAADX MSB | | | | | 1 | 0 | 0 | 0 | SIFACL LSB | SIFACL LSB | | | | | 1 | 0 | 0 | 1 | SIFACL MSB | SIFACL MSB | | | | | 1 | 0 | 1 | 0 | SIFADR LSB | SIFADR LSB | | | | | 1 | 0 | 1 | 1 | SIFADR MSB | SIFADR MSB | | | | | 1 | 1 | 0 | 0 | SIFADX LSB | SIFADX LSB | | | | | 1 | 1 | 0 | 1 | SIFADX MSB | SIFADX MSB | | | | | 1 | 1 | 1 | 0 | DMALEN LSB | DMALEN LSB | | | | | 1 | 1 | 1 | 1 | DMALEN MSB | DMALEN MSB | | | | | WORD TRANSFERS | | | SUE | AL MODE<br><u>OS</u> = 0<br><del>OS</del> = 0 | PSEUDO-DMA MODE ACTIVE SUDS = 0 SLDS = 0 | | | |----------------|-----------|------|----------------------|-----------------------------------------------|--------------------------------------------|-------------|--| | ВҮ | TE TRANSF | ERS | SUDS = 0<br>SLDS = 1 | SUDS = 1<br>SLDS = 0 | <u> </u> | | | | SRSX | SRS0 | SRS1 | | | | | | | 0 | 0 | 0 | SIFDAT MSB | SIFDAT LSB | SDMADAT MSB | SDMADAT LSB | | | 0 | 0 | 1 | SIFDAT/INC MSB | SIFDAT/INC LSB | DMALEN MSB | DMALEN LSB | | | 0 | 1 | 0 | SIFADR MSB | SIFADR LSB | SDMAADR MSB | SDMAADR LSB | | | 0 | 1 | 1 | SIFCMD | SIFSTS | SDMAADX MSB | SDMAADX LSB | | | 1 | 0 | 0 | SIFACL MSB | SIFACL LSB | SIFACL MSB | SIFACL LSB | | | 1 | 0 | 1 | SIFADR MSB | SIFADR LSB | SIFADR MSB | SIFADR LSB | | | 1 | 1 | 0 | SIFADX MSB | SIFADX LSB | SIFADX MSB | SIFADX LSB | | | | | 4 | DMALEN MSB | DMALEN LSB | DMALEN MSB | DMALEN LSB | | <sup>‡68</sup>xxx mode is always 16 bit. ## SIF adapter-control register (SIFACL) The SIFACL register allows the host processor to control and to some extent reconfigure the TI380C27 under software control. ## **SIFACL** Register ### Legend: R = ReadW = Write P = Write during ARESET = 1 only S = Set only -n = Value after reset b = Value on BTSTRP p = Value on PRTYEN u = Indeterminate ## Bits 0-2: Value on TEST0-TEST2 pins These bits are read only and always reflect the value on the corresponding device pins. This allows the host S/W to determine the network type and speed configuration. If the network speed and type are software configurable, these bits can be used to determine which configurations are supported by the network hardware. | TEST0 | TEST1 | TEST2 | Description | |-------|-------|-------|----------------------| | | | | | | L | L | Н | Full-duplex Ethernet | | L | Н | Н | 16-Mbps token ring | | Н | L | Н | Half-duplex Ethernet | | Н | Н | Н | 4-Mbps token ring | | X | X | L | Reserved | | , , | , , | _ | | ## Bit 3: Reserved. Read data is indeterminate. ## Bit 4: SWHLDA — Software Hold Acknowledge This bit allows the function of SHLDA/SBGR to be emulated from software control for pseudo-DMA mode. | PSDMAEN | SWHLDA | SWHRQ | RESULT | |----------------|--------|-------|-------------------------------------------------------------| | 0† | Х | Х | SWHLDA value in the SIFACL register cannot be set to a one. | | 1 <sup>†</sup> | 0 | 0 | No pseudo-DMA request pending | | 1† | 0 | 1 | Indicates a pseudo-DMA request interrupt | | 1† | 1 | Х | Pseudo-DMA process in progress | <sup>†</sup> The value on SHLDA/SBGR is ignored. ## SIF adapter-control register (SIFACL) (continued) ### Bit 5: SWDDIR — Current SDDIR Signal Value This bit contains the current value of the pseudo-DMA direction. This enables the host to easily determine the direction of DMA transfers, which allows system DMA to be controlled by system software. 0 Pseudo DMA from host system to TI380C27 = Pseudo DMA from TI380C27 to host system ### Bit 6: SWHRQ — Current SHRQ Signal Value This bit contains the current value on SHRQ/SBRQ when in Intel mode, and the inverse of the value on SHRQ/SBRQ in Motorola mode. This enables the host to easily determine if a pseudo-DMA transfer is requested. INTEL MODE ( $SI/\overline{M} = H$ ) MOTOROLA MODE (SI/M = L) 0 System bus not requested System bus not requested System bus requested System bus requested ### Bit 7: PSDMAEN — Pseudo-System-DMA Enable This bit enables pseudo-DMA operation. Normal bus-master DMA operation is possible. Pseudo-DMA operation selected. Operation dependent on the values of SWHLDA and SWHRQ bits in the SIFACL register. ### Bit 8: ARESET — Adapter Reset This bit is a hardware reset of the TI380C27. This bit has the same effect as SRESET except that the DIO interface to the SIFACL register is maintained. This bit is set to 1 if a clock failure is detected (OSCIN, PXTALIN, RCLK, or SBCLK not valid). The TI380C27 operates normally. The TI380C27 is held in the reset condition. ### Bit 9: **CPHALT** — Communications-Processor Halt This bit controls TI380C27's processor access to the internal TI380C27 buses. This prevents the TI380C27 from executing instructions before the microcode has been downloaded. The TI380C27 processor can access the internal TI380C27 buses. 1 The TI380C27 processor is prevented from accessing the internal adapter buses. ### Bit 10: **BOOT** — Bootstrap CP Code This bit indicates whether the memory in chapters 0 and 31 of the local-memory space is RAM or ROM/PROM/EPROM. This bit controls the operation of MCAS and MROMEN. = ROM/PROM/EPROM memory in chapters 0 and 31 RAM memory in chapters 0 and 31 ## SIF adapter-control register (SIFACL) (continued) ## Bit 11: LBP – Local-Bus Priority This bit controls the priority levels of devices on the local bus. - 0 = No external devices (such as the TI380FPA) are used with the TI380C27. - 1 = An external device (such as the TI380FPA) is used with the TI380C27. This allows the external bus master to operate at the necessary priorities on the local bus. If the system uses the TMS380SRA only, the bit must be set to 0. If the system uses both the TMS380SRA and the TI380FPA, this bit must be set to 1. ## Bit 12: SINTEN — System-Interrupt Enable This bit allows the host processor to enable or disable system-interrupt requests from the TI380C27. The system-interrupt request from the TI380C27 is on SINTR/SIRQ. The following equation shows how SINTR/SIRQ is driven. The table also explains the results of the states. SINTR/SIRQ = (PSDMAEN \* SWHRQ \* !SWHLDA) + (SINTEN \* SYSTEM\_INTERRUPT) | PSDMAEN | SWHRQ | SWHLDA | SINTEN | SYSTEM<br>INTERRUPT<br>(SIFSTS<br>REGISTER) | RESULT | | |---------|-------|--------|--------|---------------------------------------------|------------------------------------------------------------|--| | 1† | 1 | 1 | Х | X | Pseudo DMA is active. | | | 1† | 1 | 0 | Х | X | The TI380C27 generated a system interrupt for a pseudo DMA | | | 1† | 0 | 0 | Х | X | Not a pseudo-DMA interrupt. | | | X | Х | Х | 1 | 1 | The TI380C27 generates a system interrupt. | | | 0 | Х | Х | 1 | 0 | The TI380C27 does not generate a system interrupt. | | | 0 | Х | Х | 0 | Х | The TI380C27 cannot generate a system interrupt. | | <sup>†</sup>The value on SHLDA/SBGR is ignored. ## Bit 13: PEN — Parity Enable This bit determines whether data transfers within the TI380C27 are checked for parity. - 0 = Data transfers are not checked for parity. - 1 = Data transfers are checked for correct odd parity. ## Bit 14 – 15: NSELOUT0, NSELOUT0 1 — Network-Selection Outputs The values in these bits control NSELOUT0 and NSELOUT1. These bits can be modified only while the ARESET bit is set. These bits can be used to software configure a multiprotocol TI380C27 as follows: NSELOUT0 and NSELOUT1 should be connected to TEST0 and TEST1, respectively (TEST2 should be left unconnected or tied high). NSELOUT0 is used to select network speed and NSELOUT1 is used to select network type as shown in the table below: | NSELOUT0 | NSELOUT1 | SELECTION | |----------|----------|----------------------| | 0 | 0 | Full-duplex Ethernet | | 0 | 1 | 16-Mbps token ring | | 1 | 0 | Half-duplex Ethernet | | 1 | 1 1 | 4-Mbps token ring | At power up, these bits are set corresponding to 16-Mbps token ring (NSELOUT1 = 1, NSELOUT0 = 0). ## SIFACL control for pseudo-DMA operation Pseudo DMA is software controlled by the use of five bits in the SIFACL register. The logic model for the SIFACL register control of pseudo-DMA operation is shown in Figure 2. Figure 2. Pseudo-DMA Logic Related to SIFACL Bits | absolute maximum ratings over operating free-air temperature range (unless other | erwise noted)† | |----------------------------------------------------------------------------------|----------------| | Supply voltage, V <sub>DD</sub> (see Note 8) | 7 V | | Input voltage range (see Note 8) | 0.3 V to 20 V | | Output voltage range | 2 V to 7 V | | Power dissipation | 0.9 W | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ## recommended operating conditions | | | | MIN | NOM | MAX | UNIT | |----------|-------------------------------------------------------------------------|---------------------|-----|-----|----------------------|------| | $V_{DD}$ | V <sub>DD</sub> Supply voltage | | | 5 | 5.25 | V | | VSS | V <sub>SS</sub> Supply voltage (see Note 9) | | | 0 | 0 | V | | | | TTL-level signal | 2 | | V <sub>DD</sub> +0.3 | | | VIH | High-level input voltage | OSCIN | 2.4 | | V <sub>DD</sub> +0.3 | V | | | | RCLK, PXTALIN, RCVR | 2.6 | | V <sub>DD</sub> +0.3 | | | VIL | V <sub>IL</sub> Low-level input voltage, TTL-level signal (see Note 10) | | | | 0.8 | V | | loh | IOH High-level output current | | | | -400 | μΑ | | IOL | I <sub>OL</sub> Low-level output current (see Note 11) | | | | 2 | mA | | TA | T <sub>A</sub> Operating free-air temperature | | | | 70 | °C | | TC | Operating case temperature | | | | 100 | °C | - NOTES: 9. All VSS pins should be routed to minimize inductance to system ground. - The algebraic convention, where the more negative (less positive) limit is designated as a minimum, is used for logic-voltage levels only. - 11. Output current of 2 mA is sufficient to drive five low-power Schottky TTL loads or ten advanced low-power Schottky TTL loads (worst case). ## electrical characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) | PARAMETER | | TEST CONDITIONS‡ | MIN | TYP | MAX | UNIT | |------------------------------------|-----------------------------------------------------------|----------------------------------|-----|-----|------|------| | VOH | High-level output voltage, TTL-level signal (see Note 12) | $V_{DD} = MIN, I_{OH} = MAX$ | 2.4 | | | V | | VOL | Low-level output voltage, TTL-level signal | $V_{DD} = MIN, I_{OL} = MAX$ | | | 0.6 | V | | La Lligh importance cutout current | | $V_{DD} = MAX$ , $V_{O} = 2.4 V$ | | | 20 | | | 10 | High-impedance output current | $V_{DD} = MAX$ , $V_{O} = 0.4 V$ | | | - 20 | μΑ | | lį | Input current, any input or input/output | $V_I = V_{SS}$ to $V_{DD}$ | | | ± 20 | μΑ | | I <sub>DD</sub> | Supply current | $V_{DD} = MAX$ | | | 160 | mA | | ISCM | Supply current, slow-clock mode | V <sub>DD</sub> = 5 V | | 3 | | mA | | Ci | Input capacitance, any input | f = 1 MHz, Others at 0 V | | | 15 | pF | | Co | Output capacitance, any output or input/output | f = 1 MHz, Others at 0 V | | | 15 | pF | <sup>‡</sup> For conditions shown as MIN or MAX, use the appropriate value specified under the recommended operating conditions. NOTE 12: The following signals require an external pullup resistor: SRAS/SAS, SRDY/SDTACK, SRD/SUDS, SWR/SLDS, EXTINT0 – EXTINT3, and MBRQ. NOTE 8: Voltage values are with respect to VSS. ## timing parameters The timing parameters for all the signals of TI380C27 are shown in the following tables and are illustrated in the accompanying figures. The purpose of these figures and tables is to quantify the timing relationships among the various signals. The parameters are numbered for convenience. ## static signals The following table lists signals that are not allowed to change dynamically and therefore have no timing associated with them. They should be strapped high, low, or left unconnected as required. | SIGNAL | FUNCTION | |--------|------------------------------------------------------| | SI/M | Host-processor select (Intel/Motorola) | | CLKDIV | Reserved | | BTSTRP | Default bootstrap mode (RAM/ROM) | | PRTYEN | Default parity select (enabled/disabled) | | TEST0 | Test terminal indicates network type | | TEST1 | Test terminal indicates network type | | TEST2 | Test terminal indicates network type | | TEST3 | Test terminal for TI manufacturing test <sup>†</sup> | | TEST4 | Test terminal for TI manufacturing test † | | TEST5 | Test terminal for TI manufacturing test <sup>†</sup> | <sup>†</sup> For unit-in-place test ## timing parameter symbology Some timing parameter symbols have been created in accordance with JEDEC Standard 100-A. In order to shorten the symbols, some of the signal names and other related terminology have been abbreviated as shown below: | DR | DRVR | RS | SRESET | |-----|-------|-----|-------------------| | DRN | DRVR | VDD | $V_{DDL}, V_{DD}$ | | osc | OSCIN | | | | SCK | SBCLK | | | Lower case subscripts are defined as follows: | С | cycle time | r | rise time | |---|------------------------|----|-----------------| | d | delay time | sk | skew | | h | hold time | su | setup time | | W | pulse duration (width) | t | transition time | The following additional letters and phrases are defined as follows: | Н | High | Z | High impedance | |---|-------|--------------|----------------| | L | Low | Falling edge | No longer high | | V | Valid | Rising edge | No longer low | ## PARAMETER MEASUREMENT INFORMATION Outputs are driven to a minimum high-logic level of 2.4 V and to a maximum low-logic level of 0.6 V. These levels are compatible with TTL devices. Output transition times are specified as follows: For a high-to-low transition on either an input or output signal, the level at which the signal is said to be no longer high is 2 V, and the level at which the signal is said to be low is 0.8 V. For a low-to-high transition, the level at which the signal is said to be no longer low is 0.8 V and the level at which the signal is said to be high is 2 V, as shown below. The rise and fall times are not specified but are assumed to be those of standard TTL devices, which are typically 1.5 ns. ### test measurement The test-load circuit shown in Figure 3 represents the programmable load of the tester pin electronics that are used to verify timing parameters of TI380C27 output signals. Where: IOI = 2 mA, dc-level verification (all outputs) $IOH = 400 \,\mu\text{A} \text{ (all outputs)}$ V<sub>LOAD</sub> = 1.5 V, typical dc-level verification or 0.7 V, typical timing verification C<sub>T</sub> = 65 pF, typical load-circuit capacitance Figure 3. Test-Load Circuit SPWS014A - APRIL 1994 - REVISED MARCH 1995 ## power up, SBCLK, OSCIN, MBCLK1, MBCLK2, $\overline{\text{SYNCIN}}$ , and $\overline{\text{SRESET}}$ timing | NO. | | | | MIN | NOM | MAX | UNIT | |------------------|----------------------------------------------------------------------|-------------------------------------------------------------------------------------|----------------|---------------------|---------|-----|------| | 100† | t <sub>r(VDD</sub> ) | Rise time, 1.2 V to minimum V <sub>DD</sub> -high level | | | | 1 | ms | | 101†‡ | <sup>t</sup> d(VDDH-SCKV) | Delay time, minimum V <sub>DD</sub> -high level to first valid SBCLK no longer high | | | | 1 | ms | | 102†‡ | td(VDDH-OSCV) | Delay time, minimum V <sub>DD</sub> -high level to first valid 0 | OSCIN high | | | 1 | ms | | 103 | t <sub>C</sub> (SCK) | Cycle time, SBCLK (see Note 13) | | 30.3 | | 500 | ns | | 104 | tw(SCKH) | Pulse duration, SBCLK high | | 13 | | 500 | ns | | 105 | tw(SCKL) | Pulse duration, SBCLK low | | 13 | | 500 | ns | | 106† | t <sub>t</sub> (SCK) | Transition time, SBCLK | | | | 2 | ns | | 107 | t <sub>c</sub> (OSC) | Cycle time, OSCIN (see Note 14) | | | 1/OSCIN | | ns | | | | (OSCH) Pulse duration, OSCIN high (see Note 15) | OSCIN = 64 MHz | 5.5 | | | | | 108 | tw(OSCH) | | OSCIN = 48 MHz | 8 | | | ns | | | | | OSCIN = 32 MHz | 8 | | | | | | t <sub>W(OSCL)</sub> Pulse duration, OSCIN low (see Note 15) OSCIN = | | OSCIN = 64 MHz | 5.5 | | | | | 109 | | Pulse duration, OSCIN low (see Note 15) | OSCIN = 48 MHz | 8 | | | ns | | | | OSCIN = 32 MHz | 8 | | | | | | 110† | t <sub>t</sub> (OSC) | Transition time, OSCIN | • | | | 3 | ns | | 111† | td(OSCV-CKV) | Delay time, OSCIN valid to MBCLK1 and MBCLK2 | valid | | | 1 | ms | | 117 <sup>†</sup> | <sup>t</sup> h(VDDH-RSL) | Hold time, SRESET low after V <sub>DD</sub> reaches minimum | ım high level | 5 | | | ms | | 118† | t <sub>w</sub> (RSH) | Pulse duration, SRESET high | | 14 | | | μs | | 119† | t <sub>w(RSL)</sub> | Pulse duration, SRESET low | | 14 | | | μs | | 288† | t <sub>su(RST)</sub> | Setup time, DMA size to SRESET high (Intel mode only) | | 10 | | | ns | | 289† | <sup>t</sup> h(RST) | Hold time, DMA size from SRESET high (Intel mode only) | | 10 | | | ns | | | | One sighth of a local mamory avala | CLKDIV = H | 2t <sub>c(OS(</sub> | C) | | 20 | | | t <sub>M</sub> | One-eighth of a local memory cycle | CLKDIV = L | tc(OSC) | ) | | ns | <sup>†</sup>This specification is provided as an aid to board design. It is not assured during manufacturing testing. NOTES: 13. SBCLK can be any value between 2 MHz to 33 MHz. This data sheet describes the system interface (SIF) timing parameters for the case of SBCLK at 25 MHz and at 33 MHz. - 14. The value of OSCIN can be 64 MHz $\pm$ 1%, 32 MHz $\pm$ 1%, or 48 MHz $\pm$ 1%. If OSCIN is used to generate PXTALIN, the OSCIN tolerance must be $\pm$ 0.01%. - 15. This is to assure a $\pm$ 5% duty-cycle crystal, provided that OSCIN meets the recommended operating conditions for V<sub>IH</sub> and V<sub>IL</sub>. <sup>‡</sup> If parameter 101 or 102 cannot be met, parameter 117 must be extended by the larger difference: real value of parameter 101 or 102 minus the max value listed. NOTE A: In order to represent the information is one illustration, nonactual phase and timebase characteristics are shown. Refer to specified parameters for precise information. Figure 4. Timing for Power Up, System Clocks, SYNCIN, and SRESET ## memory-bus timing: local-memory clocks, MAL, MROMEN, MBIAEN, NMI, MRESET, and ADDRESS $t_{\mbox{\scriptsize M}}$ is the cycle time of one-eighth of a local memory cycle (31.25 ns minimum for a 4-MHz local bus or 20.83 ns minimum for a 6-MHz local bus). | NO. | | MIN | MAX | UNIT | |-----|-----------------------------------------------------------------------------------------|----------------------|-----|------| | 1 | Period of MBCLK1 and MBCLK2 | 4t <sub>M</sub> | | ns | | 2 | Pulse duration, clock high | 2t <sub>M</sub> -9 | | ns | | 3 | Pulse duration, clock low | 2t <sub>M</sub> -9 | | ns | | 4 | Hold time, MBCLK2 low after MBCLK1 high | t <sub>M</sub> -9 | | ns | | 5 | Hold time, MBCLK1 high after MBCLK2 high | t <sub>M</sub> -9 | | ns | | 6 | Hold time, MBCLK2 high after MBCLK1 low | t <sub>M</sub> -9 | | ns | | 7 | Hold time, MBCLK1 low after MBCLK2 low | t <sub>M</sub> -9 | | ns | | 8 | Setup time, address/enable on MAX0, MAX2, and MROMEN before MBCLK1 no longer high | t <sub>M</sub> -9 | | ns | | 9 | Setup time, row address on MADL0-MADL7, MAXPH, and MAXPL before MBCLK1 no longer high | t <sub>M</sub> -14 | | ns | | 10 | Setup time, address on MADH0-MADH7 before MBCLK1 no longer high | t <sub>M</sub> -14 | | ns | | 11 | Setup time, MAL high before MBCLK1 no longer high | 13 | | ns | | 12 | Setup time, address on MAX0, MAX2, and MROMEN before MBCLK1 no longer low | 0.5t <sub>M</sub> -9 | | ns | | 13 | Setup time, column address on MADL0-MADL7, MAXPH, and MAXPL before MBCLK1 no longer low | 0.5t <sub>M</sub> -9 | | ns | | 14 | Setup time, status on MADH0-MADH7 before MBCLK1 no longer low | 0.5t <sub>M</sub> -9 | | ns | | 120 | Setup time, NMI valid before MBCLK1 low | 30 | | ns | | 121 | Hold time, NMI valid after MBCLK1 low | 0 | | ns | | 126 | Delay time, MBCLK1 no longer low to MRESET valid | 0 | 20 | ns | | 129 | Hold time, column address/status after MBCLK1 no longer low | t <sub>M</sub> -7 | | ns | NOTE A: MBCLK1 and MBCLK2 have no timing relationship to OSCOUT. MBCLK1 and MBCLK2 can start on any OSCIN rising edge, depending on when the memory cycle starts execution. Figure 5. Clock Waveforms After Clock Stabilization Figure 6. Memory-Bus Timing: Local-Memory Clocks, $\overline{\text{MAL}}$ , $\overline{\text{MROMEN}}$ , $\overline{\text{MBIAEN}}$ , $\overline{\text{NMI}}$ , $\overline{\text{MRESET}}$ , and ADDRESS SPWS014A - APRIL 1994 - REVISED MARCH 1995 ## memory-bus timing: clocks, MRAS, MCAS, and MAL to ADDRESS $t_{\mbox{\scriptsize M}}$ is the cycle time of one-eighth of a local memory cycle (31.25 ns minimum for a 4-MHz local bus or 20.83 ns minimum for a 6-MHz local bus). | NO. | | MIN | MAX | UNIT | |-----|----------------------------------------------------------------------------------------------------------------|--------------------------|-----|------| | 15 | Setup time, row address on MADL0-MADL7, MAXPH, and MAXPL before MRAS no longer high | 1.5t <sub>M</sub> – 11.5 | | ns | | 16 | Hold time, row address on MADL0 – MADL7, MAXPH, and MAXPL after MRAS no longer high | t <sub>M</sub> -6.5 | | ns | | 17 | Delay time, MRAS no longer high to MRAS no longer high in the next memory cycle | 8t <sub>M</sub> | | ns | | 18 | Pulse duration, MRAS low | 4.5t <sub>M</sub> −5 | | ns | | 19 | Pulse duration, MRAS high | 3.5t <sub>M</sub> −5 | | ns | | 20 | Setup time, column address (MADL0-MADL7, MAXPH, and MAXPL) and status (MADH0-MADH7) before MCAS no longer high | 0.5t <sub>M</sub> -9 | | ns | | 21 | Hold time, column address (MADL0-MADL7, MAXPH, and MAXPL) and status (MADH0-MADH7) after MCAS low | t <sub>M</sub> -5 | | ns | | 22 | Hold time, column address (MADL0-MADL7, MAXPH, and MAXPL) and status (MADH0-MADH7) after MRAS no longer high | 2.5t <sub>M</sub> -6.5 | | ns | | 23 | Pulse duration, MCAS low | 3t <sub>M</sub> -9 | | ns | | 24 | Pulse duration, MCAS high, refresh cycle follows read or write cycle | 2t <sub>M</sub> -9 | | ns | | 25 | Hold time, row address on MAXL0-MAXL7, MAXPH, and MAXPL after MAL low | 1.5t <sub>M</sub> −9 | | ns | | 26 | Setup time, row address on MAXL0-MAXL7, MAXPH, and MAXPL before MAL no longer high | t <sub>M</sub> -9 | | ns | | 27 | Pulse duration, MAL high | t <sub>M</sub> -9 | | ns | | 28 | Setup time, address/enable on MAX0, MAX2, and MROMEN before MAL no longer high | t <sub>M</sub> -9 | | ns | | 29 | Hold time, address/enable of MAX0, MAX2, and MROMEN after MAL low | 1.5t <sub>M</sub> -9 | | ns | | 30 | Setup time, address on MADH0-MADH7 before MAL no longer high | t <sub>M</sub> -9 | | ns | | 31 | Hold time, address on MADH0-MADH7 after MAL low | 1.5t <sub>M</sub> -9 | | ns | Figure 7. Memory-Bus Timing: Clocks, MRAS, MCAS, and MAL to ADDRESS ## memory-bus timing: read cycle $t_{M}$ is the cycle time of one-eighth of a local memory cycle (31.25 ns minimum for a 4-MHz local bus or 20.83 ns minimum for a 6-MHz local bus). | NO. | | MIN | MAX | UNIT | |------------------|---------------------------------------------------------------------------------------------------------------------------------------|-----------------------|-------------------------|------| | 32 | Access time, address/enable valid on MAX0, MAX2, and MROMEN to valid data/parity | | 6t <sub>M</sub> – 23 | ns | | 33 | Access time, address valid on MAXPH, MAXPL, MADH0-MADH7, and MADL0-MADL7 to valid data/parity | | 6t <sub>M</sub> -23 | ns | | 35 | Access time, MRAS low to valid data/parity | | 4.5t <sub>M</sub> -21.5 | ns | | 36 | Hold time, valid data/parity after MRAS no longer low | 0 | | ns | | 37† | Hold time, address in the high-impedance state on MAXPH, MAXPL, MADH0-MADH7 and MADL0-MADL7 after MRAS high (see Note 16) | 2t <sub>M</sub> -10.5 | | ns | | 38 | Access time, MCAS low to valid data/parity | | 3t <sub>M</sub> -23 | ns | | 39 | Hold time, valid data/parity after MCAS no longer low | 0 | | ns | | 40† | Hold time, address in the high-impedance state on MAXPH, MAXPL, MADH0-MADH7, and MADL0-MADL7 after MCAS high (see Note 16) | 2t <sub>M</sub> -13 | | ns | | 41 | Delay time, MCAS no longer high to MOE low | | t <sub>M</sub> +13 | ns | | 42† | Setup time, address/status in the high-impedance state on MAXPH, MAXPL, MADL0-MADL7, and MADH0-MADH7 before MOE no longer high | 0 | | ns | | 43 | Access time, MOE low to valid data/parity | | 2t <sub>M</sub> -20 | ns | | 44 | Pulse duration, MOE low | 2t <sub>M</sub> -9 | | ns | | 45 | Delay time, MCAS low to MOE no longer low | 3t <sub>M</sub> -9 | | ns | | 46 | Hold time, valid data/parity in after MOE no longer low | 0 | | ns | | 47† | Hold time, address in the high-impedance state on MAXPH, MAXPL, MADH0-MADH7, and MADL0-MADL7 after MOE high (see Note 16) | 2t <sub>M</sub> -15 | | ns | | 48† | Setup time, address/status in the high-impedance state on MAXPH, MAXPL, MADL0-MADL7, and MADH0-MADH7, before MBEN no longer high | 0 | | ns | | 48a† | Setup time, address/status in the high-impedance state on MAXPH, MAXPL, MADL0-MADL7, and MADH0-MADH7 and before MBIAEN no longer high | 0 | | ns | | 49 | Access time, MBEN low to valid data/parity | | 2t <sub>M</sub> -25 | ns | | 49a | Access time, MBIAEN low to valid data/parity | | 2t <sub>M</sub> -25 | ns | | 50 | Pulse duration, MBEN low | 2t <sub>M</sub> -9 | | ns | | 50a | Pulse duration, MBIAEN low | 2t <sub>M</sub> -9 | | ns | | 51 | Hold time, valid data/parity after MBEN no longer low | 0 | | ns | | 51a | Hold time, valid data/parity after MBIAEN no longer low | 0 | | ns | | 52† | Hold time, address in the high-impedance state on MAXPH, MAXPL, MADH0-MADH7, and MADL0-MADL7 after MBEN high (see Note 16) | 2t <sub>M</sub> -15 | | ns | | <sub>52a</sub> † | Hold time, address in the high-impedance state on MAXPH, MAXPL, MADH0-MADH7, and MADL0-MADL7 after MBIAEN high | 2t <sub>M</sub> -15 | | ns | | 53 | Hold time, MDDIR high after MBEN high, read follows write cycle | 1.5t <sub>M</sub> -12 | | ns | | 54 | Setup time, MDDIR low before MBEN no longer high | 3t <sub>M</sub> -5 | | ns | | 55 | Hold time, MDDIR low after MBEN high, write follows read cycle | 3t <sub>M</sub> -12 | | ns | <sup>†</sup>This specification has been characterized to meet stated value. It is not assured during manufacturing testing. NOTE 16: The data/parity that exists on the address lines will most likely reach the high-impedance state sometime later than the rising edge of MRAS, MCAS, MOE, or MBEN (between MIN and MAX of timing parameter 36) and will be a function of the memory being read. The MIN time given represents the time from the rising edge of MRAS, MCAS, MOE, or MBEN to the beginning of the next address, and does not represent the actual high-impedance period on the address bus. Figure 8. Memory-Bus Timing: Read Cycle ## memory-bus timing: write cycle $t_{M}$ is the cycle time of one-eighth of a local memory cycle (31.25 ns minimum for a 4-MHz local bus or 20.83 ns minimum for a 6-MHz local bus). | NO. | | MIN | MAX | UNIT | |-----|-----------------------------------------------------------------------------|-------------------------|-----|------| | 58 | Setup time, MW low before MRAS no longer low | t <sub>M</sub> | | ns | | 60 | Setup time, MW low before MCAS no longer low | 1.5t <sub>M</sub> -6.5 | | ns | | 63 | Setup time, valid data/parity before MW no longer high | 5.1 | | ns | | 64 | Pulse duration, MW low | 2.5t <sub>M</sub> -9 | | ns | | 65 | Hold time, data/parity out valid after MW high | 0.5t <sub>M</sub> -10.5 | | ns | | 66 | Setup time, address valid on MAX0, MAX2, and MROMEN before MW no longer low | 7t <sub>M</sub> -11.5 | | ns | | 67 | Hold time, MRAS low to MW no longer low | 5.5t <sub>M</sub> -9 | | ns | | 69 | Hold time, MCAS low to MW no longer low | 4t <sub>M</sub> -11.5 | | ns | | 70 | Setup time, MBEN low before MW no longer high | 1.5t <sub>M</sub> -13.5 | | ns | | 71 | Hold time, MBEN low after MW high | 0.5t <sub>M</sub> -6.5 | | ns | | 72 | Setup time, MDDIR high before MBEN no longer high | 2t <sub>M</sub> -9 | | ns | | 73 | Hold time, MDDIR high after MBEN high | 1.5t <sub>M</sub> -12 | · | ns | Figure 9. Memory-Bus Timing: Write Cycle ## memory-bus timing: DRAM-refresh timing $t_{\text{M}}$ is the cycle time of one-eighth of a local memory cycle (31.25 ns minimum for a 4-MHz local bus or 20.83 ns minimum for a 6-MHz local bus). | NO. | | MIN | MAX | UNIT | |-----|-------------------------------------------------------------------------------------|-------------------------|-----|------| | 15 | Setup time, row address on MADL0-MADL7, MAXPH, and MAXPL before MRAS no longer high | 1.5t <sub>M</sub> -11.5 | | ns | | 16 | Hold time, row address on MADL0-MADL7, MAXPH, and MAXPL after MRAS no longer high | t <sub>M</sub> -6.5 | | ns | | 18 | Pulse duration, MRAS low | 4.5t <sub>M</sub> −5 | | ns | | 19 | Pulse duration, MRAS high | 3.5t <sub>M</sub> -5 | | ns | | 73a | Setup time, MCAS low before MRAS no longer high | 1.5t <sub>M</sub> -11.5 | | ns | | 73b | Hold time, MCAS low after MRAS low | 4.5t <sub>M</sub> -6.5 | | ns | | 73c | Setup time, MREF high before MCAS no longer high | 14 | | ns | | 73d | Hold time, MREF high after MCAS high | t <sub>M</sub> -9 | | ns | Figure 10. Memory Bus Timing: DRAM-Refresh Cycle ## **XMATCH and XFAIL timing** $t_{\mbox{\scriptsize M}}$ is the cycle time of one-eighth of a local memory cycle (31.25 ns minimum for a 4-MHz local bus or 20.83 ns minimum for a 6-MHz local bus). | NO. | | MIN | MAX | UNIT | |-----|--------------------------------------------------------------|-----------------|-----|------| | 127 | Delay time, status bit 7 high to XMATCH and XFAIL recognized | 7t <sub>M</sub> | | ns | | 128 | Pulse duration, XMATCH or XFAIL high | 50 | | ns | Figure 11. XMATCH and XFAIL Timing ## SPWS014A - APRIL 1994 - REVISED MARCH 1995 ## token ring: ring-interface timing | NO. | | | MIN | TYP | MAX | UNIT | |------------------------------------------------|-----------------------------------------------------------------|----------------------------|-----------------------------------------------------------------------------------------|-------|------|------| | 153 | Period of PCLK (see Note 17) | 4Mbps | | 125 | | ns | | 153 | Period of RCLK (see Note 17) | 16 Mbps | | 31.25 | | ns | | 4541 | Bules duration, BCLK law | 4 Mbps nominal: 62.5 ns | 46 | | | ns | | 154L | Pulse duration, RCLK low | 16 Mbps nominal: 15.625 ns | 125<br>31.25 | ns | | | | 45411 | Dulas duration DCI // high | 4 Mbps nominal: 62.5 ns | 35 | | | ns | | 154H<br>155 | Pulse duration, RCLK high | 16 Mbps nominal: 15.625 ns | 8 | | | ns | | 155 | Setup time, RCVR valid before rising edge (1.8 V) of RCLK at 1 | 6 Mbps | 10 | | | ns | | 156 | Hold time, RCVR valid after rising edge (1.8 V) of RCLK at 16 N | Mbps | 4 | | | ns | | | Dulas duration vine band alask land | 4 Mbps | 40 | | | ns | | 158L | Pulse duration, ring baud clock low | 16 Mbps | 125<br>31.25<br>46<br>15<br>35<br>8<br>10<br>4<br>40<br>9<br>40<br>9<br>125<br>31.25 | ns | | | | 45011 | Dulas duration ring bound alock high | 4 Mbps | nal: 15.625 ns 15 al: 62.5 ns 35 nal: 15.625 ns 8 10 4 40 9 40 9 125 XTALIN only) 31.25 | ns | | | | 158H | Pulse duration, ring baud clock high | 16 Mbps | | ns | | | | 405 Paried of OCCOUT and DVTALIN (and Note 47) | | 4 Mbps | | 125 | | ns | | 165 | Period of OSCOUT and PXTALIN (see Note 17) | 16 Mbps (for PXTALIN only) | | 31.25 | | ns | | | Tolerance of PXTALIN input frequency (see Note 17) | | | ± | 0.01 | % | NOTE 17: This parameter is not tested but is required by the IEEE 802.5 specification. Figure 12. Ring-Interface Timing ## token ring: transmitter timing | NO. | | | MIN | MAX | UNIT | |-----|-----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|--------|--------|------| | 159 | tsk(DR) | Delay from DRVR rising edge (1.8 V) to $\overline{DRVR}$ falling edge (1 V) or DRVR falling edge (1 V) to $\overline{DRVR}$ rising edge (1.8 V) | | ±2 | ns | | 160 | t <sub>d(DR)H</sub> † | Delay from RCLK (or PXTALIN) falling edge (1 V) to DRVR rising edge (1.8 V) | See No | ote 18 | ns | | 161 | td(DR)L <sup>†</sup> | Delay from RCLK (or PXTALIN) falling edge (1 V) to DRVR falling edge (1 V) | See No | ote 18 | ns | | 162 | td(DRN)H <sup>†</sup> | Delay from RCLK (or PXTALIN) falling edge (1 V) to DRVR falling edge (1 V) | See No | ote 18 | ns | | 163 | t(DRN)L <sup>†</sup> | Delay from RCLK (or PXTALIN) falling edge (1 V) to DRVR rising edge (1.8 V) | See No | ote 18 | ns | | 164 | DRVR / DRVR asymmetry | $\frac{t_{d(DR)L} + t_{d(DRN)H}}{2} - \frac{t_{d(DR)H} + t_{d(DRN)L}}{2}$ | | ±1.5 | ns | <sup>†</sup> When in active-monitor mode, the clock source is PXTALIN; otherwise, the clock-source is either RCLK or PXTALIN. NOTE 18: This parameter is not tested to a minimum or a maximum but is measured and used as a component required for parameter 164. Figure 13. Skew and Asymmetry From RCLK or PXTALIN to DRVR and DRVR ## ethernet timing of clock signals | NO. | | MIN | MAX | UNIT | |-----|----------------------------|-----|------|------| | 300 | CLKPHS Pulse duration, TXC | 45 | | ns | | 301 | CLKPER Cycle time, TXC | 95 | 1000 | ns | Figure 14. Ethernet Timing of TXC ## ethernet timing of XMIT signals: TXD | NO. | | | MIN | MAX | UNIT | |-----|--------|-------------------------------------------------------------|-----|-----|------| | 305 | tXDHLD | Hold time, TXD after TXC high | 5 | | ns | | 306 | tXDVLD | Delay time, TXC high to TXD valid and TXC high to TXEN high | | 40 | ns | Figure 15. Ethernet Timing of XMIT Signals: TXD ## ethernet timing of RCV signals: start of frame | NO. | | | MIN | TYP | MAX | UNIT | |-----|--------|----------------------------------------------------------------------------------------|-----|-----|-----|-----------------| | 310 | RXDSET | Setup time, RXD before RXC no longer low | 20 | | | ns | | 311 | RXDHLD | Hold time, RXD after RXC high | 5 | | | ns | | 312 | CRSSET | Setup time, CRS high before RXC no longer low for first valid data sample | 20 | | | ns | | 313 | SAMDLY | Delay time, CRS internally recognized to first valid data sample (see Notes 19 and 20) | | 3 | | clock<br>cycles | | 314 | RXCHI | Pulse duration, RXC high | 36 | | | ns | | 315 | RXCL0 | Pulse duration, RXC low | 36 | | | ns | - NOTES: 19. For valid frame synchronization, one of the following data sequences must be received. Any other pattern delays frame synchronization until after the next $\overline{\text{CRS}}$ rising edge. - a) 0 followed by n occurrences of 10 followed by 11, where n is on integer $\geq$ 3. For example, if n = 3, the data sequence is 010101011. - b) 10 followed by n occurrences of 10 followed by 11, where n is an integer $\geq$ 3. For example, if n = 3, the data sequence is 1010101011. - 20. If a previous frame or frame fragment is completed without extra RXC clock cycles (XTRCVC = 0), SAMDLY = 2 clock cycles. Figure 16. Ethernet Timing of RCV Signals: Start Of Frame ## ethernet timing of RCV signals: end of frame | NO. | | | MIN | TYP | MAX | UNIT | |-----|--------|-------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|-------| | 320 | CRSSET | Setup time, $\overline{\text{CRS}}$ low before RXC no longer low to determine if last data bit seen on previous RXC no longer low (see Note 21) | 20 | | | ns | | 321 | CRSHLD | Hold time, CRS low after RXC no longer low to determine if last data bit seen on previous RXC no longer low | 0 | | | ns | | 322 | XTRCYC | Number of extra RXC clock cycles after last data bit (CRS is low) (see Note 21) | 0 | 5 | | cycle | NOTE 21: The TI380C27 operates correctly even with no extra RXC clock cycles, provided that CRS does not remain asserted longer than 2 μs (see timing spec NORXC). Provided no extra clocks affect receive-startup timing, see timing spec SAMDLY. Figure 17. Ethernet Timing of RCV Signals: End of Frame ## ethernet timing of RCV signals: no RXC | NO. | | MIN | MAX | UNIT | |-----|-----------------------------------------------------------------------|-----|-----|------| | 330 | NORXC Time with no clock pulse on RXC, when CRS is high (see Note 22) | | 2 | μs | NOTE 22: If NORXC is exceeded, local-clock-failure circuitry may become activated, resetting the device. Figure 18. Ethernet Timing of RCV Signals: No RXC ## ethernet timing of XMIT signals: COLL | NO. | | | MIN | MAX | UNIT | |-----|--------|--------------------------------------------------------------------------------------------------------------------------------------|-----------------|-----|--------| | 340 | HBWIN | Delay time from TXC high of the last transmitted data bit (TXEN is high) to COLL sampled high, so not to generate a heart-beat error | | 47 | cycles | | 341 | COLPUL | Minimum pulse duration of COLL high for assured sample | 20 ns + 1 cycle | | ns | | 342 | COLSET | Setup of COLL high to TXC high | 20 | | ns | Figure 19. Ethernet Timing of XMIT Signals: COLL ## ethernet timing of XMIT signals: JAM | NO. | | | MIN | MAX | UNIT | |-----|--------|------------------------------------------------------------------------------------------|-----------------|-----|--------| | 350 | JAMTIM | Time from COLL sampled high (TXC high) to first transmitted JAM bit on TXD (see Note 23) | | 4 | cycles | | 351 | COLSET | Setup time, COLL high before TXC high | 20 | | ns | | 352 | COLPUL | Pulse duration, COLL high for assured sample, minimum | 20 ns + 1 cycle | | ns | NOTE 23: The JAM pattern is delayed until after the completion of the preamble pattern. The TI380C27 transmits a JAM pattern of all 1s. Figure 20. Ethernet Timing of XMIT Signals: JAM ## 80x8x DIO read-cycle timing | NO | | 25-MHz | OPERATION | 33-MHz | 33-MHz OPERATION | | |------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|-----------------------------|----------------------|------------------------------|------| | NO. | | MIN | MAX | MIN | MAX | UNIT | | 255 | Delay time, SRDY low to either SCS or SRD high | 15 | | 15 | | ns | | 256 | Pulse duration, SRAS high | 30 | | 30 | | ns | | 259† | Hold time, SAD in the high-impedance state after SRD low (see Note 24) | 0 | | 0 | | ns | | 260 | Setup time, <u>SADH</u> 0-SADH7, SADL0-SADL7, SPH, and SPL valid before <u>SRDY</u> low | 0 | | 0 | | ns | | 261† | Delay time, SRD or SCS high to SAD in the high-impedance state (see Note 24) | | 35 | | 35 | ns | | 261a | Hold time, output data valid after SRD or SCS high (see Note 24) | 0 | | 0 | | ns | | 264 | Setup time, SRSX, SRS0-SRS2, SCS, and SBHE valid to SRAS no longer high (see Note 25) | 30 | | 30 | | ns | | 265 | Hold time, SRSX, SRS0-SRS2, SCS, and SBHE valid after SRAS low | 10 | | 10 | | ns | | 266a | Setup time, SRAS high to SRD no longer high (see Note 25) | 15 | | 15 | | ns | | 267‡ | Setup time, SRSX, SRS0-SRS2 valid before SRD no longer high (see Note 24) | 15 | | 15 | | ns | | 268 | Hold time, SRSX, SRS0-SRS2 valid after SRD no longer low (see Note 25) | 0 | | 0 | | ns | | 272a | Setup time, SRD, SWR, and SIACK high from previous cycle to SRD no longer high | <sup>t</sup> c(SCK) | | t <sub>C</sub> (SCK) | | ns | | 273a | Hold time, SRD, SWR, and SIACK high after SRD high | t <sub>c</sub> (SCK) | | t <sub>c</sub> (SCK) | | ns | | 275 | Delay time, SRD and SWR, or SCS high to SRDY high (see Note 24) | 0 | 25 | 0 | 25 | ns | | 279† | Delay time, SRD and SWR, high to SRDY in the high-impedance state | 0 | tc(SCK) | 0 | t <sub>c</sub> (SCK) | ns | | 282a | Delay time, SDBEN low to SRDY low in a read cycle | 0 | t <sub>c(SCK)</sub> / 2 + 4 | 0 | t <sub>C</sub> (SCK) / 2 + 4 | ns | | 282R | Delay time, SRD low to SDBEN low (see <i>TMS380 Second Generation Token-Ring User's Guide</i> , SPWU005, subsection 3.4.1.1.1), provided previous cycle completed | 0 | t <sub>c(SCK)+3</sub> | 0 | t <sub>c</sub> (SCK)+3 | ns | | 283R | Delay time, SRD high to SDBEN high (see Note 24) | 0 | t <sub>C(SCK)</sub> / 2 + 4 | 0 | t <sub>C</sub> (SCK) / 2 + 4 | ns | | 286 | Pulse duration, SRD high between DIO accesses (see Note 24) | t <sub>C</sub> (SCK) | | t <sub>c</sub> (SCK) | | ns | <sup>†</sup> This specification is provided as an aid to board design. It is not assured during manufacturing testing. <sup>‡</sup> It is the later of SRD and SWR or SCS low that indicates the start of the cycle. NOTES: 24. The inactive chip select is SIACK in DIO read and DIO write cycles, and SCS is the inactive chip select in interrupt-acknowledge cycles <sup>25.</sup> In 80x8x mode, SRAS can be used to strobe the values of SBHE, SRSX, SRS0 – SRS2, and SCS. When used to do so, SRAS must meet parameter 266a, and SBHE, SRS0 – SRS2, and SCS must meet parameter 264. If SRAS is strapped high, parameters 266a and 264 are irrelevant and parameter 268 must be met. - NOTES: A. In 80x8x mode, SRAS can be used to strobe the values of SBHE, SRSX, SRS0-SRS2, and SCS. When used to do so, SRAS must meet parameter 266a, and SBHE, SRS0-SRS2, and SCS must meet parameter 264. If SRAS is strapped high, parameters 266a and 264 are irrelevant and parameter 268 must be met. - B. When the TI380C27 begins to drive SDBEN inactive, it has already latched the write data internally. Parameter 263 must be met to the input of the data buffers. - C. In 8-bit 80x8x mode DIO reads, the SADH0-SADH7 contain don't care data. Figure 21. 80x8x DIO Read-Cycle Timing ## 80x8x DIO write-cycle timing | NO | | | 25-MH | OPERATION | 33-MH | OPERATION | LINUT | |------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------|----------------------|------------------------------|----------------------|-----------------------------|-------| | NO. | | | MIN | MAX | MIN | MAX | UNIT | | 255 | Delay time, SRDY low to either SCS or SWF | Rhigh | 15 | | 15 | | ns | | 256 | Pulse duration, SRAS high | | 30 | | 30 | | ns | | 262 | Setup time, SADH0_SADH7, SADL0_SAD valid before SCS or SWR no longer low | DL7, SPH, and SPL | 15 | | 15 | | ns | | 263 | Hold time, SADH0-SADH7, SADL0-SADI valid after SCS or SWR high | L7, SPH, and SPL | 15 | | 15 | | ns | | 264 | Setup time, SRSX, SRS0-SRS2, SCS, and longer high (see Note 25) | SBHE to SRAS no | 30 | | 30 | | ns | | 265 | Hold time, SRSX, SRS0 – SRS2, SCS, and SE | 3HE after SRAS low | 10 | | 10 | | ns | | 266a | Setup time, SRAS high to SWR no longer him | gh (see Note 25) | 15 | | 15 | | ns | | 267† | Setup time, SRSX, SRS0-SRS2 before State (see Note 24) | WR no longer high | 15 | | 15 | | ns | | 268 | Hold time, SRSX, SRS0-SRS2 valid after (see Note 25) | SWR no longer low | 0 | | 0 | | ns | | 272a | Setup time, SRD, SWR, and SIACK high fro SWR no longer high | m previous cycle to | t <sub>c</sub> (SCK) | | t <sub>C</sub> (SCK) | | ns | | 273a | Hold time, SRD, SWR, and SIACK high after | r SWR high | tc(SCK) | | tc(SCK) | | ns | | 276‡ | Delay time, SRDY low in the first DIO access to SRDY low in the immediately following acc TMS380 Second-Generation Token Rings SPWU005, subsection 3.4.1.1.1) | cess to the SIF (see | | 4000 | | 4000 | ns | | 275 | Delay time, SWR or SCS high to SRDY high | (see Note 24) | 0 | 25 | 0 | 25 | ns | | 279§ | Delay time, SWR high to SRDY in the high-in | mpedance state | 0 | t <sub>C</sub> (SCK) | 0 | t <sub>c</sub> (SCK) | ns | | 280 | Delay time, SWR low to SDDIR low (see No | te 24) | 0 | t <sub>c(SCK)</sub> / 2 + 4 | 0 | t <sub>c(SCK)</sub> / 2 + 4 | ns | | 0004 | Delay time, SDBEN low to SRDY low (see TMS380 Second Generation Token-Ring | If SIF register is ready (no waiting required) | 0 | t <sub>c(SCK)</sub> / 2 + 4 | 0 | t <sub>c(SCK)</sub> / 2 + 4 | | | 282b | User's Guide, SPWU005, subsection 3.4.1.1.1) | If SIF register is not ready (waiting required) | 0 | 4000 | 0 | 4000 | ns | | 282W | Delay time, SDDIR low to SDBEN low | | 0 | t <sub>C</sub> (SCK) / 2 + 4 | 0 | t <sub>C(SCK)</sub> / 2 + 4 | ns | | 283W | Delay time, SCS or SWR high to SDBEN no | longer low | 0 | t <sub>C(SCK)</sub> / 2 + 4 | 0 | t <sub>C(SCK)</sub> / 2 + 4 | ns | | 286 | Pulse duration SWR high between DIO acce | esses (see Note 24) | t <sub>c</sub> (SCK) | | t <sub>c</sub> (SCK) | | ns | <sup>†</sup> It is the later of SRD and SWR or SCS low that indicates the start of the cycle. <sup>&</sup>lt;sup>‡</sup> This specification has been characterized to meet stated value. It is not assured during manufacturing testing. <sup>§</sup> This specification is provided as an aid to board design. It is not assured during manufacturing testing. NOTES: 24. The inactive chip select is SIACK in DIO read and DIO write cycles, and SCS is the inactive chip select in interrupt-acknowledge cycles. <sup>25.</sup> In 80x8x mode, SRAS can be used to strobe the values of SBHE, SRSX, SRS0-SRS2, and SCS. When used to do so, SRAS must meet parameter 266a, and SBHE, SRS0-SRS2, and SCS must meet parameter 264. If SRAS is strapped high, parameters 266a and 264 are irrelevant and parameter 268 must be met. NOTES: A. When the TI380C27 begins to drive SDBEN inactive, it has already latched the write data internally. Parameter 263 must be met to the input of the data buffers. B. In 8-bit 80x8x-mode DIO writes, the value placed on SADH0-SADH7 is a don't care. Figure 22. 80x8x DIO Write-Cycle Timing ## 80x8x interrupt-acknowledge-cycle timing: first SIACK pulse | NO. | | | 25-MHz<br>OPERATION | | 33-MHz<br>OPERATION | | | |-----|---------------------------------------------------------------|----------------------|---------------------|----------------------|---------------------|----|--| | | | MIN | MAX | MIN | MAX | | | | 286 | Pulse duration, SIACK high between DIO accesses (see Note 24) | t <sub>c</sub> (SCK) | | t <sub>c</sub> (SCK) | | ns | | | 287 | Pulse duration, SIACK low on first pulse of two pulses | t <sub>c</sub> (SCK) | | t <sub>c</sub> (SCK) | | ns | | NOTE 24: The inactive chip select is SIACK in DIO read and DIO write cycles, and SCS is the inactive chip select in interrupt-acknowledge cycles. Figure 23. 80x8x Interrupt-Acknowledge-Cycle Timing: First SIACK Pulse ## 80x8x interrupt-acknowledge-cycle timing: second SIACK pulse | NO. | | 25-MH | OPERATION | 33-MHz | OPERATION | UNIT | |------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|-----------------------------|----------------------|------------------------------|------| | NO. | | MIN | MAX | MIN | MAX | UNIT | | 255 | Delay time, SRDY low to SCS high | 15 | | 15 | | ns | | 259† | Hold time, SAD in the high-impedance state after SIACK low (see Note 24) | 0 | | 0 | | ns | | 260 | Setup time, output data valid before SRDY low | 0 | | 0 | | ns | | 261† | Delay time, SIACK high to SAD in the high-impedance state (see Note 24) | | 35 | | 35 | ns | | 261a | Hold time, output data valid after SIACK high (see Note 24) | 0 | | 0 | | ns | | 272a | Setup time, inactive data strobe high to SIACK no longer high | tc(SCK) | | t <sub>c</sub> (SCK) | | ns | | 273a | Hold time, inactive data strobe high after SIACK high | tc(SCK) | | t <sub>c</sub> (SCK) | | ns | | 275 | Delay time, SIACK high to SRDY high (see Note 24) | 0 | 25 | 0 | 25 | ns | | 276‡ | Delay time, SRDY low in the first DIO access to the SIF register to SRDY low in the immediately following access to the SIF | | 4000 | | 4000 | ns | | 279† | Delay time, SIACK high to SRDY in the high-impedance state | 0 | t <sub>c</sub> (SCK) | 0 | t <sub>C</sub> (SCK) | ns | | 282a | Delay time, SDBEN low to SRDY low in a read cycle | 0 | t <sub>c(SCK)</sub> / 2 + 4 | 0 | t <sub>c(SCK)</sub> / 2 + 4 | ns | | 282R | Delay time, SIACK low to SDBEN low (see <i>TMS380 Second Generation Token-Ring User's Guide</i> , SPWU005, subsection 3.4.1.1.1), provided previous cycle completed | 0 | tc(SCK)+3 | 0 | t <sub>c(SCK)+3</sub> | ns | | 283R | Delay time, SIACK high to SDBEN high (see Note 24) | 0 | t <sub>C(SCK)</sub> / 2 + 4 | 0 | t <sub>C</sub> (SCK) / 2 + 4 | ns | <sup>&</sup>lt;sup>†</sup> This specification is provided as an aid to board design. It is not assured during manufacturing testing. NOTE 24: The inactive chip select is SIACK in DIO read and DIO write cycles, and SCS is the inactive chip select in interrupt-acknowledge cycles. <sup>&</sup>lt;sup>‡</sup> This specification has been characterized to meet stated value. It is not assured <u>during</u> manufacturing testing. NOTES: A. SRDY is an active-low bus ready signal. It must be asserted before data output. B. In 8-bit 80x8x mode DIO writes, the value placed on SADH0-SADH7 is a don't care. Figure 24. 80x8x Interrupt-Acknowledge-Cycle Timing: Second SIACK Pulse ## 80x8x-mode bus-arbitration timing, SIF takes control | NO. | D | | z<br>ION | 33-MHz<br>OPERATION | | UNIT | |-------------------|-----------------------------------------------------------------------------------------------------------------|------------|----------|---------------------|-----|------| | | | MIN | MAX | MIN | MAX | | | 208a | Setup time, asynchronous signal SBBSY and SHLDA before SBCLK no longer high to assure recognition on that cycle | 10 | | 10 | | ns | | 208b | Hold time, asynchronous signal SBBSY and SHLDA after SBCLK low to assure recognition on that cycle | 10 | | 10 | | ns | | 212 | Delay time, SBCLK low to SADH0-SADH7, SADL0-SADL7, SPH, and SPL valid | | 20 | | 20 | ns | | 224a | Delay time, SBCLK low in cycle I2 to SOWN low | 0 | 20 | 0 | 15 | ns | | 224c | Delay time, SBCLK low in cycle I2 to SDDIR low in DMA read | | 28 | | 23 | ns | | 230 | Delay time, SBCLK high to SHRQ high | | 20 | | 20 | ns | | 241 | Delay time, SBCLK high in TX cycle to SRD and SWR high, bus acquisition | | 25 | | 25 | ns | | 241a <sup>†</sup> | Hold time, SRD and SWR in the high-impedance state after SOWN low, bus acquisition | tc(SCK)-15 | | tc(SCK)-15 | | ns | <sup>†</sup>This specification has been characterized to meet stated value. It is not assured during manufacturing testing. INSTRUMENTS POST OFFICE BOX 1443 • HOUSTON, TEXAS 77251-1443 SPWS014A – APRIL 1994 – REVISED MARCH 1995 ## **ADVANCE INFORMATION** NOTE A: While the system-interface DMA controls are active (i.e., SOWN is asserted), SCS is disabled. Figure 25. 80x8x-Mode Bus-Arbitration Timing, SIF Takes Control ## 80x8x-mode DMA read-cycle timing | NO | | 25-MHz OF | PERATION | 33-MHz OI | PERATION | LINUT | |------|-------------------------------------------------------------------------------------------------------------------------|--------------------------|--------------------------|--------------------------|--------------------------|-------| | NO. | | MIN | MAX | MIN | MAX | UNIT | | 205 | Setup time, SADL0-SADL7, SADH0-SADH7, SPH, and SPL valid before SBCLK in T3 cycle no longer high | 10 | | 10 | | ns | | 206 | Hold time, SADL0-SADL7, SADH0-SADH7, SPH, and SPL valid after SBCLK low in T4 cycle if parameters 207a and 207b not met | 10 | | 10 | | ns | | 207a | Hold time, SADL0-SADL7, SADH0-SADH7, SPH, and SPL valid after SRD high | 0 | | 0 | | ns | | 207b | Hold time, SADL0-SADL7, SADH0-SADH7, SPH, and SPL valid after SDBEN no longer low | 0 | | 0 | | ns | | 208a | Setup time, asynchronous signal SRDY before SBCLK no longer high to assure recognition on this cycle | 10 | | 10 | | ns | | 208b | Hold time, asynchronous signal SRDY after SBCLK low to assure recognition on this cycle | 10 | | 10 | | ns | | 212 | Delay time, SBCLK low to address valid | | 20 | | 20 | ns | | 214† | Delay time, SBCLK low in T1 cycle to SADH0-SADH7, SADL0-SADL7, SPH, and SPL in the high-impedance state | | 20 | | 15 | ns | | 216 | Delay time, SBCLK high to SALE or SXAL high | | 20 | | 20 | ns | | 216a | Hold time, SALE or SXAL low after SRD high | 0 | | 0 | | ns | | 217 | Delay time, SBCLK high to SXAL low in the TX cycle or SALE low in the T1 cycle | 0 | 25 | 0 | 25 | ns | | 218 | Hold time, SADH0-SADH7, SADL0-SADL7, SPH, and SPL valid after SALE or SXAL low | tw(SCKH)-15 | t <sub>C</sub> (SCK)/2-4 | tw(SCKH)-15 | t <sub>C</sub> (SCK)/2-4 | ns | | 223R | Delay time, SBCLK low in T4 cycle to SRD high (see Note 26) | 0 | 16 | 0 | 11 | ns | | 225R | Delay time, SBCLK low in T4 cycle to SDBEN high | | 16 | | 11 | ns | | 226† | Delay time, SADH0-SADH7, SADL0-SADL7, SPH, and SPL in the high-impedance state to SRD low | 0 | | 0 | | ns | | 227R | Delay time, SBCLK low in T2 cycle to SRD low | 0 | 15 | 0 | 15 | ns | | 229† | Hold time, SADH0-SADH7, SADL0-SADL7, SPH, and SPL in the high-impedance state after SBCLK low in T1 cycle | 0 | | 0 | | ns | | 231 | Pulse duration, SRD low | 2t <sub>C</sub> (SCK)-25 | | 2t <sub>C(SCK)</sub> -25 | | ns | | 233 | Setup time, SADH0-SADH7, SADL0-SADL7, SPH, and SPL valid before SALE, SXAL no longer high | 10 | | 10 | | ns | | 237R | Delay time, SBCLK high in the T2 cyle to SDBEN low | | 16 | | 11 | ns | | 247 | Setup time, data valid before SRDY low if parameter 208a not met | 0 | | 0 | | ns | † This specification has been characterized to meet stated value. It is not assured during manufacturing testing. NOTE 26: While the system-interface DMA controls are active (i.e., SOWN is asserted), SCS is disabled. SPWS014A – APRIL 1994 – REVISED MARCH 1995 ## **ADVANCE INFORMATION** - NOTES: A. In 8-bit 80x8x mode, SBHE/SRNW is a don't care input during DIO and an inactive (high) output during DMA. - B. Motorola-style bus slaves hold SDTACK active until the bus master deasserts SAS. - C. In 8-bit 80x8x mode, the most significant byte of the address is maintained on SADH for T2, T3, and T4. The address is maintained according to parameter 21; i.e., held after T4 high. - D. If parameter 208a is not met, valid data must be present before SRDY goes low. Figure 26. 80x8x-Mode DMA Read-Cycle Timing ## 80x8x-mode DMA write-cycle timing | NO. | | 25-MHz OI | PERATION | 33-MHz O | PERATION | UNIT | |-------|------------------------------------------------------------------------------------------------------|----------------------------|----------------------------|-----------------------------|----------------------------|------| | NO. | | MIN | MAX | MIN | MAX | UNII | | 208a | Setup time, asynchronous signal SRDY before SBCLK no longer high to assure recognition on that cycle | 10 | | 10 | | ns | | 208b | Hold time, asynchronous signal SRDY after SBCLK low to assure recognition on that cycle | 10 | | 10 | | ns | | 212 | Delay time, SBCLK low to SADH0-SADH7, SADL0-SADL7, SPH, and SPL valid | | 20 | | 20 | ns | | 216 | Delay time, SBCLK high to SALE or SXAL high | | 20 | | 20 | ns | | 216a | Hold time, SALE or SXAL low after SWR high | 0 | | 0 | | ns | | 217 | Delay time, SBCLK high to SXAL low in the TX cycle or SALE low in the T1 cycle | 0 | 25 | 0 | 25 | ns | | 218 | Hold time, address valid after SALE, SXAL low | tw(SCKH)-15 | t <sub>C(SCK)</sub> /2 - 4 | tw(SCKH)-15 | t <sub>C(SCK)</sub> /2 - 4 | ns | | 219 | Delay time, SBCLK low in T2 cycle to output data and parity valid | | 29 | | 29 | ns | | 221 | Hold time, SADH0-SADH7, SADL0-SADL7, SPH, and SPL valid after SWR high | t <sub>c(SCK)</sub> -12 | | t <sub>c(SCK)</sub> -12 | | ns | | 223W | Delay time, SBCLK low to SWR high | 0 | 16 | 0 | 11 | ns | | 225W | Delay time, SBCLK high in T4 cycle to SDBEN high | | 16 | | 11 | ns | | 225WH | Hold time, SDBEN low after SWR, SUDS, and SLDS high | t <sub>C(SCK)</sub> /2 - 7 | | t <sub>C</sub> (SCK) /2 - 7 | | ns | | 227W | Delay time, SBCLK low in T2 cycle to SWR low | 0 | 20 | 0 | 15 | ns | | 233 | Setup time, SADH0-SADH7, SADL0-SADL7, SPH, and SPL valid before SALE, SXAL no longer high | 10 | | 10 | | ns | | 237W | Delay time, SBCLK high in T1 cycle to SDBEN low | | 16 | | 11 | ns | SPWS014A - APRIL 1994 - REVISED MARCH 1995 ## **ADVANCE INFORMATION** NOTES: A. In 8-bit 80x8x mode, SBHE/SRNW is a don't care input during DIO and an inactive (high) output during DMA. B. In 8-bit 80x8x mode, the most significant byte of the address is maintained on SADH for T2, T3, and T4. The address is maintained according to parameter 21; i.e., held after T4 high. Figure 27. 80x8x-Mode DMA Write-Cycle Timing ## 80x8x-mode bus-arbitration timing, SIF returns control | NO. | | 25-N<br>OPER | | 33-MHz<br>OPERATION | | UNIT | |-------|-------------------------------------------------------------------------------------------------------------------|--------------|-----|---------------------|-----|------| | | | MIN | MAX | MIN | MAX | | | 220† | Delay time, SBCLK low in I1 cycle to SADH0-SADH7, SADL0-SADL7, SPL, SPH, SRD, and SWR in the high-impedance state | | 35 | | 35 | ns | | 223b† | Delay time, SBCLK low in I1 cycle to SBHE in the high-impedance state | | 45 | | 45 | ns | | 224b | Delay time, SBCLK low in cycle I2 to SOWN high | 0 | 20 | 0 | 15 | ns | | 224d | Delay time, SBCLK low in cycle I2 to SDDIR high | | 27 | | 22 | ns | | 230 | Delay time, SBCLK high in cycle I1 to SHRQ low | | 20 | | 15 | ns | | 240† | Setup time, SRD, SWR, and SBHE in the high-impedance state before SOWN no longer low | 0 | | 0 | | ns | <sup>†</sup>This specification has been characterized to meet stated value. It is not assured during manufacturing testing. NOTES: A. In 80x8x mode, the system interface deasserts SHRQ on the rising edge of SBCLK following the T4 state of the last system bus transfer it controls. In 68xxx mode, the system interface deasserts SBRQ on the rising edge of SBCLK in state T2 of the first system bus transfer it controls. B. While the system-interface DMA controls are active (i.e., SOWN is asserted), SCS is disabled. Figure 28. 80x8x-Mode Bus-Arbitration Timing, SIF Returns Control SPWS014A - APRIL 1994 - REVISED MARCH 1995 ### 80x8x-mode bus-release timing | NO. | NO. | | 25-MHz<br>OPERATION | | 33-MHz<br>OPERATION | | | |------|----------------------------------------------------------------------------------------------------------------|-----|---------------------|-----|---------------------|----|--| | | | MIN | MAX | MIN | MAX | | | | 208a | Setup time, asynchronous input $\overline{\text{SBRLS}}$ low before SBCLK no longer high to assure recognition | 10 | | 10 | | ns | | | 208b | Hold time, asynchronous input SBRLS low after SBCLK low to assure recognition | 10 | | 10 | | ns | | | 208c | Hold time, SBRLS low after SOWN high | 0 | | 0 | | ns | | - NOTES: A. The system interface ignores the assertion of SBRLS if it does not own the system bus. If it does own the bus when it detects the assertion of SBRLS, it completes any internally started DMA cycle and relinquishes control of the bus. If no DMA transfer has internally started, the system interface releases the bus before starting another. - B. If SBERR is asserted when the system interface controls the system bus, the current bus transfer is completed regardless of the value of SRDY. If the BERETRY register is non zero, the cycle is retried. If the BERETRY register is zero, the system interface releases control of the system bus. The system interface ignores the assertion of SBERR if it is not performing a DMA bus cycle on the system bus. When SBERR is properly asserted and BERETRY is zero, however, the system interface releases the bus upon completion of the current bus transfer and halts all further DMA on the system side. The error is synchronized to the local bus and DMA stops on the local sides. The value of the SDMAADR, SDMADDRX, and SDMALEN registers in the system interface are not defined after a system-bus error. - C. In cycle-steal mode, state TX is present on every system bus transfer. In burst mode, state TX is present on the first bus transfer and whenever the increment of the DMA address register carries beyond the least significant 16 bits. - D. SDTACK is not sampled to verify that it is deasserted. - E. Unless otherwise specified, for all signals specified as a maximum delay from the end of an SBCLK transition to the signal valid, the signal is also specified to hold its previous value (including high impedance) until the start of that SBCLK transition. Figure 29. 80x8x-Mode Bus-Release Timing ## 68xxx DIO read-cycle timing | NO. | | 25-MHz | OPERATION | 33-MHz | OPERATION | UNIT | |------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|----------------------------|----------------------|----------------------------|------| | NO. | | MIN | MAX | MIN | MAX | UNII | | 255 | Delay time, SDTACK low to either SCS, SUDS, or SLDS high | 15 | | 15 | | ns | | 259† | Hold time, SAD in the high-impedance state after SUDS or SLDS low (see Note 24) | 0 | | 0 | | ns | | 260 | Setup time, SADH0-SADH7, SADL0-SADL7, SPH, and SPL valid before SDTACK low | 0 | | 0 | | ns | | 261† | Delay time, SCS, SUDS, or SLDS high to SADH0-SADH7, SADL0-SADL7, SPH, and SPL in the high-impedance state (see Note 24) | | 35 | | 35 | ns | | 261a | Hold time, output data valid after SUDS or SLDS no longer low (see Note 24) | 0 | | 0 | | ns | | 267 | Setup time, register address before SUDS or SLDS no longer high (see Note 24) | 15 | | 15 | | ns | | 268 | Hold time, register address valid after SUDS or SLDS no longer low (see Note 25) | 0 | | 0 | | ns | | 272 | Setup time, SRNW before SUDS or SLDS no longer high (see Note 24) | 12 | | 12 | | ns | | 273 | Hold time, SRNW after SUDS or SLDS high | 0 | | 0 | | ns | | 273a | Hold time, SIACK high after SUDS or SLDS high | t <sub>c</sub> (SCK) | | t <sub>c</sub> (SCK) | | ns | | 275 | Delay time, SCS, SUDS, or SLDS high to SDTACK high (see Note 24) | 0 | 25 | 0 | 25 | ns | | 276‡ | Delay time, SDTACK low in the first DIO access to the SIF register to SDTACK low in the immediately following access to the SIF | | 4000 | | 4000 | ns | | 279† | Delay time, SUDS or SLDS high to SDTACK in the high-impedance state | 0 | tc(SCK) | 0 | <sup>t</sup> c(SCK) | ns | | 282a | Delay time, SDBEN low to SDTACK low | 0 | t <sub>c(SCK)</sub> /2 + 4 | 0 | t <sub>c(SCK)</sub> /2 + 4 | ns | | 282R | Delay time, SUDS or SLDS low to SDBEN low (see TMS380 Second Generation Token-Ring User's Guide, SPWU005, subsection 3.4.1.1.1) provided the previous cycle completed | 0 | t <sub>c(SCK)+3</sub> | 0 | tc(SCK)+3 | ns | | 283R | Delay time, SUDS or SLDS high to SDBEN high (see Note 24) | 0 | t <sub>C</sub> (SCK)/2 + 4 | 0 | t <sub>c(SCK)</sub> /2 + 4 | ns | | 286 | Pulse duration, SUDS or SLDS high between DIO accesses (see Note 24) | t <sub>c</sub> (SCK) | | t <sub>c(SCK)</sub> | | ns | <sup>†</sup> This specification is provided as an aid to board design. It is not assured during manufacturing testing. <sup>&</sup>lt;sup>‡</sup> This specification has been characterized to meet stated value. It is not assured during manufacturing testing. NOTES: 24. The inactive chip select is SIACK in DIO read and DIO write cycles, and SCS is the inactive chip select in interrupt-acknowledge cycles <sup>25.</sup> In 80x8x mode, SRAS can be used to strobe the values of SBHE, SRSX, SRS0-SRS2, and SCS. When used to do so, SRAS must meet parameter 266a, and SBHE, SRS0-SRS2, and SCS must meet parameter 264. If SRAS is strapped high, parameters 266a and 264 are irrelevant and parameter 268 must be met. SPWS014A - APRIL 1994 - REVISED MARCH 1995 NOTE A: SDTACK is an active-low bus ready signal. It must be asserted before data output. Figure 30. 68xxx DIO Read-Cycle Timing ## 68xxx DIO write-cycle timing | NO. | | | 25-MHz | OPERATION | 33-MHz | OPERATION | UNIT | |------|-------------------------------------------------------------------------------------------|-------------------------------------------------------|----------------------|----------------------------|----------------------|----------------------------|------| | NO. | | | MIN | MAX | MIN | MAX | UNII | | 255 | Delay time, SDTACK low to either SCS, SU | JDS or SLDS high | 15 | | 15 | | ns | | 262 | Setup time, write data valid before SUDS or | SLDS no longer low | 15 | | 15 | | ns | | 263 | Hold time, write data valid after SUDS or S | LDS high | 15 | | 15 | | ns | | 267§ | Setup time, register address before SUDS high (see Note 24) | or SLDS no longer | 15 | | 15 | | ns | | 268 | Hold time, register address valid after SUDS low (see Note 25) | or SLDS no longer | 0 | | 0 | | ns | | 272 | Setup time, SRNW before SUDS or SLDS (see Note 24) | no longer high | 12 | | 12 | | ns | | 272a | Setup time, inactive SUDS or SLDS high to no longer high | active data strobe | t <sub>c(SCK)</sub> | | <sup>t</sup> c(SCK) | | ns | | 273 | Hold time, SRNW after SUDS or SLDS high | | 0 | | 0 | | ns | | 273a | Hold time, inactive SUDS or SLDS high after active data strobe high | | t <sub>c</sub> (SCK) | | t <sub>C</sub> (SCK) | | ns | | 275 | Delay time, SCS, SUDS or SLDS high to S (see Note 24) | DTACK high | 0 | 25 | 0 | 25 | ns | | 276‡ | Delay time, SDTACK low in the first DIO register to SDTACK low in the immediately the SIF | | | 4000 | | 4000 | ns | | 279† | Delay time, SUDS or SLDS high to high-impedance state | SDTACK in the | 0 | t <sub>c</sub> (SCK) | 0 | t <sub>C</sub> (SCK) | ns | | 280 | Delay time, SUDS or SLDS low to SDDIR I | ow (see Note 24) | 0 | t <sub>C(SCK)</sub> /2 + 4 | 0 | t <sub>C(SCK)</sub> /2 + 4 | ns | | 282b | Delay time, SDBEN low to SDTACK low (see TMS380 Second Generation Token- | If SIF register is ready (no waiting required) | 0 | <sup>t</sup> c(SCK)/2 + 4 | 0 | t <sub>c(SCK)</sub> /2 + 4 | ns | | 2020 | Ring User's Guide, SPWU005, subsection 3.4.1.1.1) | If SIF register is<br>not ready (waiting<br>required) | 0 | 4000 | 0 | 4000 | 113 | | 282W | Delay time, SDDIR low to SDBEN low | | 0 | $t_{c(SCK)}/2 + 4$ | 0 | $t_{C(SCK)}/2 + 4$ | ns | | 283W | Delay time, SUDS or SLDS high to SDBEN | no longer low | 0 | t <sub>C(SCK)</sub> /2 + 4 | 0 | t <sub>C(SCK)</sub> /2 + 4 | ns | | 286 | Pulse duration, SUDS or SLDS high betw (see Note 24) | reen DIO accesses | t <sub>c</sub> (SCK) | | t <sub>c</sub> (SCK) | | ns | <sup>†</sup> This specification is provided as an aid to board design. It is not assured during manufacturing testing. <sup>&</sup>lt;sup>‡</sup> This specification has been characterized to meet stated value. It is not assured during manufacturing testing. <sup>§</sup> It is the later of SRD and SWR or SCS low that indicates the start of the cycle. NOTES: 24. The inactive chip select is SIACK in DIO read and DIO write cycles, and SCS is the inactive chip select in interrupt-acknowledge cycles. <sup>25.</sup> In 80x8x mode, SRAS can be used to strobe the values of SBHE, SRSX, SRS0-SRS2, and SCS. When used to do so, SRAS must meet parameter 266a, and SBHE, SRS0-SRS2, and SCS must meet parameter 264. If SRAS is strapped high, parameters 266a and 264 are irrelevant and parameter 268 must be met. NOTES: A. For 68xxx mode, skew between SLDS and SUDS must not exceed 10 ns. Provided this limitation is observed, all events referenced to a data-strobe edge use the later occurring edge. Events defined by two data strobes edges, such as parameter 286, are measured between latest and earlier edges. - B. When the TI380C27 begins to drive SDBEN inactive, it has already latched the write data internally. Parameter 263 must be met to the input of the data buffers. - C. SDTACK is an active-low bus ready signal. It must be asserted before data output. Figure 31. 68xxx DIO Write-Cycle Timing ## 68xxx interrupt-acknowledge-cycle timing | NO. | | 25-MHz | OPERATION | 33-MHz | OPERATION | UNIT | |------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|----------------------------|----------------------|----------------------------|------| | NO. | | MIN | MAX | MIN | MAX | UNII | | 255 | Delay time, SDTACK low to either SCS or SUDS, or SIACK high | 15 | | 15 | | ns | | 259† | Hold time, SAD in the high-impedance state after SIACK no longer high (see Note 24) | 0 | | 0 | | ns | | 260 | Setup time, output data valid before SDTACK no longer high | 0 | | 0 | | ns | | 261† | Delay time, SIACK high to SAD in the high-impedance state (see Note 24) | | 35 | | 35 | ns | | 261a | Hold time, output data valid after SCS or SIACK no longer low (see Note 24) | 0 | | 0 | | ns | | 267§ | Setup time, register address before SIACK no longer high (see Note 24) | 15 | | 15 | | ns | | 272a | Setup time, inactive high SIACK to active data strobe no longer high | t <sub>c(SCK)</sub> | | t <sub>c(SCK)</sub> | | ns | | 273a | Hold time, inactive SRNW high after active data strobe high | t <sub>c</sub> (SCK) | | t <sub>c</sub> (SCK) | | ns | | 275 | Delay time, SCS or SRNW high to SDTACK high (see Note 24) | 0 | 25 | 0 | 25 | ns | | 276‡ | Delay time, SDTACK low in the first DIO access to the SIF register to SDTACK low in the immediately following access to the SIF | 0 | 4000 | 0 | 4000 | ns | | 279† | Delay time, SIACK high to SDTACK in the high-impedance state | 0 | t <sub>C</sub> (SCK) | 0 | t <sub>C</sub> (SCK) | ns | | 282a | Delay time, SDBEN low to SDTACK low in a read cycle | 0 | t <sub>C</sub> (SCK)/2 + 4 | 0 | t <sub>C(SCK)</sub> /2 + 4 | ns | | 282R | Delay time, SIACK low to SDBEN low (see <i>TMS380 Second Generation Token-Ring User's Guide</i> , SPWU005, subsection 3.4.1.1.1) provided the previous cycle completed | 0 | t <sub>c(SCK)+3</sub> | 0 | t <sub>c</sub> (SCK)+3 | ns | | 283R | Delay time, SIACK high to SDBEN high (see Note 24) | 0 | t <sub>c(SCK)</sub> /2 + 4 | 0 | $t_{C(SCK)}/2 + 4$ | ns | | 286 | Pulse duration, SIACK high between DIO accesses (see Note 24) | t <sub>c</sub> (SCK) | | t <sub>c</sub> (SCK) | | ns | <sup>†</sup> This specification is provided as an aid to board design. It is not assured during manufacturing testing. NOTE 24: The inactive chip select is SIACK in DIO read and DIO write cycles, and SCS is the inactive chip select in interrupt-acknowledge cycles. <sup>‡</sup> This specification has been characterized to meet stated value. It is not assured during manufacturing testing. $<sup>\</sup>S$ It is the later of $\overline{\text{SRD}}$ and $\overline{\text{SRD}}$ or $\overline{\text{SCS}}$ low that indicates the start of the cycle. NOTES: A. SDTACK is an active-low bus ready signal. It must be asserted before data output. B. Internal logic drives SDTACK high and verifies that it has reached a valid high level before making it a 3-state signal. Figure 32. 68xxx Interrupt-Acknowledge-Cycle Timing ## 68xxx-mode bus-arbitration timing, SIF takes control | NO. | | 25-MHz<br>OPERATION | | 33-MHz<br>OPERATION | | UNIT | |-------|-----------------------------------------------------------------------------------------------------|---------------------|-----|---------------------|-----|------| | | | MIN | MAX | MIN | MAX | | | 208a | Setup time, asynchronous input SBGR before SBCLK no longer high to assure recognition on this cycle | 10 | | 10 | | ns | | 208b | Hold time, asynchronous input SBGR after SBCLK low to assure recognition on this cycle | 10 | | 10 | | ns | | 212 | Delay time, SBCLK low to address valid | 0 | 20 | 0 | 20 | ns | | 224a | Delay time, SBCLK low in cycle I2 to SOWN low (see Note 27) | 0 | 20 | 0 | 15 | ns | | 224c | Delay time, SBCLK low in cycle I2 to SDDIR low in DMA read | | 28 | | 23 | ns | | 230 | Delay time, SBCLK high to either SHRQ low or SBRQ high | | 20 | | 15 | ns | | 241 | Delay time, SBCLK high in TX cycle to SUDS and SLDS high | | 25 | | 25 | ns | | 241a† | Hold time, SUDS, SLDS, SRNW, and SAS in the high-impedance state after SOWN low, bus acquisition | tc(SCK)-15 | | tc(SCK)-15 | | ns | <sup>†</sup> This specification has been characterized to meet stated value. It is not assured during manufacturing testing. NOTE 27: Motorola-style bus slaves hold SDTACK active until the bus master deasserts SAS. SPWS014A - APRIL 1994 - REVISED MARCH 1995 - NOTES: A. In 80x8x mode, the system interface deasserts SHRQ on the rising edge of SBCLK following the T4 state of the last system bus transfer it controls. In 68xxx mode, the system interface deasserts SBRQ on the rising edge of SBCLK in state T2 of the first system bus transfer it controls. - B. While the system interface DMA controls are active (i.e., SOWN is asserted), the SCS input is disabled. Figure 33. 68xxx-Mode Bus-Arbitration Timing, SIF Takes Control ## 68xxx-mode DMA read-cycle timing | NO | | 25-MHz OF | OPERATION 33-MHz OPERATION | | PERATION | LINUT | |------|-------------------------------------------------------------------------------------------------------|---------------------------------------------------|----------------------------|---------------------------------------------------|--------------------------|-------| | NO. | | MIN | MAX | MIN | MAX | UNIT | | 205 | Setup time, input data valid before SBCLK in T3 cycle no longer high | 10 | | 10 | | ns | | 206 | Hold time, input data valid after SBCLK low in T4 cycle if parameters 207a and 207b not met | 10 | | 10 | | ns | | 207a | Hold time, input data valid after data strobe no longer low | 0 | | 0 | | ns | | 207b | Hold time, input data valid after SDBEN no longer low | 0 | | 0 | | ns | | 208a | Setup time, asynchronous input SDTACK before SBCLK no longer high to assure recognition on this cycle | 10 | | 10 | | ns | | 208b | Hold time, asynchronous input SDTACK after SBCLK low to assure recognition on this cycle | 10 | | 10 | | ns | | 209 | Pulse duration, SAS, SUDS, and SLDS high | t <sub>C</sub> (SCK)+<br>t <sub>W</sub> (SCKL)-18 | | t <sub>C</sub> (SCK)+<br>t <sub>W</sub> (SCKL)-18 | | ns | | 210 | Delay time, SBCLK high in T2 cycle to SUDS and SLDS active | | 16 | | 11 | ns | | 212 | Delay time, SBCLK low to address valid | | 20 | | 20 | ns | | 214† | Delay time, SBCLK low in T2 cycle to SAD in the high-impedance state | | 20 | | 15 | ns | | 216 | Delay time, SBCLK high to SALE or SXAL high | | 20 | | 20 | ns | | 216a | Hold time, SALE or SXAL low after SUDS and SAS high | 0 | | 0 | | ns | | 217 | Delay time, SBCLK high to SXAL low in the TX cycle or SALE low in the T1 cycle | 0 | 25 | 0 | 25 | ns | | 218 | Hold time, address valid after SALE, SXAL low | tw(SCKH)-15 | t <sub>C(SCK)</sub> /2-4 | tw(SCKH)-15 | t <sub>C(SCK)</sub> /2-4 | ns | | 222 | Delay time, SBCLK high to SAS low | | 20 | | 15 | ns | | 223R | Delay time, SBCLK low in T4 cycle to SUDS, SLDS, and SAS high (see Note 28) | 0 | 16 | 0 | 11 | ns | | 225R | Delay time, SBCLK low in T4 cycle to SDBEN high | | 16 | | 11 | ns | | 229† | Hold time, SAD in the high-impedance state after SBCLK low in T4 cycle | 0 | | 0 | | ns | | 233 | Setup time, address valid before SALE or SXAL no longer high | 10 | | 10 | | ns | | 233a | Setup time, address valid before SAS no longer high | tw(SCKL)-15 | | tw(SCKL)-15 | | ns | | 237R | Delay time, SBCLK high in the T2 cycle to SDBEN low | | 16 | | 11 | ns | | 247 | Setup time, data valid before SDTACK low if parameter 208a not met | 0 | | 0 | | ns | <sup>†</sup> This specification has been characterized to meet stated value. It is not assured during manufacturing testing. NOTE 28: While the system-interface DMA controls are active (i.e., SOWN is asserted), SCS is disabled. SPWS014A – APRIL 1994 – REVISED MARCH 1995 ## **ADVANCE INFORMATION** - NOTES: A. Motorola-style bus slaves hold SDTACK active until the bus master deasserts SAS. - B. All VSS pins should be routed to minimize inductance to system ground. - C. On a read cycle, the read strobe remains active until the internal sample of incoming data is completed. Input data can be removed when either the read strobe or SDBEN becomes no longer active. - D. If parameter 208a is not met, valid data must be present before SDTACK goes low. Figure 34. 68xxx-Mode DMA Read-Cycle Timing ## 68xxx-mode DMA write-cycle timing | NO. | | 25-MHz OF | 5-MHz OPERATION 33-MHz OPERA | | PERATION | UNIT | |-------|-------------------------------------------------------------------------------------------------------|---------------------------------------------------|------------------------------|---------------------------------------------------|--------------------------|------| | NO. | | MIN | MAX | MIN | MAX | UNII | | 208a | Setup time, asynchronous input SDTACK before SBCLK no longer high to assure recognition on this cycle | 10 | | 10 | | ns | | 208b | Hold time, asynchronous input SDTACK after SBCLK low to assure recognition on this cycle | 10 | | 10 | | ns | | 209 | Pulse duration, SAS, SUDS, and SLDS high | t <sub>c(SCK)</sub> +<br>t <sub>w(SCKL)</sub> -18 | | t <sub>c(SCK)</sub> +<br>t <sub>w(SCKL)</sub> -18 | | ns | | 211 | Delay time, SBCLK high in T2 cycle to SUDS and SLDS active | | 25 | | 25 | ns | | 211a | Delay time, output data valid to SUDS and SLDS no longer high | tw(SCKL)-15 | | t <sub>w</sub> (SCKL)-15 | | ns | | 212 | Delay time, SBCLK low to address valid | | 20 | | 20 | ns | | 216 | Delay time, SBCLK high to SALE or SXAL high | | 20 | | 20 | ns | | 216a | Hold time, SALE or SXAL low after SUDS and SAS high | 0 | | 0 | | ns | | 217 | Delay time, SBCLK high to SXAL low in the TX cycle or SALE low in the T1 cycle | 0 | 25 | 0 | 25 | ns | | 218 | Hold time, address valid after SALE, SXAL low | tw(SCKH)-15 | t <sub>C</sub> (SCK)/2-4 | tw(SCKH)-15 | t <sub>C(SCK)</sub> /2-4 | ns | | 219 | Delay time, SBCLK low in T2 cycle to output data and parity valid | | 29 | | 29 | ns | | 221 | Hold time, output data, parity valid after SUDS and SLDS high | t <sub>c</sub> (SCK)-12 | | t <sub>C</sub> (SCK)-12 | | ns | | 222 | Delay time, SBCLK high to SAS low | | 20 | | 15 | ns | | 223W | Delay time, SBCLK low to SUDS, SLDS, and SAS high | 0 | 16 | 0 | 11 | ns | | 225W | Delay time, SBCLK high in T4 cycle to SDBEN high | | 16 | | 11 | ns | | 225WH | Hold time, SDBEN low after SUDS and SLDS high | t <sub>c(SCK)</sub> /2-7 | | t <sub>C(SCK)</sub> /2-7 | | ns | | 233 | Setup time, address valid before SALE or SXAL no longer high | 10 | | 10 | | ns | | 233a | Setup time, address valid before SAS no longer high | tw(SCKL)-15 | | t <sub>w(SCKL)</sub> -15 | | ns | | 237W | Delay time, SBCLK high in T1 cycle to SDBEN low | | 16 | | 11 | ns | SPWS014A – APRIL 1994 – REVISED MARCH 1995 NOTES: E. All VSS pins should be routed to minimize inductance to system ground. F. On a read cycle, the read strobe remains active until the internal sample of incoming data is completed. Input data can be removed when either the read strobe or SDBEN becomes no longer active. Figure 35. 68xxx-Mode DMA Write-Cycle Timing ## 68xxx-mode bus arbitration timing, SIF returns control | NO. | NO. | | 25-MHz<br>OPERATION | | 33-MHz<br>OPERATION | | |-------------------|-------------------------------------------------------------------------------------------------------------|-----|---------------------|-----|---------------------|----| | | | MIN | MAX | MIN | MAX | | | 220† | Delay time, SBCLK low in I1 cycle to SAD, SPL, SPH, SUDS, and SLDS in the high-impedance state, bus release | | 35 | | 35 | ns | | 223b <sup>†</sup> | Delay time, SBCLK low in I1 cycle to SBHE/SRNW in the high-impedance state | | 45 | | 45 | ns | | 224b | Delay time, SBCLK low in cycle I2 to SOWN high | 0 | 20 | 0 | 15 | ns | | 224d | Delay time, SBCLK low in cycle I2 to SDDIR high | | 27 | | 22 | ns | | 230 | Delay time, SBCLK high to either SHRQ low or SBRQ high | | 20 | | 15 | ns | | 240† | Setup from, SUDS, SLDS, SRNW, and SAS control signals in the high-impedance state before SOWN no longer low | 0 | · | 0 | | ns | <sup>†</sup> This specification has been characterized to meet stated value. It is not assured during manufacturing testing. TEXAS INSTRUMENTS POST OFFICE BOX 1443 • HOUSTON, TEXAS 77251-1443 SPWS014A - APRIL 1994 - REVISED MARCH 1995 ## **ADVANCE INFORMATION** NOTE A: In 80x8x mode, the system interface deasserts SHRQ on the rising edge of SBCLK following the T4 state of the last system bus transfer it controls. In 68xxx mode, the system interface deasserts SBRQ on the rising edge of SBCLK in state T2 of the first system bus transfer it controls. Figure 36. 68xxx-Mode Bus-Arbitration Timing, SIF Returns Control ## 68xxx-mode bus-release and error timing | NO. | NO. | | 25-MHz<br>OPERATION | | 33-MHz<br>OPERATION | | |------|---------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------------------|-----|---------------------|----| | | | MIN | MAX | MIN | MAX | | | 208a | Setup time, asynchronous input before SBCLK no longer high to assure recognition | 10 | | 10 | | ns | | 208b | Hold time, asynchronous input $\overline{\text{SBRLS}}$ , $\overline{\text{SOWN}}$ , or $\overline{\text{SBERR}}$ after SBCLK low to assure recognition | 10 | | 10 | | ns | | 208c | Hold time, SBRLS low after SOWN high | 0 | | 0 | | ns | | 236 | Setup time, SBERR low before SDTACK no longer high if parameter 208a not met | 30 | | 30 | | ns | - NOTES: A. The system interface ignores the assertion of SBRLS if it does not own the system bus. If it does own the bus when it detects the assertion of SBRLS, it completes any internally started DMA cycle and relinquishes control of the bus. If no DMA transfer has internally started, the system interface releases the bus before starting another. - B. If SBERR is asserted when the system interface controls the system bus, the current bus transfer is completed, regardless of the value of SDTACK. If the BERETRY register is nonzero, the cycle is retried. If the BERETRY register is zero, the system interface then releases control of the system bus. The system interface ignores the assertion of SBERR if it is not performing a DMA bus cycle on the system bus. When SBERR is properly asserted and BERETRY is zero, however, the system interface releases the bus upon completion of the current bus transfer and halts all further DMA on the system side. The error is synchronized to the local bus and DMA stops on the local sides. The value of the SDMAADR, SDMADDRX, and SDMALEN registers in the system interface are not defined after a system-bus error. - C. In cycle-steal mode, state TX is present on every system-bus transfer. In burst mode, state TX is present on the first bus transfer and whenever the increment of the DMA address register carries beyond the least significant 16 bits. - D. SDTACK is not sampled to verify that it is deasserted. - E. Unless otherwise specified, for all signals specified as a maximum delay from the end of an SBCLK transition to the signal valid, the signal is also specified to hold its previous value (including high impedance) until the start of that SBCLK transition. Figure 37. 68xxx-Mode Bus-Release and Error Timing SPWS014A – APRIL 1994 – REVISED MARCH 1995 T1 T(W or 2) T3 T4 TH T1 SBCLK SDTACK SHALT NOTE A: Only the relative placement of the edges to SBCLK falling edge is shown. Actual signal edge placement may vary from waveforms shown. Figure 38. 68xxx-Mode Bus-Halt and Retry, Normal Completion With Delayed Start Figure 39. 68xxx-Mode Bus-Halt and Retry, Rerun Cycle With Delayed Start ### **APPLICATION INFORMATION** Figure 40 shows the TI380C27 connected to a LEVEL ONE LXT901™ universal Ethernet interface adapter. The LXT901 provides all of the active circuitry for interfacing the TI380C27 to the 10 Base-T twisted-pair network. NOTES: A. Half/full duplex selection controlled by TI380C27 pins TEST0 and NSELOUT0. NSELOUT0 = L (full duplex) NSELOUT0 = H (half duplex) For half-duplex operation, diode 1N914 and associate $10-k\Omega$ resistor are not needed: these components can be removed. - B. Suitable TP transformers include the Fil-Mag 23Z128, and SM23Z128; Valor PT4069 and ST7011; Pulse Engineering PE65994 and PE65745; Belfuse S553-0716 and A553-0716; and Halo Electronics TD42-2006Q and TD42-2006W1. - C. RBIAS should be located close to the pin and isolated from other signals. - D. Suitable crystals include the MTRON MP-1 and MP-2. Figure 40. Typical Schematic for Full-Duplex Operation With the TI380C27 LEVEL ONE LTXT901 is a registered trademark of LEVEL ONE Communications, Inc. ## **MECHANICAL DATA** ### PGE/S-PQFP-G144 ### PLASTIC QUAD FLATPACK NOTES: A. All linear dimensions are in millimeters. B. This drawing is subject to change without notice. **ADVANCE INFORMATION** ### **IMPORTANT NOTICE** Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability. TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements. CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK. In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards. TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof. Copyright © 1998, Texas Instruments Incorporated