# LS190 - PRESETTABLE BCD/DECADE UP/DOWN COUNTERS LS191 - PRESETTABLE 4-BIT BINARY UP/DOWN COUNTERS #### DESCRIPTION The T54LS190/T74LS190 is a synchronous UP/DOWN BCD Decade (8421) Counter and the T54LS191/T74LS191 is a synchronous UP/DOWN Modulo-16 Binary Counter. State changes of the counters are synchronous with the LOW-to-HIGH transition of the Clock Pulse input. An asynchronous Parallel Load $\overline{(PL)}$ input overrides counting and loads the data present on the $P_n$ inputs into the flip-flops, which makes it possible to use the circuits as programmable counters. A Count Enable $\overline{(CE)}$ input serves as the carry/borrow input in multi-stage counters. An Up/Down Count Control $\overline{(U/D)}$ input determines whether a circuit counts up or down. A Terminal Count $\overline{(TC)}$ output and a Ripple Clock $\overline{(RC)}$ output provide overflow/underflow indication and make possible a variety of methods for generating carry/borrow signals in multi-stage counter applications. - LOW POWER 90 mW TYPICAL DISSIPATION - SYNCHRONOUS COUNTING - INDIVIDUAL PRESET INPUTS - CASCADABLE - INPUT CLAMP DIODES LIMIT HIGH SPEED TERMINATION EFFECTS - HIGH SPEED 35 MHz TYPICAL COUNT FREQUENCY - ASYNCHRONOUS PARALLEL LOAD - COUNT ENABLE AND UP/DOWN CONTROL INPUT - FULLY TTL AND CMOS COMPATIBLE # LOGIC SYMBOL AND STATE DIAGRAMS ## MODE SELECT TABLE | | INP | UTS | | MODE | |----|-----|-----|----|------------------| | PL | CE | Ū/D | CP | MODE | | Н | L | L | Г | Count Up | | Н | L | н | | Count Down | | L | Х | Х | x | Preset (Asyn.) | | Н | Н | Х | Х | No Change (Hold) | ## RC TRUTH TABLE | | INPUTS | | RC | | | |----|--------|----|--------|--|--| | CE | TC* | СР | OUTPUT | | | | L | Н | ъ | ъ | | | | н | X | X | H. | | | | Χ | L | X | н | | | <sup>\*</sup> TC is generated internally L=LOW Voltage Level, H=HIGH Voltage Level, X=Don't Care, \_\_=LOW to HIGH clock transition, \_\_\_=LOW Pulse ### **ABSOLUTE MAXIMUM RATINGS** | Symbol Parameter | | Value | Unit | | |------------------|-----------------------------------|-------------|------|--| | V <sub>CC</sub> | Supply Voltage | -0.5 to 7 | V | | | VI | Input Voltage, Applied to Input | - 0.5 to 15 | v | | | Vo | Output Voltage, Applied to Output | -0.5 to 10 | V | | | l <sub>l</sub> | Input Current, Into Inputs | -30 to 5 | mA | | | lo | Output Current, Into Outputs | 50 | mA | | Stresses in excess of those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions in excess of those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. ### **GUARANTEED OPERATING RANGES** | | | Temperature | | | | |----------------|--------|-------------|--------|-------------------|--| | Part Numbers | Min | Тур | Max | remperature | | | T54LS190/191D2 | 4.5 V | 5.0 V | 5.5 V | - 55°C to + 125°C | | | T74LS190/191XX | 4.75 V | 5.0 V | 5.25 V | 0°C to +70°C | | XX = package type. # **LOGIC DIAGRAMS** #### **FUNCTIONAL DESCRIPTION** The LS190 is a synchronous Up/Down BCD Decade Counter and the LS191 is a synchronous Up/Down 4-Bit Binary Counter. The operating modes of the LS190 decade counter and the LS191 binary counter are identical, with the only difference being the count sequences as noted in the state diagrams. Each circuit contains four masters slave flip-flops, with internal gating and steering logic to provide individual preset, count-up and count-down operations. Each circuit has an asynchronous parallel load capability permitting the counter to be preset to any desideren number. When the Parallel Load ( $\overline{PL}$ ) input is LOW, information present on the Prallel Data inputs ( $P_0-P_3$ ) is loaded into the counter and appears on the Q outputs. This operation overrides the counting functions, as indicated in the Mode Select Table. A HIGH signal on the $\overline{\text{CE}}$ input inhibits counting. When $\overline{\text{CE}}$ is LOW, internal state changes are initiated synchronously by the LOW-to-HIGH transition of the clock input. The direction of counting is determined by the $\overline{\text{U/D}}$ input signal, as indicated in the Mode Select Table. When counting is to be enabled, the $\overline{\text{CE}}$ signal can be made LOW when the clock is in either state. However, when counting is to be inhibited, the LOW-to-HIGH $\overline{\text{CE}}$ transition must occur only while the clock is HIGH. Similary, the $\overline{\text{U}}/\text{D}$ signal should only be changed when either $\overline{\text{CE}}$ or the clock is HIGH. Two types of outputs are provided as overflow/underflow indicators. The Terminal Count (TC) output is normally LOW and goes HIGH when a circuit reaches zero in the count-down mode or raches maximum (9 for the LS190, 15 for the LS191) in the count-up mode. The TC output will then remain HIGH until a state change occurs, wheter by counting or presetting or until U/D is changed. The TC output should not be used as a clock signal because it is subject to decoding spikes. The TC signal is also used internally to enable the Ripple Clock (RC) output. The RC output is normally HIGH. When CE il LOW and TC is HIGH, the RC output will go LOW when the clock next goes LOW and will stay LOW until the clock goes HIGH again. This feature simplifies the design of multistage counters, as indicated in Figures a and b. In Figure a, each RC output is used as the clock input for the next higher stage. This configuration is particularly advantageous when the clock source has a limited drive capability, since it drives only the first stage. To prevent counting in all stages it is only necessary to inhibit the first stage, since a HIGH signals on CE inhibits the RC output pulse. as indicated in the RC Truth table. A disadvantage of this configuration, in some applications, is the timing skew between state changes in the first an last stages. This represent the cumulative delay of the clock as it ripples through the preceding stages. A method of causing state changes to occur simultaneously in all stages is shown in Figure b. All Clock inputs are driven in parallel and the RC outputs propagate the carry/borrow signals ripple fashion. In this configuration the LOW state duration of the clock must be long enough to allow the negative-going edge of the carry/borrow signal to ripple through to the last stage before the clock goes HIGH. There is no such restriction on the HIGH state duration of the clock, since the RC output of any package goes HIGH shortly after its CP input goes HIGH. The configuration shown in Figure c avoids ripple delays and their associated restrictions. The CE input signal for a given stage is formed by combining the TC signals from all the preceding stages. Note that in order to inhibit counting an enable signal must be inluded in each carry gate. The simple inhibit scheme of Figures a and b doesn't apply, because the TC output of a given stage is not affected by its own $\overline{CE}$ . Fig. a) n-stage counter using ripple clock Fig. b) Synchronous n-stage counter using ripple carry/borrow Fig. c) Synchronous n-stage counter with parallel gated carry/borrow # DC CHARACTERISTICS OVER OPERATING TEMPERATURE RANGE | Cumbal | Symbol Parameter /IH Input HIGH Voltage | | Limits | | | Test Conditions | | | |--------------------|---------------------------------------------------|-------|--------|--------|---------------|-----------------------------------------------|----------------------------------------------------------------------------------------------------|-------| | Зупівої | | | Min. | Тур. | Max. | (Note 1) | | Units | | V <sub>IH</sub> | | | 2.0 | | | Guaranteed i | ٧ | | | V <sub>IL</sub> | Input LOW Voltage 54 | | | | 0.7 | Guaranteed input LOW Voltage | | V | | | | 74 | | | 0.8 | for all Inputs | | V | | V <sub>CD</sub> | Input Clamp Diode Vo | ltage | | - 0.65 | - 1.5 | V <sub>CC</sub> = MIN,I <sub>IN</sub> | <sub>j</sub> = – 18mA | V | | $V_{OH}$ | | | 2.4 | 3.4 | | V <sub>CC</sub> = MIN,I <sub>O</sub> | $V_{CC} = MIN, I_{OH} = -400 \mu A, V_{IN} = V_{IH}$ or | | | | | 74 | 2.7 | 3.4 | | V <sub>IL</sub> per Truth Table | | V | | V <sub>OL</sub> Oi | Output LOW Voltage | 54,74 | | 0.25 | 0.4 | I <sub>OL</sub> = 4.0mA | = 4.0mA V <sub>CC</sub> = MIN V <sub>IN</sub> = V <sub>IH</sub> or V <sub>IL</sub> per Truth Table | | | | | 74 | | 0.35 | 0.5 | I <sub>OL</sub> = 8.0mA | | V | | ІН | Input HIGH Current<br>Po, PL, CP, U/D<br>CE | | | | 20<br>60 | V <sub>CC</sub> = MAX,V <sub>IN</sub> = 2.7V | | μА | | | P <sub>0</sub> , PL, CP, U/D<br>CE | | | | 0.1<br>0.3 | V <sub>CC</sub> = MAX, V <sub>IN</sub> = 7.0V | | mA | | կլ | Input LOW Current P <sub>0</sub> , PL, CP, U/D CE | _ | | | -0.4<br>-1.08 | V <sub>CC</sub> = MAX, V <sub>IN</sub> = 0.4V | | mA | | los | Output Short Circuit Current (Note 2) | | - 20 | | - 100 | V <sub>CC</sub> = MAX, \ | / <sub>OUT</sub> = 0V | mA | | lcc | Power Supply Current | | | 20 | 35 | V <sub>CC</sub> = MAX, All Inputs 0V | | mA | ## Notes: <sup>1)</sup> Conditions for testing, not shown in the Table, are chosen to guarantee operation under "worst case" conditions. <sup>2)</sup> Not more than one output should be shorted at a time. <sup>3)</sup> The Set-up Time "t<sub>s</sub>(H)" and Hold Time "t<sub>h</sub>(L)" between the Count Enable (CE) and the clock (CP) indicate that the LOW-to-HIGH transition of the CE must occur only while the Clock is HIGH for conventional operation. <sup>4)</sup> Typical values are at $V_{CC} = 5.0V$ , $T_A = 25$ °C # AC CHARACTERISTICS: TA = 25°C | Symbol | _ | Limits | | | TA Odial | | Units | |--------------------|------------------------------------------------------------------------------|--------|----------|----------|-----------------|-------------------------------------------------|-------| | | Parameter | Min. | Тур. | Max. | Test Conditions | | Units | | f <sub>MAX</sub> | Max Input Count frequency | 20 | 25 | | Fig. 1 | | ns | | t <sub>PLH</sub> | Propagation delay,<br>CP Input to Q Output | | 16<br>24 | 24<br>36 | Fig. 1 | | ns | | t <sub>PLH</sub> | CP Input to RC Output | | 13<br>16 | 20<br>24 | Fig. 2 | | ns | | t <sub>PLH</sub> | CP Input to TC Output | | 28<br>37 | 42<br>52 | Fig. 1 | | ns | | t <sub>PLH</sub> * | U/D Input to RC Output | | 30<br>30 | 45<br>45 | Fig. 7 | V <sub>CC</sub> = 5.0V<br>C <sub>L</sub> = 15pF | ns | | t <sub>PLH</sub> | U/D Input to TC Output | | 21<br>22 | 33<br>33 | Fig. 7 | | ns | | t <sub>PLH</sub> | P <sub>0</sub> -P <sub>3</sub> Inputs to Q <sub>0</sub> -Q <sub>3</sub> Out. | | 20<br>27 | 32<br>40 | Fig. 3 | | ns | | t <sub>PLH</sub> | PL Input to Any Output | | 22<br>33 | 33<br>50 | Fig. 4 | | ns | | t <sub>PLH</sub> * | CE Input to RC Output | | 21<br>22 | 33<br>33 | Fig. 2 | | ns | <sup>\*</sup> It is possible to get these timing relationship, but they should not occur during normal operation since the CP would be HIGH. # AC-SET UP REQUIREMENTS: TA = 25°C | Symbol | | Limits | | | Test Conditions | | Heite | |------------------|------------------------------|--------|------|------|-----------------|-----------------|-------| | | Parameter | Min. | Тур. | Max. | res | Conditions | Units | | | CP Pulse Width | 25 | | | Fig. 1 | | ns | | t <sub>W</sub> | PL Pulse Width | 35 | | | Fig. 4 | | ns | | t <sub>s</sub> L | Set-Up Time, LOW Data to PL | 30 | | | | | ns | | t <sub>h</sub> L | Hold Time LOW, Data to PL | 5 | | | Fig. 6 | | ns | | t <sub>s</sub> H | Set-up Time HIGH, Data to PL | 30 | | | | $V_{CC} = 5.0V$ | ns | | t <sub>h</sub> H | Hold Time HIGH, Data to PL | 5 | | | | | ns | | t <sub>rec</sub> | Recovery Time, PL to CP | 40 | | | Fig. 5 | | ns | | t <sub>s</sub> L | Set-up Time LOW, CE to Clock | 30 | | | Fig. 8 | | ns | | t <sub>h</sub> L | Hold Time LOW, CE to Clock | 5 | | | | | ns | ### **DEFINITION OF TERMS:** SET-UP TIME (t<sub>s</sub>) - is defined as the minimum time required for the correct logic level to be present at the logic input prior to the clock transition from LOW to HIGH in order to be recognized and transferred to the outputs. HOLD TIME $(t_h)$ - is defined as the minimum time following the clock transition from LOW to HIGH that the logic level must be maintained at the input in order to ensure continued recognition. A negative HOLD TIME indicates that the correct logic level may be released prior to the clock transition from LOW to HIGH and still be recognized. RECOVERY TIME $(t_{rec})$ - is defined as the minimim time required between the end of the reset pulse and the clock transition from LOW to HIGH in order to recognized and transfer HIGH Data to the Q outputs. # **AC WAVEFORMS**