# LOW POWER SCHOTTKY INTEGRATED CIRCUIT 670 16041 ### **DUAL 4-INPUT SCHMITT TRIGGER NAND GATE** DESCRIPTION The T54LS18/T74LS18 contains two 4-input NAND Gates which accept standard TTL input signals and provide standard TTL output levels. They are capable of transforming slowly changing input signals into sharply defined, jitter-free output signals. Additionally, they have greater noise margin than conventional NAND Gates. Ventional NAND Gates. Each circuit contains a Schmitt trigger followed by a Darlington level shifter and a phase splitter that drive a TTL totem pole output. The Schmitt trigger uses positive feedback to effectively speed-up slow input transitions, and provide different input threshold with the positive and positive and positive and provide a positive and positive and positive and provide a positive and shold voltages for positive and negative-going transitions. This hysteresis between the positive-going and negative-going input thresholds (typically 700 mV) is determined internally by resistor ratios and is essentially insensitive to temperature and supply voltage variations. - FUNCTIONALLY AND MECHANICALLY **IDENTICAL TO LS13** - PNP INPUTS REDUCE SYSTEM LOADING 2851 7/85 A-04 # LOGIC DIAGRAM AND TRUTH TABLE | A | В | С | D | Y | |----|----|-----|---|---| | L | Х | Х | Х | Н | | X | Ŀ, | Х | Х | Н | | X | X | L. | Х | Н | | X. | Х | X · | L | Н | | Н | Н | Н | H | L | L=LOW Voltage Level H=HIGH Voltage Level X = Don't Care ### **ABSOLUTE MAXIMUM RATINGS** | Symbol | Parameter | Value | Unit | |----------------|-----------------------------------|-------------|------| | Vcc | Supply Voltage | -0.5 to 7 | V | | V <sub>I</sub> | Input Voltage, Applied to Input | -0.5 to 15 | V | | Vo | Output Voltage, Applied to Output | -0.6 to 5.5 | V | | l <sub>i</sub> | Input Current, Into Inputs | -30 to 5 | mA | | lo | Output Current, Into Outputs | 50 | mA | Stresses in excess of those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions in excess of those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. # **GUARANTEED OPERATING RANGES** | D. A. Maria de La companya della companya de la companya della com | | Temperature | | | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-------------|--------|-----------------|--| | Part Numbers | Min | Тур | Max | remperature | | | T54LS18D2 | 4.5 V | 5.0 V | 5,5 V | -55°C to +125°C | | | T74LS18XX | 4.75 V | 5.0 V | 5.25 V | 0°C to +70°C | | XX = package type. 2852 A-05 T54LS18 T74LS18 # DC CHARACTERISTICS OVER OPERATING TEMPERATURE RANGE | | Parameter | | Limits | | | Test Conditions | | |----------------------------------|----------------------------------------------|-------|--------|------|-----------|----------------------------------------------------------------|-------| | Symbol | | | Min. | Тур. | Max. | (Note 1) | Units | | V <sub>T+</sub> | Positive-Going Threshold<br>Voltage | | 1.65 | 1.85 | 2.15 | V <sub>CC</sub> = 5.0V | V | | V <sub>T</sub> | Negative-Going Threshold<br>Voltage | | 0.75 | 1.0 | 1.25 | V <sub>CC</sub> = 5.0V | V | | V <sub>T+</sub> -V <sub>T-</sub> | Hysteresis | | 0.4 | 0.7 | | V <sub>CC</sub> = 5.0V | | | V <sub>CD</sub> | Input Clamp Diode Voltage | | | | - 1.5 | V <sub>CC</sub> = MIN,I <sub>IN</sub> = - 18mA | | | V <sub>OH</sub> | Output HIGH Voltage | 54 | 2.5 | 3.4 | | $V_{CC} = MIN, I_{OH} = -400\mu A, V_{IN} = V_{T-MIN}$ | V | | | | 74 | 2.7 | 3.4 | | | | | VOL | Output LOW Voltage | 54,74 | | 0.25 | 0.4 | I <sub>OL</sub> = 4.0mA V <sub>CC</sub> = MIN | v | | | | 74 | | 0.35 | 0.5 | I <sub>OL</sub> = 8.0mA V <sub>IN</sub> = V <sub>T + MAX</sub> | | | I <sub>T+</sub> | Input Current at<br>Positive-Going Threshold | | | -2 | 20 | $V_{CC} = 5.0V$ , $V_{IN} = V_{T+}$ | μА | | I <sub>T</sub> | Input Current at<br>Negative-Going Threshold | | | → 5 | 30 | $V_{CC} = 5.0V$ , $V_{IN} = V_{T}$ | μΑ | | hн | Input HIGH Current | | | | 20<br>0.1 | $V_{CC} = MAX, V_{IN} = 2.7V$<br>$V_{CC} = MAX, V_{IN} = 7.0V$ | | | I <sub>IL</sub> | Input LOW Current | | | | - 0.05 | $V_{CC} = MAX, V_{IN} = 0.4V$ | mA | | los | Output Short Circuit Current (Note 2) | | - 20 | | - 100 | V <sub>CC</sub> = MAX,V <sub>OUT</sub> = 0V | | | Іссн | Power Supply Current HIGH | | | 3.3 | 6 | V <sub>CC</sub> = MAX, V <sub>IN</sub> = 0V | | | ICCL | Power Supply Current LOW | | | 5.7 | 10 | $V_{CC} = MAX$ , $V_{IN} = 4.5V$ | | # AC CHARACTERISTICS: T<sub>A</sub> = 25°C | Symbol | Parameter | Limits | | | Test Conditions | Units | |------------------|------------------------------------|--------|------|------|----------------------------------------------|--------| | | | Min. | Тур. | Max. | Test Conditions | Ollita | | t <sub>PLH</sub> | Turn Off Delay,<br>Input to Output | | 13 | 20 | V <sub>CC</sub> = 5.0V | ns | | t <sub>PHL</sub> | Turn On Delay,<br>Input to Output | | 13 | 55 | C <sub>L</sub> = 15pF, R <sub>L</sub> = 2 kΩ | ns | 2853 1) For conditions shown as MIN or MAX, use the appropriate value specified under guaranteed operating ranges. 2) Not more than one output should be shorted at a time. 3) Typical values are at V<sub>CC</sub> = 5.0V, T<sub>A</sub> = 25°C # 14-LEAD PLASTIC DIP ### 14-LEAD CERAMIC DIP # 16-LEAD PLASTIC DIP 0606 A-13 16-LEAD CERAMIC DIP # **20-LEAD PLASTIC DIP** **20-LEAD CERAMIC DIP** 0607 A-14 # 24-LEAD PLASTIC DIP # 24-LEAD CERAMIC DIP # CHIP CARRIER 20 LEAD PLASTIC 0608 B-01 NOZMOHT-Z D Z 07E D 7929237 0016418 1 **Packages** 67C 16547 D T-90-20 14-LEAD PLASTIC DIP MICROPACKAGE 16-LEAD PLASTIC DIP MICROPACKAGE NOTE: FOR 20-LEAD PLASTIC DIP MICROPACKAGE CONTACT SGS # **Surface Mounted** 67C 16548 T-90-20 One possible solution to the important problem of PWB minimization, is that of using surface mounted components. Integrated circuits in SO (Small Outline) packages are made up of standard chips mounted in very small plastic packages. The advantages given by using these devices are: #### **PWB Reduction** This is by far the most important advantage since the reduction of PWB size varies from 40 to 60% in comparison with standard board types. (See page 584 for package dimensions.) ### **Assembly Cost Reduction** SO Devices require no preliminary operation prior to mounting and can therefore be easily utilized in fully automatic equipment. #### Increasing Reliability The following characteristics lead to a higher level of reliability with respect to their standard packaged counter parts: - The mounting system is fully automatic D - PWB number and the interconnections between them are reduced when the same number of devices are used. - The high density of components on the board makes it thermally much more stable. ## Noise Reduction and Improved Frequency Response The reduction of the length of the connecting wires between the leads and the silicon guarantees a more homogeneous propogation delay between the external pins, with respect to the standard type. #### Assembly Without Board Holes The devices are placed on the board and soldered. This technology permits a higher level of tolerance in the positioning (automatic) of the device. For the standard DIP types this must be done with great accuracy due to the insertion of the leads into their holes.