# SY58052AU



Precision Edge<sup>®</sup>

#### **General Description**

The SY58052AU is an ultra-fast, precision, low jitter datato-clock resynchronizer with a guaranteed maximum data throughput of 10.7Gbps and a maximum clock of 10.7GHz. The SY58052AU is an ideal solution for backplane retiming or retiming after the data passes through long trace lengths. Serial data comes into the data input, and the CML output is synchronous to the input reference clock's rising edge.

**MICREL** 

The SY58052AU differential inputs include a unique, internal termination design that allows access to the termination network through a V<sub>T</sub> pin. This feature allows the device to easily interface to different logic standards, both AC- and DC-coupled, without external resistor-bias and termination networks. The result is a clean, stub-free, low-jitter interface solution. The differential CML output is optimized for 50 $\Omega$  environments with internal 50 $\Omega$  source termination and a 400mV output swing.

The SY58052AU operates from a 2.5V or 3.3V supply and is guaranteed over the full industrial temperature range (-40°C to +85°C). The SY58052AU is part of a Micrel's Precision Edge<sup>®</sup> product family.

Datasheets and support documentation are available on Micrel's web site at: <u>www.micrel.com</u>.

#### **Functional Block Diagram**





#### Features

- Resynchronize data to a reference clock
- Guaranteed AC performance over temperature and voltage:
  - DC-to > 10.7Gbps data rate throughput
  - DC-to > 10.7GHz clock f<sub>MAX</sub>
  - 160ps any in-to-out t<sub>PD</sub>
  - 30ps typical Rise/Fall time
- Ultra low-jitter design:
  - 0.3ps<sub>RMS</sub> typical random jitter
  - 3ps<sub>PP</sub> typical deterministic jitter (data)
  - < 10ps<sub>PP</sub> total jitter (clock)
- Internal  $50\Omega$  input termination
- Unique input termination and V<sub>T</sub> pin accepts DC- and AC-coupled inputs (CML, PECL)
- Internal  $50\Omega$  output source termination
- 400mV CML output swing
- Power supply: 2.5V  $\pm$ 5% or 3.3V  $\pm$ 10%
- -40°C to +85°C industrial temperature range
- Available in a 3mm × 3mm 16-pin QFN package

#### **Applications**

- Data communications systems
- Serial OC-192, OC192+FEC data-to-clock realignment
- Parallel 10Gbps for OC-768
- All SONET OC-3 OC-768 applications
- Fiber channel
- Gigabit Ethernet
- ATE
- Test and measurement

AnyGate and Precision Edge are registered trademarks of Micrel, Inc.

Micrel Inc. • 2180 Fortune Drive • San Jose, CA 95131 • USA • tel +1 (408) 944-0800 • fax + 1 (408) 474-1000 • http://www.micrel.com

## **Typical Application**



## Ordering Information<sup>(1)</sup>

| Part Number                   | Package Type     | Operating Range | Package Marking                      | Lead Finish    |
|-------------------------------|------------------|-----------------|--------------------------------------|----------------|
| SY58052AUMG                   | 3mm × 3mm QFN-16 | Industrial      | 052A with Pb-Free Bar Line Indicator | NiPdAu Pb-Free |
| SY58052AUMG TR <sup>(2)</sup> | 3mm × 3mm QFN-16 | Industrial      | 052A with Pb-Free Bar Line Indicator | NiPdAu Pb-Free |

Notes:

1. Contact factory for die availability. Dice are guaranteed at  $T_A = 25^{\circ}C$ , DC electricals only.

2. Tape and reel.

## Pin Configuration



16-Pin 3mm × 3mm QFN

### **Pin Description**

| Pin Number           | Pin Name             | Pin Function                                                                                                                                                                                                                                                                                    |
|----------------------|----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1, 2                 | CLK, /CLK            | Differential Input: This input pair is the clock signal that re-times the data signal at DATA, /DATA. Each pin of this pair internally terminates to the VTCLK pin to $50\Omega$ . Note that this input will default to an indeterminate state if left open (see Input Interface Applications). |
| 3, 4                 | DATA, /DATA          | Differential Input: This input pair is the signal to be synchronized by the CLK, /CLK signal. Each pin of this pair internally terminates to the VTDATA pin to $50\Omega$ . Note that this input will default to an indeterminate state if left open (see Input Interface Applications).        |
| 5                    | VTDATA               | Input Termination Center-Tap: Each of the two inputs, DATA, /DATA terminates to this pin. The VTDATA pin provides a center-tap to a termination network for maximum interface flexibility (see Input Interface Applications).                                                                   |
| 6                    | /RESET               | TTL/CMOS-Compatible Input: The /RESET input asynchronously forces the Q output to a logic<br>"0" state whenever it is active low. Possible state changes due to rising edges on CLK, /CLK are<br>ignored until /RESET goes inactive high.                                                       |
| 7, 10, 11,<br>14, 15 | GND<br>(Exposed Pad) | Ground. Exposed pad must be connected to the same potential as the GND pin.                                                                                                                                                                                                                     |
| 8, 13                | VCC                  | Positive Power Supply. Bypass with $0.1\mu$ F $\mid$ $0.01\mu$ F low-ESR capacitors.                                                                                                                                                                                                            |
| 12, 9                | Q, /Q                | Differential Output: This CML output pair is the output of the flip-flop. The data input is transferred to the Q output at the rising edge of CLK (falling edge of /CLK) (see Input Interface Applications).                                                                                    |
| 16                   | VTCLK                | Input Termination Center-Tap: Each of the two inputs, CLK, /CLK terminates to this pin. The VTCLK pin provides a center-tap to a termination network for maximum interface flexibility (see Input Interface Applications).                                                                      |

## Truth Table

| DATA | /DATA | CLK | /CLK       | /RESET | Q                | /Q                |
|------|-------|-----|------------|--------|------------------|-------------------|
| Х    | Х     | Х   | Х          | 0      | 0                | 1                 |
| Х    | Х     | 0   | 1          | 1      | Q <sub>N-1</sub> | /Q <sub>N-1</sub> |
| Х    | х     | 1   | 0          | 1      | Q <sub>N-1</sub> | /Q <sub>N-1</sub> |
| 0    | 1     | ł   | T <b>H</b> | 1      | 0                | 1                 |
| 1    | 0     | Ā   | Ţ          | 1      | 1                | 0                 |

| Supply Voltage (V <sub>CC</sub> )0.5V to +4.0V                                                         |
|--------------------------------------------------------------------------------------------------------|
| Input Voltage (V <sub>IN</sub> )0.5V to V <sub>CC</sub>                                                |
| CML Output Voltage ( $V_{OUT}$ ) $V_{CC}$ – 1.0V to $V_{CC}$ + 0.5V Termination Current <sup>(6)</sup> |
| Termination Current <sup>(6)</sup>                                                                     |
| Source or Sink Current on VTDATA, VCLK ±60mA                                                           |
| Input Current                                                                                          |
| Source or Sink Current on DATA, /DATA, CLK, /CLK                                                       |
| ±30mA                                                                                                  |
| Lead Temperature (soldering, 20s)+260°C                                                                |
| Storage Temperature (T <sub>S</sub> )–65°C to +150°C                                                   |

## **Operating Ratings**<sup>(4)</sup>

| Supply Voltage                                         |
|--------------------------------------------------------|
| (V <sub>CC</sub> )+2.375V to +2.625V / +2.97V to 3.63V |
| Ambient Temperature (T <sub>A</sub> )–40°C to +85°C    |
| Package Thermal Resistance <sup>(5)</sup>              |
| QFN (θ <sub>JA</sub> )                                 |
| Still-Air61°C/W                                        |
| QFN (ψ <sub>JB</sub> )                                 |
| Junction-to-Board                                      |

## DC Electrical Characteristics<sup>(7)</sup>

| Symbol          | Parameter                                                        | Condition                                 | Min.  | Тур. | Max.                | Units |
|-----------------|------------------------------------------------------------------|-------------------------------------------|-------|------|---------------------|-------|
| Maa             | Device Supply                                                    |                                           | 2.375 |      | 2.625               | V     |
| Vcc             | Power Supply                                                     |                                           | 2.97  |      | 3.63                | v     |
| Icc             | Power Supply Current                                             | With load, for either 2.5V or 3.3V supply |       | 42   | 60                  | mA    |
| R <sub>IN</sub> | Differential Input Resistance<br>(DATA, /DATA or CLK, /CLK)      |                                           | 90    | 100  | 110                 | Ω     |
| VIH             | Input HIGH Voltage<br>(DATA, /DATA or CLK, /CLK)                 | Note 8                                    | 1.2   |      | V <sub>cc</sub>     | V     |
| VIL             | Input LOW Voltage<br>(DATA, /DATA or CLK, /CLK)                  | Note 8                                    | 0     |      | $V_{\text{IH}}-0.1$ | V     |
| V <sub>IN</sub> | Input Voltage Swing<br>(DATA, /DATA or CLK, /CLK)                | Note 8, see Figure 4                      | 100   |      |                     | mV    |
| $V_{DIFF\_IN}$  | Differential Input Voltage Swing<br>(DATA, /DATA) or (CLK, /CLK) | Note 8, see Figure 5                      | 200   |      |                     | mV    |
| I <sub>IN</sub> | Input Current<br>(DATA, /DATA) or (CLK, /CLK)                    | Note 8                                    |       |      | 21                  | mA    |

 $T_{\text{A}} = -40^{\circ}\text{C}$  to +85°C, unless otherwise noted.

Notes:

3. Permanent device damage may occur if the ratings in the Absolute Maximum Ratings are exceeded. This is a stress rating only and functional operation is not implied for conditions other than those detailed in the operational sections of this data sheet. Exposure to absolute maximum ratings conditions for extended periods may affect device reliability.

- 4. The data sheet limits are not guaranteed if the device is operated beyond the operating ratings.
- 5. Package thermal resistance assumes exposed pad is soldered (or equivalent) to the device's most negative potential on the PCB.  $\psi_{JB}$  uses 4-layer  $\theta_{JA}$  in still-air, unless otherwise stated.
- 6. Due to the limited drive capability use for input of the same package only.
- 7. The circuit is designed to meet the DC specifications shown in the DC Electrical Characteristics chart after thermal equilibrium has been established.
- Due to the internal termination (see Input and Output Stage Internal Termination) the input current depends on the applied voltages at DATA, /DATA and V<sub>TDATA</sub> inputs, or the CLK, /CLK and V<sub>TCLK</sub> inputs. Do not apply a combination of voltages that causes the input current to exceed the maximum limit.

## LVTTL/CMOS DC Electrical Characteristics<sup>(9)</sup>

 $V_{CC}$  = 2.5V ±5% or 3.3V ±10%;  $T_A$  = -40°C to +85°C, unless otherwise noted.

| Symbol          | Parameter          | Condition | Min. | Тур. | Max. | Units |
|-----------------|--------------------|-----------|------|------|------|-------|
| VIH             | Input HIGH Voltage |           | 2.0  |      |      | V     |
| VIL             | Input LOW Voltage  |           |      |      | 0.8  | mV    |
| I <sub>IH</sub> | Input HIGH Current |           | -50  |      | 20   | μA    |
| IIL             | Input LOW Current  |           | -100 |      |      | μA    |

### CML Outputs DC Electrical Characteristics<sup>(9)</sup>

 $V_{CC}$  = 2.5V ±5% or 3.3V ±10%;  $R_L$  = 100 $\Omega$  across output pair or equivalent;  $T_A$  = -40°C to +120°C, unless otherwise noted.

| Symbol                | Parameter                                 | Condition                    | Min.           | Тур. | Max.            | Units |
|-----------------------|-------------------------------------------|------------------------------|----------------|------|-----------------|-------|
| V <sub>OH</sub>       | Output HIGH Voltage (Q, /Q)               | $R_L = 50\Omega$ to $V_{CC}$ | $V_{CC}-0.020$ |      | V <sub>cc</sub> | V     |
| Vout                  | Output Voltage Swing (Q, /Q)              | See Figure 4                 | 325            | 400  |                 | mV    |
| V <sub>DIFF_OUT</sub> | Differential Output Voltage Swing (Q, /Q) | See Figure 5                 | 650            | 800  |                 | mV    |
| R <sub>OUT</sub>      | Output Source Impedance (Q, /Q)           |                              | 45             | 50   | 55              | Ω     |

### AC Electrical Characteristics<sup>(10)</sup>

 $V_{CC}$  = 2.5V ±5% or 3.3V ±10%;  $R_L$  = 100 $\Omega$  across output pair or equivalent;  $T_A$  = -40°C to +85°C, unless otherwise noted.

| Symbol                          | Parameter                       | Condition                                               | Min. | Тур. | Max. | Units             |
|---------------------------------|---------------------------------|---------------------------------------------------------|------|------|------|-------------------|
| 4                               | Maximum Operating Frequency     | Clock                                                   | 10.7 |      |      | GHz               |
| f <sub>MAX</sub>                |                                 | Data                                                    | 10.7 |      |      | Gbps              |
| t <sub>PD</sub>                 | Propagation Delay (CLK-to-Q)    |                                                         | 70   |      | 160  | ps                |
| t <sub>RESET</sub>              | Propagation Delay (Reset-to-Q)  |                                                         |      |      | 300  | ps                |
| ts                              | Set-Up Time                     |                                                         | 20   |      |      | ps                |
| t <sub>H</sub>                  | Hold Time                       |                                                         | 20   |      |      | ps                |
| t <sub>RR</sub>                 | Reset Recovery Time             | $V_{TH} = V_{CC}/2$                                     | 250  |      |      | ps                |
|                                 | Random Jitter (R <sub>J</sub> ) | Typical values at ambient temperature <sup>(11)</sup> . |      | 0.3  | 1    | ps <sub>RMS</sub> |
|                                 | Deterministic Jitter (DJ)       | Typical values at ambient temperature <sup>(12)</sup> . |      | 3    | 10   |                   |
| <b>İ</b> JITTER                 | Total Jitter (T <sub>J</sub> )  | Clock <sup>(13)</sup>                                   |      |      | 10   | рs <sub>pp</sub>  |
|                                 |                                 | Data <sup>(13)</sup>                                    |      |      | 14   |                   |
| t <sub>r</sub> , t <sub>f</sub> | Rise/Fall Times (20% to 80%)    | At full output swing                                    |      | 30   | 50   | ps                |

#### Notes:

9. The circuit is designed to meet the DC specifications shown in the above table after thermal equilibrium has been established.

10. Measured with 100mV input swing (see Timing Diagrams for definition of parameters). High-frequency AC-parameters are guaranteed by design and characterization.

11.  $R_J$  is measured with a K28.7 comma detect character pattern, measured at 10.7Gbps and 2.5Gbps.

12.  $D_{\rm J}$  is measured at 10.7Gbps and 2.5Gbps, with both K28.5 and 2^{23}  $\!-\!1$  PRBS pattern.

13. Total jitter definition: with an ideal clock input frequency of ≤ f<sub>MAX</sub>, no more than one output edge in 10<sup>12</sup> output edges will deviate by more than the specified peak-to-peak jitter value.

#### **Typical Operating Characteristics**

 $V_{CC}$  = 3.3V, GND = 0V, CLK = 400mV, DATA = 400mV,  $T_A$  = +25°C



## **Typical Operating Characteristics (Continued)**





## **Timing Diagram**



### Input and Output Stage Internal Termination





## Input and Output Stage Internal Termination (Continued)







Figure 3. Simplified Differential Output Stage

#### **Operating Characteristics**

Definition of single-ended and differential swings.



Figure 5. Differential Swing

## **Input Interface Applications**



NOTE: INPUT HIGH LEVEL SHOWN





Figure 7. LVDS Interface (DC-Coupled)



**NOTE**: R1 = 1kΩ, R2 = 1.4kΩ

Figure 8. LVDS Interface (AC-Coupled) Note: Be certain that the LVDS driver can be AC-coupled.



Figure 9. CML Interface (DC-Coupled) (OPTION:  $V_T$  may be connected to  $V_{CC}$ )



**NOTE**: R1 =  $1k\Omega$ , R2 =  $1.4k\Omega$ 

Figure 10. CML Interface (AC-Coupled)

### Input Interface Applications (Continued)









 $\begin{array}{l} \textbf{NOTE:} \ \text{FOR 2.5V}, \ \text{R}_{\text{PD}} = 50\Omega, \ \text{R1} = 1k\Omega, \ \text{R2} = 1.4k\Omega. \\ \text{FOR 3.3V}, \ \text{R}_{\text{PD}} = 100\Omega, \ \text{R1} = 1k\Omega, \ \text{R2} = 1.4k\Omega \end{array}$ 

Figure 12. LVPECL Interface (AC-Coupled)

#### **Related Product and Support Documentation**

| Part Number   | Function                                                                       | Data Sheet Link                                      |
|---------------|--------------------------------------------------------------------------------|------------------------------------------------------|
| SY58016L      | 3.3V 10Gbps Differential CML Line Driver/Receiver<br>with Internal Termination | www.micrel.com/product-info/products/sy580611.shtml  |
| SY58051AU     | 10.7Gbps AnyGate <sup>®</sup> with Internal Input and Output Termination       | www.micrel.com/_PDF/HBW/SY58051AU.pdf                |
| HBW Solutions | New Products and Applications                                                  | www.micrel.com/product-info/products/solutions.shtml |

## Package Information<sup>(14)</sup>



# RECOMMENDED LAND PATTERN

#### NOTE:

- 1. MAXIMUM PACKAGE WARPAGE IS 0.05mm.
- 2. MAXIMUM ALLOWABLE BURR IS 0.076mm IN ALL DIRECTIONS
- 3. PIN #1 IS ON TOP AND WILL BE LASER MARKED.
- 4. RED CIRCLE IN LAND PATTERN INDICATES THERMAL VIA. SIZE SHOULD BE 0.30-0.35mm IN DIAMETER AND SHOULD BE CONNECTED TO GND FOR MAXIMUM THERMAL PERFORMANCE.
- 5. GREEN RECTANGLES (SHADED AREA) INDICATE SOLDER STENCIL OPENING ON EXPOSED PAD AREA. SIZE SHOULD BE 0.60mmx0.60mm IN SIZE, 0.20mm SPACING.

#### 16-Pin 3mm × 3mm QFN Package (MM)

#### Note:

14. Package information is correct as of the publication date. For updates and most current information, go to <u>www.micrel.com</u>.

#### MICREL, INC. 2180 FORTUNE DRIVE SAN JOSE, CA 95131 USA TEL +1 (408) 944-0800 FAX +1 (408) 474-1000 WEB <u>http://www.micrel.com</u>

Micrel makes no representations or warranties with respect to the accuracy or completeness of the information furnished in this data sheet. This information is not intended as a warranty and Micrel does not assume responsibility for its use. Micrel reserves the right to change circuitry, specifications and descriptions at any time without notice. No license, whether express, implied, arising by estoppel or otherwise, to any intellectual property rights is granted by this document. Except as provided in Micrel's terms and conditions of sale for such products, Micrel assumes no liability whatsoever, and Micrel disclaims any express or implied warranty relating to the sale and/or use of Micrel products including liability or warranties relating to fitness for a particular purpose, merchantability, or infringement of any patent, copyright or other intellectual property right.

Micrel Products are not designed or authorized for use as components in life support appliances, devices or systems where malfunction of a product can reasonably be expected to result in personal injury. Life support devices or systems are devices or systems that (a) are intended for surgical implant into the body or (b) support or sustain life, and whose failure to perform can be reasonably expected to result in a significant injury to the user. A Purchaser's use or sale of Micrel Products for use in life support appliances, devices or systems is a Purchaser's own risk and Purchaser agrees to fully indemnify Micrel for any damages resulting from such use or sale.

© 2014 Micrel, Incorporated.