

### 2.7V-18V Load Switch With Reverse Blocking

## **General Description**

The SY28846B protection switch is a compact power management device with a full suite of protection functions, including a low-power device sleep (DevSleep) mode. The wide operating range allows control of many popular DC BUS voltages.

Integrated back-to-back MOSFETs provide bidirectional current control, making the device well-suited for systems with load-side energy reservoirs that must not drain back to a failed supply BUS.

The device provides many programmable features, including overcurrent, dVo/dt ramp, over-voltage, and under-voltage thresholds using very few external components. The device provides PGOOD, /FLT and precise current monitor output for system status monitoring and downstream load control. The precise programmable and low l<sub>Q</sub> DevSleep mode simplifies SSD power management design.

The SY28846B provides true reverse current blocking by monitoring  $V_{IN} < (V_{OUT} - 25mV)$ . This function supports swift change over to a boosted voltage energy storage element in systems with higher backup voltage than the BUS voltage.

The SY28846B also integrates latch-off protection.

### Features

- 2.7V to 18V Operating Voltage, 30V (Max)
- Ultra-low R<sub>DS(ON)</sub>: 42mΩ R<sub>ON</sub> (Typical)
- 0.6A to 5.3A Adjustable Current Limit (±8%)
- IMON Current Indicator Output (±8%)
- Operating I<sub>Q</sub>: 115µA (typ.)
- Reverse Current Blocking
- Programmable dV/dt Control
- Power Good and Fault Outputs
- 4ms Fault Timer Then Shutoff
- -40°C to 125°C Junction Temperature Range
- Compact Package: QFN3×4-20

## Applications

- PCIe/SATA/SAS HDD and SSD Drives
- Enterprise and Micro Servers
- Smart Load Switch
- PLCs, SS Relays, and Fan Control
- RAID Cards Holdup Power Management
- Telecom Switches and Routers
- Adapter Powered Devices



#### Figure.1 Schematic Diagram

Note: Optional and only for overload test, not recommended for hot-plug applications



## **Ordering Information**

| Ordering<br>Number | Package Type                                    | Top<br>Mark    |
|--------------------|-------------------------------------------------|----------------|
| SY28846BQSQ        | QFN3×4-20<br>RoHS Compliant and Halogen<br>Free | EAW <i>xyz</i> |

Device code: EAW

x=year code, y=week code, z= lot number code



| Pin Name    | Pin NO. | I/O | Pin Description                                                                                                                                                                                                        |
|-------------|---------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DEVSLP      | 1       | I   | Active High. DevSleep Mode control. A high on this pin will activate the DevSleep mode (Low Power Mode).                                                                                                               |
| PGOOD       | 2       | 0   | Active High. A high indicates PGTH has crossed the threshold value. It is an open drain output.                                                                                                                        |
| PGTH        | 3       | I   | Positive input of PGOOD comparator.                                                                                                                                                                                    |
| OUT         | 4-8     | 0   | Power output of the device.                                                                                                                                                                                            |
| IN          | 9-13    | Ι   | Power input and supply voltage of the device.                                                                                                                                                                          |
| EN/UVLO     | 14      | I   | Input for setting programmable undervoltage lockout threshold. An undervoltage event will open the internal FET and assert /FLT to indicate power failure. When pulled to GND, resets the fault latch in the SY28846B. |
| OVP         | 15      | I   | Input for setting programmable overvoltage protection threshold. An overvoltage event will open the internal MOSFET and assert /FLT to indicate overvoltage.                                                           |
| GND         | 16      | -   | Ground pin.                                                                                                                                                                                                            |
| ILIM        | 17      | I/O | A resistor from this pin to GND sets the overload and short-circuit current limit.                                                                                                                                     |
| dVdT        | 18      | I/O | A capacitor from this pin to GND sets the ramp rate of output voltage.                                                                                                                                                 |
| IMON        | 19      | 0   | This pin sources a scaled down ratio of current through the internal FET. A resistor from this pin to GND converts current to proportional voltage, and can be used as an analog current monitor.                      |
| /FLT        | 20      | 0   | Fault event indicator -goes low to indicate fault condition due to undervoltage, overvoltage, reverse voltage, circuit breaker timeout, and thermal shutdown events. It is an open drain output.                       |
| Exposed Pad | -       |     | The GND terminal must be connected to the Exposed PAD. This exposed PAD must be connected to a PCB ground plane using multiple vias for good thermal performance.                                                      |



## **Block Diagram**



Figure 2. Block Diagram



### **Absolute Maximum Ratings**

| Parameter (Note1)                           | Min  | Max | Unit |
|---------------------------------------------|------|-----|------|
| IN, PGTH, PGOOD, EN/UVLO, OVP, DEVSLP, /FLT | -0.3 | 30  |      |
| OUT                                         | -0.3 | 20  | V    |
| dVdT, ILIM, IMON                            | -0.3 | 7   |      |
| PGOOD, /FLT, dVdT Sink Current              |      | 10  | mA   |
| Junction Temperature, Operating             | -40  | 150 |      |
| Lead Temperature (Soldering,10sec.)         |      | 260 | °C   |
| Storage Temperature                         | -65  | 150 |      |

### **Thermal Information**

| Parameter (Note 2)                                     | Тур  | Unit |
|--------------------------------------------------------|------|------|
| θ <sub>JA</sub> Junction-to-ambient Thermal Resistance | 31.5 | °C/W |
| θ <sub>JC</sub> Junction-to-case Thermal Resistance    | 26   | C/VV |
| P <sub>D</sub> Power Dissipation T <sub>A</sub> =25°C  | 3.17 | W    |

### **Recommended Operating Conditions**

| Parameter (Note 3)                           | Min  | Max | Unit |
|----------------------------------------------|------|-----|------|
| IN                                           | 2.7  | 18  | V    |
| OUT, PGTH, PGOOD, EN/UVLO, OVP, DEVSLP, /FLT | 0    | 18  | v    |
| dVdT, ILIM, IMON                             | 0    | 6   | V    |
| RILIM                                        | 16.9 | 150 | kΩ   |
| RIMON                                        | 1    |     | K12  |
| Cout                                         | 0.1  |     | μF   |
| CdVdT                                        |      | 470 | nF   |
| Junction Temperature                         | -40  | 125 | °C   |
| Ambient Temperature Range                    | -40  | 105 | O°   |

## **Electrical Characteristics**

 $(-40^{\circ}C \le T_J=T_A \le 125^{\circ}C, 2.7V \le V_{IN} = 18V, V_{EN/UVLO} = 2V, V_{OVP} = V_{DEVSLP} = V_{PGTH} = 0V, R_{ILIM} = 150k\Omega, C_{OUT} = 1\mu$ F, C<sub>dVdT</sub> = OPEN, PGOOD = /FLT = IMON = OPEN. Positive current reaches terminals. All voltages referenced to GND, unless otherwise specified. The values are guaranteed by test, design or statistical correlation.)

| Parameter                                        | Symbol                                           | Test Conditions                          | Min  | Тур  | Max  | Unit |  |
|--------------------------------------------------|--------------------------------------------------|------------------------------------------|------|------|------|------|--|
| Supply Voltage and Internal Un                   | Supply Voltage and Internal Undervoltage Lockout |                                          |      |      |      |      |  |
| Input Voltage Range                              | V <sub>IN</sub>                                  |                                          | 2.7  |      | 18   | V    |  |
| Input UVLO Threshold                             | Vuvlo                                            |                                          | 2.2  | 2.3  | 2.4  | V    |  |
| UVLO Hysteresis                                  | VHYS                                             |                                          | 112  | 122  | 132  | mV   |  |
| Shutdown Current                                 |                                                  | $V_{EN/UVLO} = 0 V, V_{IN} = 3 V$        | 3    | 8.6  | 15   |      |  |
|                                                  | ISHDN                                            | $V_{EN/UVLO} = 0 V, V_{IN} = 12 V$       | 3    | 15   | 20   | μA   |  |
|                                                  |                                                  | $V_{EN/UVLO} = 0 V, V_{IN} = 18 V$       | 3    | 18.5 | 25   |      |  |
|                                                  |                                                  | $V_{EN/UVLO} = 2 V, V_{IN} = 3 V$        | 60   | 110  | 160  |      |  |
| Quiescent Current                                | lq                                               | $V_{EN/UVLO} = 2 V, V_{IN} = 12 V$       | 65   | 115  | 165  | μA   |  |
|                                                  |                                                  | $V_{EN/UVLO} = 2 V, V_{IN} = 18 V$       | 65   | 115  | 165  |      |  |
| DevSleep Mode Current                            | I <sub>Q_DEVSLP</sub>                            | $V_{DEVSLP} = 0 V, V_{IN} = 2.7V to 18V$ | 60   | 100  | 140  | μA   |  |
| Enable And Under-voltage Lockout (EN/UVLO) Input |                                                  |                                          |      |      |      |      |  |
| EN/UVLO Logic High                               | Venh                                             |                                          | 0.97 | 0.99 | 1.01 | V    |  |
| EN/UVLO Logic Low                                | VENL                                             |                                          | 0.9  | 0.92 | 0.94 | V    |  |



# SY28846B

| Parameter                                         | Symbol             | Test Conditions                                                                                                 | Min   | Тур      | Max   | Unit  |
|---------------------------------------------------|--------------------|-----------------------------------------------------------------------------------------------------------------|-------|----------|-------|-------|
| EN Threshold Voltage for Low IQ Shutdown, Falling | V <sub>SHUTF</sub> |                                                                                                                 | 0.3   | 0.47     | 0.63  | V     |
| EN Hysteresis for Low Io Shutdown                 |                    |                                                                                                                 |       | 66       |       | mV    |
| EN Input Leakage Current                          | I <sub>EN</sub>    | $0 \text{ V} \leq \text{V}_{\text{EN/UVLO}} \leq 18 \text{ V}$                                                  | -100  | 0        | 100   | nA    |
| Over Voltage Protection (OVP) Input               | t                  |                                                                                                                 |       |          |       |       |
| Overvoltage Threshold Voltage,<br>Rising.         | Vovpr              |                                                                                                                 | 0.97  | 0.99     | 1.01  | V     |
| Overvoltage Threshold Voltage, Falling.           | Vovpf              |                                                                                                                 | 0.9   | 0.92     | 0.94  | V     |
| OVP Input Leakage Current                         | IOVP               | $0 V \le V_{OVP} \le 5 V$                                                                                       | -100  | 0        | 100   | nA    |
| DEVSLP Mode Input (DEVSLP): Act                   |                    |                                                                                                                 |       |          |       |       |
| DEVSLP Threshold Voltage, Rising.                 | VDEVSLPR           |                                                                                                                 | 1.6   | 1.85     | 2     | V     |
| DEVSLP Threshold Voltage, Falling.                | VDEVSLPF           |                                                                                                                 | 0.8   | 0.96     | 1.1   | V     |
| DEVSLP Input Leakage Current                      | IDEVSLP            | $0.2 \text{ V} \leq \text{V}_{\text{DEVSLP}} \leq 18 \text{ V}$                                                 | 0.6   | 1        | 1.25  | μA    |
| Output Ramp Control (dVdT)                        |                    |                                                                                                                 |       |          |       |       |
| dVdT Charging Current                             | IdVdT              | $V_{dVdT} = 0 V$                                                                                                | 0.85  | 1        | 1.15  | μA    |
| dVdT Discharging Resistance                       | RdVdT              | $V_{EN/UVLO} = 0V$ , $I_{dVdT} = 10mA$ sinking                                                                  |       | 16       | 35    | Ω     |
| dVdT to OUT Gain                                  | GdVdT              | $\Delta V_{OUT}/\Delta V_{dVdT}$                                                                                | 11.65 | 11.9     | 12.05 | V/V   |
| dVdT Maximum Capacitor Voltage                    | Vdvdt_max          |                                                                                                                 | 1.4   | 2.5      | 3.1   | V     |
| MOSFET – Power Switch                             |                    |                                                                                                                 |       |          |       |       |
| IN to OUT - ON Resistance                         |                    | 1A ≤ I <sub>OUT</sub> ≤ 5A, T <sub>J</sub> = 25°C                                                               | 34    | 42       | 49    |       |
|                                                   | Rds(ON)            | 1A ≤I <sub>OUT</sub> ≤ 5A, -40°C≤TJ≤85°C                                                                        | 26    |          | 58    | mΩ    |
|                                                   |                    | 1A ≤I <sub>OUT</sub> ≤ 5A, -40°C≤TJ≤125°C                                                                       | 26    |          | 66    |       |
| Current Limit Programming (ILIM)                  |                    | •                                                                                                               | •     |          |       |       |
| ILIM Bias Voltage                                 | VILIM              |                                                                                                                 |       | 0.87     |       | V     |
| 5                                                 |                    | $R_{ILIM} = 150 \text{ k}\Omega$ , $(V_{IN} - V_{OUT}) = 1V$                                                    | 0.53  | 0.58     | 0.63  | A     |
|                                                   |                    | $R_{ILIM} = 88.7 \text{ k}\Omega, (V_{IN} - V_{OUT}) = 1V$                                                      | 0.9   | 0.99     | 1.07  |       |
|                                                   |                    | $R_{ILIM} = 42.2 \text{ k}\Omega, (V_{IN} - V_{OUT}) = 1V$                                                      | 1.92  | 2.08     | 2.25  |       |
|                                                   |                    | $R_{ILIM} = 24.9 \text{ k}\Omega, (V_{IN} - V_{OUT}) = 1V$                                                      | 3.25  | 3.53     | 3.81  |       |
| Current Limit                                     | FAULT              | $R_{ILIM} = 20 \text{ k}\Omega, (V_{IN} - V_{OUT}) = 1V$                                                        | 4.09  | 4.45     | 4.81  |       |
|                                                   |                    | $R_{ILIM} = 16.9 \text{ k}\Omega, (V_{IN} - V_{OUT}) = 1V$                                                      | 4.78  | 5.2      | 5.62  |       |
|                                                   |                    | RILIM = OPEN                                                                                                    | 0.35  | 0.45     | 0.55  |       |
|                                                   |                    | RILIM = SHORT                                                                                                   | 0.55  | 0.67     | 0.8   |       |
| DevSleep Mode Current Limit                       | IFAULT_DSLP        |                                                                                                                 | 0.55  | 0.67     | 0.8   | Α     |
|                                                   |                    | R <sub>ILIM</sub> = 42.2 kΩ, V <sub>IN</sub> =12V,<br>(V <sub>IN</sub> - V <sub>OUT</sub> ) = 5V                | 1.91  | 2.07     | 2.24  |       |
| Short-Circuit Current Limit                       | los                |                                                                                                                 | 3.21  | 3.49     | 3.77  | A     |
|                                                   |                    | R <sub>ILIM</sub> = 16.9 kΩ, V <sub>IN</sub> =12V,<br>(V <sub>IN</sub> - V <sub>OUT</sub> ) = 5V, -40°C≤TJ≤85°C | 4.7   | 5.11     | 5.52  |       |
| Fast-Trip Comparator Threshold                    | IFASTRIP           |                                                                                                                 | 1.4   | X IFAULT | +2    | А     |
| Current Monitor Output (IMON)                     |                    |                                                                                                                 |       |          |       |       |
| Gain Factor IIMON/IOUT                            | GIMON              | 1 A ≤ I <sub>OUT</sub> ≤ 5 A                                                                                    |       | 52.3     |       | µA/A  |
| Pass FET Output (OUT)                             | ·                  | ·                                                                                                               |       | •        |       | · · · |
|                                                   |                    |                                                                                                                 |       | 1        |       |       |
| OUT Leakage Current in Off-State                  | Ilkg_out           | $V_{IN} = 18V, V_{EN/UVLO} = 0V,$<br>$V_{OUT} = 0V (Sourcing)$<br>$V_{IN} = 2.7V, V_{EN/UVLO} = 0V,$            | -2    | 0        | 2     | μA    |



# SY28846B

| Parameter                                                                                 | Symbol                | Test Conditions                                                                                                     | Min   | Тур     | Max        | Unit     |
|-------------------------------------------------------------------------------------------|-----------------------|---------------------------------------------------------------------------------------------------------------------|-------|---------|------------|----------|
| V <sub>IN</sub> -V <sub>OUT</sub> Threshold for Reverse<br>Protection Comparator, Falling | V <sub>REVTH</sub>    |                                                                                                                     | -40   | -25     | -10        | mV       |
| VIN -VOUT Threshold for Reverse<br>Protection Comparator, Rising                          | Vfwdth                |                                                                                                                     | 84    | 100     | 116        | mV       |
| Fault Flag (/FLT): Active Low                                                             | 1                     |                                                                                                                     |       |         |            |          |
| /FLT Internal Pull-Down Resistance                                                        | R/FLT                 | $V_{OVP} = 2 V$ , $I_{/FLT} = 5 mA sinking$                                                                         | 15    | 30      | 55         | Ω        |
| /FLT Input Leakage Current                                                                | I/FLT                 | $0V \le I_{/FLT} \le 18V$                                                                                           | -1    | 0       | 1          | μA       |
| /FLT Assertion Delay in Circuit<br>Breaker Mode                                           | t <sub>CB(dly)</sub>  | Delay from I <sub>OUT</sub> > I <sub>FAULT</sub> to FLT↓<br>(and internal FET turned off)                           |       | 4       |            | ms       |
| Positive Input for Power-Good Com                                                         | parator (PG           |                                                                                                                     |       |         |            | 1        |
| PGTH Threshold Voltage, Rising                                                            | Vpgthr                |                                                                                                                     | 0.97  | 0.99    | 1.01       | V        |
| PGTH Threshold Voltage, Falling                                                           | VPGTHF                |                                                                                                                     | 0.9   | 0.92    | 0.94       | V        |
| PGTH Input Leakage Current                                                                | Ірдтн                 | $0 \text{ V} \leq \text{V}_{PGTH} \leq 18 \text{ V}$                                                                | -100  | 0       | 100        | nA       |
| Power Good Comparator Output (Po                                                          |                       |                                                                                                                     |       |         |            | 1        |
| PGOOD Internal Pull-down                                                                  | -                     |                                                                                                                     | 45    | 0.0     |            | _        |
| Resistance                                                                                | Rpgood                | $V_{PGTH} = 0V$ , $I_{PGOOD} = 5$ mA sinking                                                                        | 15    | 30      | 55         | Ω        |
| PGOOD Input Leakage Current                                                               | Ipgood                | $0 \text{ V} \leq \text{V}_{PGOOD} \leq 18 \text{ V}$                                                               | -1    | 0       | 1          | μA       |
| Thermal Shut Down (TSD)                                                                   |                       |                                                                                                                     |       |         |            |          |
| TSD Threshold                                                                             | T <sub>TSD</sub>      |                                                                                                                     |       | 160     |            | °C       |
| TSD Hysteresis                                                                            | T <sub>TSDhys</sub>   |                                                                                                                     |       | 12      |            | °C       |
| Thermal Fault                                                                             |                       |                                                                                                                     |       | Lato    | h-off      |          |
| <b>Over Voltage Protection Input (OVP</b>                                                 | )                     |                                                                                                                     |       |         |            |          |
| OVP Disable Delay                                                                         | tovp(dly)             | OVP↑ (100mV above V <sub>OVPR</sub> ) to /FLT↓                                                                      |       | 2       |            | μs       |
| Enable and UVLO Input                                                                     |                       |                                                                                                                     |       |         |            | <u> </u> |
| EN Turn-On Delay                                                                          | town                  | EN/UVLO $\uparrow$ (100mV above V <sub>ENR</sub> ) to V <sub>OUT</sub> = 100 mV, C <sub>dVdT</sub> < 0.8 nF         |       | 220     |            | μs       |
|                                                                                           | t <sub>ON(dly)</sub>  | EN/UVLO↑ (100mV above V <sub>ENR</sub> ) to $V_{OUT} = 100 \text{ mV}, C_{dVdT} \ge 0.8 \text{ nF}$                 | 100 + | + 150 x | $C_{dVdT}$ | μs       |
| EN Turn-Off Delay                                                                         | toff(dly)             | EN/UVLO↓ (100mV below V <sub>ENF</sub> ) to<br>/FLT↓                                                                |       | 2       |            | μs       |
| Output Ramp Control (dV/dT)                                                               |                       |                                                                                                                     |       |         |            | -        |
|                                                                                           |                       | EN/UVLO $\uparrow$ to V <sub>OUT</sub> = 4.5 V,<br>with C <sub>dVdT</sub> = open                                    |       | 0.2     |            |          |
| Output Ramp Time                                                                          | t <sub>dVdT</sub>     | EN/UVLO ↑ to V <sub>OUT</sub> = 11 V,<br>with C <sub>dVdT</sub> = open                                              | 0.25  | 0.37    | 0.5        | ms       |
|                                                                                           |                       | EN/UVLO ↑ to V <sub>OUT</sub> = 11 V,<br>with C <sub>dVdT</sub> = 1nF                                               |       | 0.97    |            |          |
| Current Limit                                                                             |                       |                                                                                                                     |       |         |            | _        |
| Fast-Trip Comparator Delay                                                                | tFASTRIP(dly)         | IOUT > IFASTRIP                                                                                                     |       | 200     |            | ns       |
| Reverse Protection Comparator                                                             |                       |                                                                                                                     |       |         |            |          |
| · · ·                                                                                     | toown                 | (V <sub>IN</sub> - V <sub>OUT</sub> )↓(1 mV overdrive below<br>V <sub>REVTH</sub> ) to /FLT↓                        |       | 10      |            |          |
| Reverse Protection Comparator<br>Delay                                                    | trev(dly)             | (V <sub>IN</sub> - V <sub>OUT</sub> ) $\downarrow$ (10 mV overdrive below V <sub>REVTH</sub> ) to /FLT $\downarrow$ |       | 1       |            | μs       |
|                                                                                           | t <sub>FWD(dly)</sub> | $(V_{IN} - V_{OUT})\uparrow(10 \text{ mV overdrive below})$<br>V <sub>REVTH</sub> ) to /FLT $\uparrow$              |       | 3.1     |            |          |
| Power-Good Comparator Output (P                                                           | GOOD): Act            | ive High                                                                                                            |       |         |            |          |
| PCOOD Dolou (Do alitab) Time                                                              | <b>t</b> pgoodr       | Rising edge                                                                                                         |       | 0.54    |            | ms       |
| PGOOD Delay (De-glitch) Time                                                              | <b>t</b> PGOODF       | Falling edge                                                                                                        |       | 0.54    |            | ms       |



**Note 1**: Stresses beyond the "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only. Functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

**Note 2**:  $\theta_{JA}$  is measured in the natural convection at  $T_A = 25^{\circ}C$  on a highly effective four-layer thermal conductivity test board of JESD5-2, -5, -7 thermal measurement standards.

**Note 3**: The device is not guaranteed to function outside its operating conditions.



## **Typical Performance Characteristics**













Input Supply Current vs. Supply Voltage in DevSleep Mode









V(DEVSLPR)

V(DEVSLPF)

10

1

Output Current (A)



100

 $R_{ILIMIT}(k\Omega)$ 

0

10

5

0.1







Time (20ms/div)

Turn ON with Enable (V<sub>IN</sub>=18V, C<sub>dVdT</sub>=1nF, C<sub>OUT</sub>=100μF, 6Ω Load)



Time (400µs/div)



Time (800µs/div)

Turn OFF with Enable (V\_{IN}=18V, C\_{dVdT}=1nF, C\_{OUT}=100 \mu F, 6\Omega Load)



Time (400µs/div)





# SY28846B





Time (40µs/div)





Time (100µs/div)





Time (2ms/div)



## **Application Information**

The SY28846B is a smart eFuse with integrated back-toback MOSFETs and enhanced built-in protection circuitry. It is ideal for power management systems and applications powered from 2.7V to 18V.

For hot-plug applications, the device provides hot-swap power management with an in-rush current limit during a programmable soft-start. The device is equipped with a precision over-current limit used to minimize over-design of the input power supply. The device also integrates a short-circuit protection that helps protect both the part and system from a sudden high current event when a short circuit is detected. The overcurrent limit can be programmed between 0.6A and 5.3A using an external resistor.

#### Undervoltage Lockout and Overvoltage Set Point:

The trip points can be programmed for under-voltage and over-voltage protection using an external resistor network. Figure 3 illustrates the UVLO and OVP threshold settings. The values required are calculated by solving the following equations:

$$V_{\text{OVPR}}(V) = \frac{R_3}{R_1 + R_2 + R_3} \times V_{\text{OV}}$$
$$V_{\text{ENR}}(V) = \frac{R_2 + R_3}{R_1 + R_2 + R_3} \times V_{\text{UV}}$$



UVLO and OVP Thresholds Set by  $R_1$ ,  $R_2$  and  $R_3$ 

It is recommended to use larger values of resistance for  $R_1$ ,  $R_2$ , and  $R_3$  to minimize the input current drawn from the power supply.

However, this can add errors in these calculations due to leakage currents from external devices connected to the resistor string. Using a resistor string current 20x larger than the expected leakage current is recommended to improve the thresholds accuracy.

#### **Overload Protection:**

The device continuously monitors the load current and keeps it below the value programmed by R<sub>ILIM</sub>. During

$$I_{FAULT} = \frac{89}{R_{ILIM}}$$

Where:

- I<sub>FAULT</sub> is overload current limit in Amperes.
- $R_{ILIM}$  is the current limit resistor value, in k $\Omega$ .

The SY28846B allows the overload current to flow through the device until I<sub>LOAD</sub> < I<sub>FASTRIP</sub>. It starts the timer when I<sub>FAULT</sub> < I<sub>LOAD</sub> < I<sub>FASTRIP</sub>, and once the timer exceeds  $t_{CB(dly)}$ , the internal FET is turned off and FLT is asserted.

If the device junction temperature reaches the thermal shutdown threshold ( $T_{TSD}$ ), the internal MOSFET is turned off. Once in thermal shutdown, the SY28846B stays latched off. During thermal shutdown, the fault pin /FLT pulls low to signal a fault condition.

The SY28846B operation during overload and short circuit conditions are explained in Table 1.

| Table 1. Device Operation during Overload and Short |
|-----------------------------------------------------|
| Circuit Conditions                                  |

|               | Inrush ramp controlled by dVdT                       |  |  |
|---------------|------------------------------------------------------|--|--|
|               | Inrush limited to IFAULT level as set by             |  |  |
|               | RILIM                                                |  |  |
|               | Fault Timer runs when current is                     |  |  |
| Start-up      | limited to IFAULT                                    |  |  |
|               | Fault timer expires after t <sub>CB(dly)</sub> (4ms) |  |  |
|               | causing device shutoff                               |  |  |
|               | Device turns off if $T_J > T_{TSD}$ before           |  |  |
|               | timer expires                                        |  |  |
|               | Current is allowed through the device                |  |  |
|               | If ILOAD < IFASTRIP                                  |  |  |
|               | Fault Timer runs when current goes                   |  |  |
| Overcurrent   | above IFAULT                                         |  |  |
| response      | Fault timer expires after t <sub>CB(dly)</sub>       |  |  |
|               | (4 ms) causing device shutoff                        |  |  |
|               | Device turns off if $T_J > T_{TSD}$ before           |  |  |
|               | timer expires                                        |  |  |
| Short-circuit | Fast shut off when ILOAD > IFASTRIP                  |  |  |
| response      | Quick restart and current limited to                 |  |  |
| response      | IFAULT, follows standard start-up                    |  |  |

#### **Short-Circuit Protection:**

The device incorporates two distinct protection levels: a current limit ( $I_{LIM}$ ) and a fast-trip threshold ( $I_{FASTRIP}$ ). The fast trip and current limit dependence is shown in the following equation:

$$I_{\text{FASTRIP}} = 1.4 \times I_{\text{FAULT}} + 2$$

The device's current increases rapidly during a transient short circuit event. As the current-limit amplifier cannot



respond quickly to this event due to its limited bandwidth, the fast-trip circuit ensures that the device can respond to and control the current within 1 µs when detecting a short circuit event (IOUT > IFASTRIP). The fast-trip circuit holds the internal FET off for a few microseconds, after which the current limit amplifier regulates the output current to ILIM. Then, the device behaves similar to an overload condition.

#### **Current Monitoring:**

The device provides a current mirror at the IMON pin proportional to the output current. A resistor RIMON connected from the IMON pin to the GND is used to convert the sensed current to a voltage. The sense voltage at IMON pin is calculated from equation:

$$V_{IMON} = \left(I_{OUT} \times GAIN_{IMON} + I_{IMON_{OS}}\right) \times R_{IMON}$$

Where:

- GAIN<sub>IMON</sub> = Gain factor  $I_{IMON}/I_{OUT}$  = 52  $\mu$ A/A
- IOUT = Load current
- $I_{IMON_OS} = 0.8 \, \mu A \, (typ)$

This can be connected to a downstream ADC for system health monitoring. The RIMON needs to be configured based on the maximum input voltage range of the ADC used. RIMON is set using:

$$R_{IMON} = \frac{V_{IMONmax}}{I_{LIM} \times 52 \times 10^{-6}} \, k\Omega$$

If the IMON pin voltage is not digitized with an ADC, RIMON can be selected to produce a 1V/1A voltage at the IMON pin by selecting a resistor value of 20 k $\Omega$  (1% tolerance is recommended).

This pin should not have a bypass capacitor to avoid delay in the current monitoring information.

#### IN, OUT, and GND Pins:

The device has multiple input (IN) and output (OUT) pins.

All the IN pins should be connected together and to the power source. C<sub>IN</sub> is a bypass capacitor that helps control transient voltages, limit emissions, and local power supply noise. Where acceptable, a value in the range of 0.1µF to 10µF is recommended for C<sub>IN</sub>. The recommended operating voltage range has to be 20% higher than the maximum expected voltage.

The GND terminal is the most negative voltage in the circuit and is used as a reference unless otherwise specified.

#### **Device Operation Modes:**

The SY28846B features a dedicated DevSleep interface pin (DEVSLP) to control the device and help it enter lowpower mode. The DEVSLP pin is compatible with standard hardware signals asserted from the host controller. When the DEVSLP pin is pulled high, the device starts operating in low-power DevSleep mode. During this mode, the quiescent current is decreased to less than 140µA (100µA typical), the output voltage remains active, the current limit is set to IDEVSLP(LIM), and the reverse blocking comparator and the current monitor are disabled. All other protections remain active to ensure the system's safety even in DevSleep mode.

#### Hot Plug-in and In-Rush Current Control:

The device has a controlled output slew rate, providing soft-start functionality. This limits the inrush current caused by the output capacitor(s) charging and enables these devices to be used in hot-swap applications. The slew rate can be decreased with an external capacitor added between the dVdT pin and the ground (as shown in Figure 4). With an external capacitor present, the slew rate can be determined by the following equation:

$$\mathbf{I}_{dVdT} = \left(\frac{\mathbf{C}_{dVdT}}{\mathbf{GAIN}_{dVdT}}\right) \times \left(\frac{d\mathbf{V}_{OUT}}{dt}\right)$$

Where:

- $I_{dVdT} = 1\mu A$  (typ)
- $\frac{dV_{OUT}}{dV}$  Desired output slew rate
- GAIN<sub>dVdT</sub> = dVdT to OUT gain = 12

The total ramp time  $(t_{dVdT})$  of  $V_{OUT}$  for 0 to  $V_{IN}$  can be calculated using equation:

 $t_{dVdT} = 8.3 \times 10^4 \times V_{IN} \times C_{dVdT}$ 

The dVdT pin can be left floating if the slew rate is not decreased. When left floating, the device uses the default value of 48V/ms for the output slew rate.



Output Ramp Up Time  $t_{dVdT}$  is Set by  $C_{dVdT}$ 

13



#### FAULT Response:

The /FLT pin asserts (active low) when one of the following fault conditions are detected: under-voltage, over-voltage, reverse block, and thermal shutdown. The /FLT signal remains asserted until the fault conditions are addressed and the device resumes regular operation. An internal "deglitch" circuit for under-voltage and over-voltage (2.2 $\mu$ s typical) filters unexpected false faults during transients on the input bus. Using this pin requires an external pull-up resistor to an external voltage rail. If the /FLT reporting feature is not used in the application, the /FLT pin may be left open or tied to the ground. VIN falling below VUVF = 2.1 V resets the /FLT pin status.

#### Power Good Comparator:

The power-good (PGOOD) output can indicate whether the output voltage is above a user-defined threshold and can, therefore, be considered within the acceptable range by downstream DC-DC converters or system monitoring circuits. A resistor divider connected to the PGTH pin sets an accurate power-good threshold for the output voltage. The PGOOD pin is an open-drain output that is high-impedance when the voltage at the PGTH pin is higher than 0.99 V.

The PGOOD signal has a deglitch time incorporated to ensure that internal MOSFET is fully biased before downstream converters apply heavy load. Controlling the de-glitch delay can be done by using the equation:

 $t_{PGOOD(degl)} = Maximum \{(3.5 \times 10^6 \times C_{dVdT}), t_{PGOODR}\}$ 

The pin requires an external pull-up resistor to the input or output voltage rails. If the PGOOD reporting feature is not used, PGOOD may be left open or tied to the ground.

#### **Thermal Shutdown:**

The device has built-in overtemperature shutdown circuitry designed to disable the internal MOSFET if the junction temperature exceeds 160°C (typical). The protection circuit latches off the internal MOSFET.

During thermal shutdown, the fault pin /FLT pulls low to signal a fault condition.

#### PCB Layout Guide:

- A 0.1μF or greater ceramic decoupling capacitor is recommended for all applications between the IN terminal and the GND. For hot-plug applications, where input power path inductance is negligible, this capacitor can be eliminated or its value reduced.
- 2. The optimum placement of the decoupling capacitor is closest to the IN and GND terminals of the device. Care must be taken to minimize the loop area formed by the bypass-capacitor connection and the IN/GND pins of the device.
- Place all external components: R<sub>ILIM</sub>, C<sub>dVdT</sub>, R<sub>IMON</sub>, and resistors for UVLO and OVP, close to their connection pins. Connect the components to the SGND with the shortest trace length to reduce parasitic effects.
- 4. The trace routing for the R<sub>ILIM</sub> and R<sub>IMON</sub> components to the device should be as short as possible to reduce parasitic effects on the current limit and current monitoring accuracy. These traces should not have any coupling to switching signals on the board.
- 5. Connect the SGND plane to the PGND (main power ground) at a single point, near the input capacitor negative terminal.
- Protection devices such as TVS, snubbers, capacitors, or diodes should be placed physically close to the device they intend to protect and routed with short traces to reduce the parasitic inductance. For example, a Schottky diode placed across the output can be used to absorb negative transient voltages.





Figure 5. PCB Layout Example







Note: All dimensions are in millimeters and exclude mold flash and metal burr.



## **Taping & Reel Specification**

## 1. QFN3x4 Taping Orientation



2. Carrier Tape & Reel Specification for Packages



| Package types | Tape width | Pocket pitch | Reel size | Trailer length | Leader length | Qty per |
|---------------|------------|--------------|-----------|----------------|---------------|---------|
|               | (mm)       | (mm)         | (Inch)    | (mm)           | (mm)          | reel    |
| QFN3×4        | 12         | 8            | 13"       | 400            | 400           | 5000    |

### 3. Others: NA



## **Revision History**

The revision history provided is for informational purpose only and is believed to be accurate, however, not warranted. Please make sure that you have the latest revision.

| Date         | Revision     | Change                             |  |
|--------------|--------------|------------------------------------|--|
| Dec.07, 2023 | Revision 1.0 | Language improvements for clarity. |  |
| Feb.14, 2022 | Revision 0.9 | Initial Release                    |  |



#### **IMPORTANT NOTICE**

1. **Right to make changes.** Silergy and its subsidiaries (hereafter Silergy) reserve the right to change any information published in this document, including but not limited to circuitry, specification and/or product design, manufacturing or descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products are sold subject to Silergy's standard terms and conditions of sale.

2. Applications. Application examples that are described herein for any of these products are for illustrative purposes only. Silergy makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification. Buyers are responsible for the design and operation of their applications and products using Silergy products. Silergy or its subsidiaries assume no liability for any application assistance or designs of customer products. It is customer's sole responsibility to determine whether the Silergy product is suitable and fit for the customer's applications and products planned. To minimize the risks associated with customer's products and applications, customer should provide adequate design and operating safeguards. Customer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Silergy assumes no liability related to any default, damage, costs or problem in the customer's applications or products, or the application or use by customer's third-party buyers. Customer will fully indemnify Silergy, its subsidiaries, and their representatives against any damages arising out of the use of any Silergy components in safety-critical applications. It is also buyers' sole responsibility to warrant and guarantee that any intellectual property rights of a third party are not infringed upon when integrating Silergy products into any application. Silergy assumes no responsibility for any said applications or for any use of any circuitry other than circuitry entirely embodied in a Silergy product.

3. Limited warranty and liability. Information furnished by Silergy in this document is believed to be accurate and reliable. However, Silergy makes no representation or warranty, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. In no event shall Silergy be liable for any indirect, incidental, punitive, special or consequential damages, including but not limited to lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges, whether or not such damages are based on tort or negligence, warranty, breach of contract or any other legal theory. Notwithstanding any damages that customer might incur for any reason whatsoever, Silergy' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Standard Terms and Conditions of Sale of Silergy.

4. **Suitability for use.** Customer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of Silergy components in its applications, notwithstanding any applications-related information or support that may be provided by Silergy. Silergy products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of a Silergy product can reasonably be expected to result in personal injury, death or severe property or environmental damage. Silergy assumes no liability for inclusion and/or use of Silergy products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

5. **Terms and conditions of commercial sale**. Silergy products are sold subject to the standard terms and conditions of commercial sale, as published at http://www.silergy.com/stdterms, unless otherwise agreed in a valid written individual agreement specifically agreed to in writing by an authorized officer of Silergy. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. Silergy hereby expressly objects to and denies the application of any customer's general terms and conditions with regard to the purchase of Silergy products by the customer.

6. No offer to sell or license. Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights. Silergy makes no representation or warranty that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right. Information published by Silergy regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from Silergy under the patents or other intellectual property of Silergy.

For more information, please visit: www.silergy.com

©2022 Silergy Corp.

All Rights Reserved.