SY26023E



# High Efficiency, 2.2MHz, 3A, 5.5V Input Synchronous Buck Converter

# **General Description**

The SY26023E high efficiency 2.2MHz synchronous buck converter operates over a wide input voltage range of 2.5V to 5.5V, and can deliver an output current up to 3A. It integrates a top MOSFET and a bottom MOSFET with very low  $R_{DS(ON)}$  to minimize conduction loss. The 2.2MHz pseudo-constant switching frequency enables using small external inductor and capacitor values.

The SY26023E uses advanced constant on-time and ripple-based control strategy to achieve fast transient response. It also provides cycle-by-cycle current limit protection, output under voltage protection and over temperature protection.

Only the input and output capacitors, inductor, feedback resistor divider and feedforward capacitor need to be selected for the targeted application specifications.

The SY26023E is available in a compact DFN1.5 $\times$ 1.5-6 package. The device is part of a family which shares the same package and pinout. The other parts in the family are: SY26023, 3A output current, PFM (Pulse Frequency Modulation), and SY26024 4A output current, PFM.

### Features

- Low R<sub>DS(ON)</sub> for Internal MOSFETs: 38mΩ Top, 30mΩ Bottom
- Wide Input Voltage Range: 2.5V ~ 5.5V
- Up to 3A Output Current
- ±1% 0.6V Reference over Temperature from -40°C to 125°C
- 2.2MHz High Switching Frequency Minimizes the External Components
- Advanced Constant On-time and Ripple-Based Control to Achieve Fast Transient Responses
- Forced Continuous Conduction Mode (FCCM) Operation
- Internal Soft-Start Limits the Inrush Current
- 100% Dropout Operation
- Power Good Indicator
- Cycle-by-Cycle Valley, Peak and Reverse Current Limit Protection
- Hic-Cup Mode Output Under Voltage Protection
- Auto-Recovery Mode Over Temperature Protection
- RoHS-Compliant and Halogen-Free
- Compact Package: DFN1.5×1.5-6

### Applications

- Portable Electronics
- Industrial PC
- Smart Phone

# **Typical Application**



Figure 1. Schematic Diagram



Figure 2. Efficiency vs. Output Current



# **Ordering Information**

| Ordering                 |                                              | Top           |
|--------------------------|----------------------------------------------|---------------|
| Part Number Package Type |                                              | Mark          |
| SY26023EDQD              | DFN1.5×1.5-6<br>RoHS-Compliant, Halogen-Free | 9f <i>xyz</i> |

x = year code, y = week code, z = lot number code

### Pinout (top view)



# **Pin Description**

| Pin No | Pin Name | Pin Description                                                                                                                                                                                                                                                     |
|--------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1      | EN       | Enable pin. Pull this pin high to turn on the device and pull this pin low than to turn off the device. Do not leave this pin floating.                                                                                                                             |
| 2      | PG       | Power good indicator pin. PG pin should be connected to $V_{IN}$ or another voltage source through a resistor (e.g., $10k\Omega \sim 100k\Omega$ ). This pin becomes low when the output voltage is within 95.5% to 109% of regulated value under normal operation. |
| 3      | FB       | Output feedback pin. Connect this pin to the center point of the output resistor divider as shown in Figure 1. $V_{OUT} = 0.6 \times (1 + R_H/R_L)$ .                                                                                                               |
| 4      | GND      | Ground pin.                                                                                                                                                                                                                                                         |
| 5      | LX       | Inductor pin. Connect this pin to the switching node of the inductor.                                                                                                                                                                                               |
| 6      | IN       | Input pin. Decouple this pin from the GND pin with at least a $10\mu F$ ceramic capacitor.                                                                                                                                                                          |



# **Block Diagram**





# **Absolute Maximum Ratings**

| Parameter (Note 1)                | Min  | Max      | Unit |
|-----------------------------------|------|----------|------|
| IN                                | -0.3 | 6        |      |
| EN, FB, PG                        | -0.3 | IN + 0.6 | V    |
| LX                                | -0.3 | 6        | v    |
| LX, 40ns duration                 | -3   | 7        |      |
| Junction Temperature, Operating   | -40  | 150      |      |
| Lead Temperature (Soldering, 10s) |      | 260      | °C   |
| Storage Temperature               | -65  | 150      |      |

# **Thermal Information**

| Parameter (Note 2)                                     | Тур | Unit |
|--------------------------------------------------------|-----|------|
| θ <sub>JA</sub> Junction-to-Ambient Thermal Resistance | 62  | °C/W |
| θ <sub>JC</sub> Junction-to-Case Thermal Resistance    | 8   | 0/00 |
| $P_D$ Power Dissipation $T_A = 25^{\circ}C$            | 1.6 | W    |

# **Recommended Operating Conditions**

| Parameter (Note 3)        | Min | Max | Unit |
|---------------------------|-----|-----|------|
| Input Voltage             | 2.5 | 5.5 | V    |
| Output Voltage            | 0.6 | 5.5 | v    |
| Continuous Output Current |     | 3   | Α    |
| Ambient Temperature       | -40 | 85  | °C   |
| Junction Temperature      | -40 | 125 | C    |



# **Electrical Characteristics**

 $(T_J = -40^{\circ}C \sim 125^{\circ}C)$ , and  $V_{IN} = 2.5V$  to 5V, typical values are at  $T_J = 25^{\circ}C$  and  $V_{IN} = 5V$ , unless otherwise specified)

| Parameter |                                                  | Symbol                  | Test Conditions                                  | Min   | Тур  | Max   | Unit              |
|-----------|--------------------------------------------------|-------------------------|--------------------------------------------------|-------|------|-------|-------------------|
|           | Voltage Range                                    | Vin                     |                                                  | 2.5   |      | 5.5   | V                 |
| la a st   | UVLO Falling Threshold                           | VIN,UVLO                | V <sub>IN</sub> falling, T <sub>J</sub> = 25°C   | 2.1   | 2.2  | 2.3   | V                 |
| Input     | UVLO Hysteresis                                  | VIN,HYS                 |                                                  |       | 160  |       | mV                |
|           | Shutdown Current                                 | ISHDN                   | $V_{EN} = 0V, T_{J} = 25^{\circ}C$               |       | 0.05 | 0.5   | μA                |
|           | FB Reference Voltage                             | VREF                    |                                                  | 0.594 | 0.6  | 0.606 | V                 |
|           | Turn On Delay Time                               | ton,dly                 | From EN high to LX starts switching (Note 4)     |       | 160  |       | μs                |
| Outout    | Soft-Start Time                                  | t <sub>ss</sub>         | V <sub>OUT</sub> from 0% to 95% V <sub>SET</sub> |       | 1.75 |       |                   |
| Output    | UVP Hiccup On-Time                               | thiccup,on              | (Note 4)                                         |       | 2    |       | ms                |
|           | UVP Hiccup Off-Time                              | thiccup,off             | (Note 4)                                         |       | 2.5  |       |                   |
|           | UVP Threshold                                    | VUVP                    | (Note 4)                                         |       | 33   |       | $%V_{REF}$        |
|           | Discharge on Resistance                          | R <sub>DIS</sub>        | $V_{EN} = 0V$                                    |       | 8    |       | Ω                 |
|           | Top MOSFET RDS(ON)                               | R <sub>DS(ON),TOP</sub> |                                                  |       | 38   |       |                   |
|           | Bottom MOSFET RDS(ON)                            | R <sub>DS(ON),BOT</sub> |                                                  |       | 30   |       | mΩ                |
| MOOFFT    | Top MOSFET Current<br>Limit Threshold            |                         |                                                  | 4     |      |       |                   |
| MOSFET    | Bottom MOSFET Current<br>Limit Threshold         | Ілмт,вот                |                                                  | 3     |      |       | A                 |
|           | Bottom MOSFET Reverse<br>Current Limit Threshold | I <sub>LMT,RVS</sub>    |                                                  | 0.7   | 1.2  |       |                   |
| Enable    | Input Voltage High                               | V <sub>EN,H</sub>       |                                                  | 1     |      |       | V                 |
| (EN)      | Input Voltage Low                                | V <sub>EN,L</sub>       |                                                  |       |      | 0.4   | V                 |
|           |                                                  | V <sub>PG,R</sub>       | V <sub>FB</sub> rising, PG from low to high      |       | 95.5 |       |                   |
|           | Thresholds                                       | V <sub>PG,F</sub>       | V <sub>FB</sub> falling, PG from high to low     |       | 92   |       | %V <sub>REF</sub> |
| Davier    | Thesholds                                        | V <sub>PG,OVP</sub>     | V <sub>FB</sub> rising, PG from high to low      |       | 109  |       | 70 V REF          |
| Power     |                                                  | V <sub>PG,REC</sub>     | V <sub>FB</sub> falling, PG from low to high     |       | 105  |       |                   |
| Good      | Delevi Time                                      | t <sub>PG,R</sub>       | Low to high                                      |       | 100  |       |                   |
|           | Delay Time                                       | t <sub>PG,F</sub>       | High to low                                      |       | 20   |       | μs                |
|           | Leakage Current                                  | I <sub>PG,LKG</sub>     | $V_{PG} = 5V$                                    |       | 0.01 |       | μA                |
|           | Switching Frequency                              | f <sub>SW</sub>         |                                                  |       | 2.2  |       | MHz               |
| Frequency | Minimum On-Time                                  | t <sub>ON,MIN</sub>     |                                                  |       | 50   |       | ns                |
|           | Maximum Duty Cycle                               | D <sub>MAX</sub>        | (Note 4)                                         | 100   |      |       | %                 |
| OTD       | Temperature                                      | TOTP                    | (Note 4)                                         |       | 150  |       | °C                |
| OTP       | Temperature Hysteresis                           | T <sub>HYS</sub>        | (Note 4)                                         |       | 20   |       | J.C               |

**Note 1**: Stresses beyond the "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only. Functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

**Note 2:**  $\theta_{JA}$  of SY26023EDQD is measured in the natural convection at  $T_A = 25^{\circ}$ C on a 2-oz two-layer Silergy evaluation board. Pin 5 is the case position for SY26023EDQD  $\theta_{JC}$  measurement.

Note 3: The device is not guaranteed to function outside its operating conditions.

**Note 4:** Guaranteed by design.



# **Typical Performance Characteristics**

(T<sub>A</sub> = 25°C, V<sub>IN</sub> = 5V, V<sub>OUT</sub> = 1.8V, L =  $0.47\mu$ H, C<sub>OUT</sub> =  $20\mu$ F, unless otherwise noted)



Output Current (A)



Output Current (A)





Output Ripple



Time (400ns/div)





# SY26023E









Time (800µs/div)



Time (800µs/div)



Time (200µs/div)



Time (200µs/div)



# SY26023E





Time (4ms/div)











### **Detailed Description**

The SY26023E high efficiency 2.2MHz synchronous buck converter operates over a wide input voltage range of 2.5V to 5.5V, and can deliver an output current up to 3A. It integrates a top MOSFET and a bottom MOSFET with very low  $R_{DS(ON)}$  to minimize conduction loss. The 2.2MHz pseudo-constant switching frequency allows small external inductor and capacitor values.

The SY26023E also provides cycle-by-cycle current limit protection output under voltage protection and over temperature protection.

#### **Constant On-Time and Ripple-based Control Strategy**

The device uses instant PWM architecture to achieve fast transient response. It uses an advanced constant on-time and ripple-based control strategy in which a virtual replica of the inductor current signal is synthesized internally and combined with the feedback voltage. When the sum voltage is lower than the reference voltage, the bottom MOSFET turns off and the top MOSFET turns on for a fixed period of time (Constant ton). ton is internally calculated according to the input voltage, output voltage, and desired switching frequency ( $f_{SW}$ ):

$$t_{ON} = \frac{V_{OUT}/V_{IN}}{f_{SW}}$$

The top MOSFET turns off after a period of ton.

#### Input Under Voltage Lockout (UVLO)

To prevent operation before the internal circuitry is ready and to ensure that the top and bottom MOSFETs can be properly driven, the device incorporates an input under voltage lockout protection. The SY26023E remains in a low current state and all LX node switching actions are inhibited until V<sub>IN</sub> exceeds V<sub>IN,UVLO</sub> + V<sub>IN,HYS</sub>. At that time, if EN is enabled, the device will startup. If V<sub>IN</sub> falls below falling threshold V<sub>IN,UVLO</sub>, the LX node switching actions will again be suppressed.

#### **Enable Control**

The EN input is a high-voltage input with logic-compatible threshold. When EN is driven above 1V, normal device operation is enabled. When EN is driven to less than 0.4V, the device will shut down, reducing the input current to less than  $0.5\mu$ A.

#### **Output Power Good Indicator**

PG is an open drain output controlled by a window comparator connected to FB. If the voltage is higher than  $V_{PG,R}$  and less than  $V_{PG,OVP}$  for at least the power good

delay time (low to high), PG will be set to high-impedance state.

PG should be connected to  $V_{IN}$  or another voltage source through a resistor (e.g.,  $100k\Omega$ ). After  $V_{IN}$  rises until the internal initial power is ready, the PG internal MOSFET is turned on so that PG is actively driven low before output voltage is ready. After the feedback voltage  $V_{FB}$  reaches  $V_{PG,R}$ , PG is set to high-impedance state after a delay time of 100µs (typ.). When  $V_{FB}$  drops to  $V_{PG,F}$ , or rises above  $V_{PG,OVP}$ , PG is driven low after a delay time of 20µs (typ.).

### **Fault-Protection Modes**

#### **Cycle-by-Cycle Current Limit Protection**

If the top MOSFET current exceeds the top current limit threshold, it will turn off and the bottom MOSFET will turn on. If the bottom MOSFET current exceeds the bottom current limit threshold, it will stay on until the current decreases below its current limit threshold. As a result, both inductor peak and valley currents are limited.

#### **Reverse Current Limit**

When the output voltage is higher than the target output voltage, the device will operate with reverse current limit until the condition disappears. In this case, a cycle-by-cycle reverse current limit protects the bottom MOSFET from excessive negative current. When  $I_{LMT,RVS}$  threshold is reached, the bottom MOSFET is turned off, and a new ton cycle is triggered.

#### **Output Under Voltage Protection (UVP)**

With output current increasing, as soon as the bottom MOSFET current exceeds its current limit threshold, the top MOSFET will not be allowed to turn on any more. If the load current continues to increase, the output voltage will drop. When the output voltage falls below 33% of the regulated level, the output under voltage protection will be activated and the device will operate in hiccup mode. The hiccup ontime is 2ms, and the hiccup off-time is 2.5ms. If the hard short condition is removed, the device will return to normal operation.

#### **Over Temperature Protection (OTP)**

The device includes over temperature protection (OTP) circuitry to prevent overheating due to excessive power dissipation. This will shut down the device when the junction temperature exceeds 150°C. When the junction temperature is reduced by approximately 20°C, the device will resume normal operation after a complete soft-start cycle. For continuous operation, provide adequate thermal dissipation so that the junction temperature does not exceed the OTP threshold.



### **Application Information**

The following paragraphs provide information on the selection of the external components needed to meet the targeted application specifications.

#### Feedback Resistor-Divider $R_{\rm H}$ and $R_{\rm L}$

Choose R<sub>H</sub> and R<sub>L</sub> to program the proper output voltage. A value between  $1k\Omega$  and  $1M\Omega$  is recommended for both resistors to minimize power consumption under light loads. As an example, if V<sub>OUT</sub> = 1.8V and R<sub>H</sub> selected value is  $100k\Omega$ , R<sub>L</sub> can be calculated as follows:



With a calculated value of  $50k\Omega$  for  $R_L,$  a standard 1%  $49.9k\Omega$  resistor is selected.

#### Input Capacitor CIN

For the best performance, select a typical X5R or better grade ceramic capacitor with a 16V rating, and at least  $10\mu$ F capacitance. The capacitor should be placed as close as possible to the device, while also minimizing the loop area formed by C<sub>IN</sub> and the IN/GND pins.

When selecting an input capacitor, ensure that its voltage rating is at least 20% greater than the maximum voltage of the input supply. X5R or X7R dielectric types are the most often selected due to their small size, low cost, surge current capability, and high RMS current rating over a wide temperature and voltage range.

In situations where the input rail is supplied through long wires, it is recommended to add some bulk capacitance like electrolytic, tantalum or polymer type capacitors to reduce the overshoot and ringing caused by the added parasitic inductance.

Consider the RMS current rating of the input capacitor, paralleling additional capacitors if required to meet the calculated RMS ripple current.

$$I_{CIN_{-}RMS} = I_{OUT} \times \sqrt{D \times (1-D)}$$

The worst-case condition occurs at D = 0.5, then

$$I_{CIN_{-}RMS,MAX} = \frac{I_{OUT}}{2}$$

For simplicity, use an input capacitor with an RMS current rating greater than 50% of the maximum load current. The input capacitor value determines the input voltage ripple of the converter. If there is a voltage ripple requirement in the system, choose an appropriate input capacitor that meets the specification.

Given the very low ESR and ESL of ceramic capacitors, the input voltage ripple can be estimated using the formula:

$$V_{CIN_{RIPPLE,CAP}} = \frac{I_{OUT}}{f_{SW} \times C_{IN}} \times D \times (1 - D)$$

The worst-case condition occurs at D = 0.5, then

$$V_{CIN_{RIPPLE,CAP,MAX}} = \frac{I_{OUT}}{4 \times f_{SW} \times C_{IN}}$$

The capacitance value is less important than the RMS current rating. A single  $10\mu F$  X5R capacitor is sufficient for most applications.

#### **Output Inductor L**

Consider the following when choosing this inductor:

 Choose the inductance to provide a ripple current that is approximately 40% of the maximum output current. The recommended inductance is calculated as:

$$L = \frac{V_{OUT}(1 - V_{OUT} / V_{IN,MAX})}{f_{sw} \times I_{OUT,MAX} \times 0.4}$$

Where,  $f_{\text{SW}}$  is the switching frequency and  $I_{\text{OUT,MAX}}$  is the maximum load current.

The device has high tolerance for ripple current amplitude variation. As a result, the final choice of inductance can vary slightly from the calculated value with no significant performance impact.

2) The inductor's saturation current rating must be greater than the peak inductor current under full load:

$$I_{SAT,MIN} > I_{OUT,MAX} + \frac{V_{OUT}(1 - V_{OUT}/V_{IN,MAX})}{2 \times f_{SW} \times L}$$

3) The DCR of the inductor and the core loss at the switching frequency must be low enough to achieve the desired efficiency requirement. Use an inductor with DCR less than  $50m\Omega$  to achieve good overall efficiency.

#### **Output Capacitor COUT**

Select the output capacitor  $C_{OUT}$  to handle the output ripple requirements. Both steady state ripple and transient



requirements must be taken into consideration when selecting  $C_{OUT}$ . For the best performance, use a X5R or better grade ceramic capacitor with a 16V rating, and capacitance of at least  $10\mu$ F.

For applications where the design must meet stringent ripple requirements, the following considerations must be followed.

The output voltage ripple at the switching frequency is caused by the inductor current ripple ( $\Delta I_L$ ) on the output capacitor's ESR (ESR ripple), as well as the stored charge (capacitive ripple). When calculating total ripple, consider both.

$$V_{RIPPLE,ESR} = \Delta I_L \times ESR$$
$$V_{RIPPLE,CAP} = \frac{\Delta I_L}{8 \times C_{OUT} \times f_{SW}}$$

The measured capacitive ripple might be higher than the theoretical value because the effective capacitance for ceramic capacitors decreases with the voltage across its terminals. The voltage derating is usually included as a chart in the capacitor datasheet, and the ripple can be recalculated after taking the target output voltage into account.

#### Feedforward Capacitor C<sub>FF</sub>

The device integrates the compensation components to achieve good stability and fast transient responses. In some applications, adding a ceramic capacitor (feedforward capacitor  $C_{FF}$ ) in parallel with  $R_H$  may further speed up the load transient response. It is recommended at least 220pF for most applications. Note that when the output LC parameter is large, the feedforward capacitor can be increased for provide sufficient ripple to FB for small output ripple and good transient behavior.





# Application Schematic (Vout = 1.8V)



### **BOM List**

| <b>Reference Designator</b> | Description                       | Part Number        | Manufacturer |
|-----------------------------|-----------------------------------|--------------------|--------------|
| C <sub>IN1</sub>            | 100µF/25V(electrolytic capacitor) |                    |              |
| CIN2, COUT1, COUT2          | 10µF/16V/X5R, 1206                | GRM319R61C106KE15D | mµRata       |
| Cff                         | 220pF/50V/C0G, 0603               | GRM1885C1H221JA01D | mµRata       |
| L                           | 0.47µH/inductor                   | 0420CDMCCDS-R47MC  | Sumida       |
| R <sub>H</sub>              | 100kΩ, 1%, 0603                   |                    |              |
| R∟                          | 49.9kΩ, 1%, 0603                  |                    |              |
| R <sub>PG</sub>             | 100kΩ, 1%, 0603                   |                    |              |
| Renh                        | 10kΩ, 1%, 0603                    |                    |              |
| Renl                        | 1ΜΩ, 1%, 0603                     |                    |              |

### **Recommended Component Values for Typical Applications**

| V <sub>OUT</sub> (V) | R <sub>H</sub> (kΩ) | R <sub>L</sub> (kΩ) | C <sub>FF</sub> (pF) | L/Part Number            | Cout               |
|----------------------|---------------------|---------------------|----------------------|--------------------------|--------------------|
| 1.2                  | 100                 | 100                 | 220                  | 0.33µH/0420CDMCCDS-R33MC | 10µF/16V/X5R, 1206 |
| 1.8                  | 100                 | 49.9                | 220                  | 0.47µH/0420CDMCCDS-R47MC | 10µF/16V/X5R, 1206 |
| 3.3                  | 100                 | 22.1                | 220                  | 0.47µH/0420CDMCCDS-R47MC | 10µF/16V/X5R, 1206 |





## Layout Design

Follow these PCB layout guidelines for optimal performance and thermal dissipation:

**Input Capacitors:** Place the input capacitors very close to IN and GND pins, minimizing the loop formed by these connections. The input capacitor should be connected to the IN and GND pins using a wide copper area.

**Output Capacitors:** Connect the  $C_{OUT}$  negative terminal to the GND pin using wide copper traces instead of vias, in order to achieve better accuracy and stability of the output voltage.

**Feedback Network:** Place the feedback components ( $R_H$ ,  $R_L$  and  $C_{FF}$ ) as close to the FB pin as possible. Avoid routing the feedback line near LX, or other high-frequency signals as it is noise-sensitive. Use a Kelvin connection to connect with  $C_{OUT}$  rather than the inductor output terminal.

**LX Connection:** Keep the LX area small to prevent excessive EMI, while providing a wide copper trace to minimize parasitic resistance and inductance.

**EN Signal:** It is not recommended to connect EN pin directly to  $V_{IN}$  or another voltage source. A resistor in a range of  $1k\Omega$  to  $1M\Omega$  should be used if EN pin is pulled high.

**GND Vias:** Place an adequate number of vias on the GND layer around the device for better thermal performance.

**PCB Board:** To achieve the best thermal and noise performance, maximize the PCB copper area connecting to the GND pin. A ground plane is highly recommended if possible. Connect the ground pad to a large copper area to enhance thermal performance.



Figure 4. Suggested PCB Layout







Notes: 1, All dimension in millimeter and exclude mold flash & metal burr;



# **Taping & Reel Specification**

# 1. Taping orientation

DFN1.5×1.5



Feeding direction —

2. Carrier Tape & Reel specification for packages



| Package    | Tape width | Pocket    | Reel size | Trailer    | Leader      | Qty per reel |
|------------|------------|-----------|-----------|------------|-------------|--------------|
| types      | (mm)       | pitch(mm) | (Inch)    | length(mm) | length (mm) |              |
| DFN1.5×1.5 | 8          | 4         | 7"        | 400        | 160         | 3000         |

## 3. Others: NA



# **Revision History**

The revision history provided is for informational purposes only and is believed to be accurate; however, it is not warrantied. Please make sure that you have the latest revision.

| Date          | Revision     | Change          |
|---------------|--------------|-----------------|
| Mar. 14, 2024 | Revision 1.0 | Initial Release |



### **IMPORTANT NOTICE**

1. **Right to make changes.** Silergy and its subsidiaries (hereafter Silergy) reserve the right to change any information published in this document, including but not limited to circuitry, specification and/or product design, manufacturing or descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products are sold subject to Silergy's standard terms and conditions of sale.

2. Applications. Application examples that are described herein for any of these products are for illustrative purposes only. Silergy makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification. Buyers are responsible for the design and operation of their applications and products using Silergy products. Silergy or its subsidiaries assume no liability for any application assistance or designs of customer products. It is customer's sole responsibility to determine whether the Silergy product is suitable and fit for the customer's applications and products planned. To minimize the risks associated with customer's products and applications, customer should provide adequate design and operating safeguards. Customer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Silergy assumes no liability related to any default, damage, costs or problem in the customer's applications or products, or the application or use by customer's third-party buyers. Customer will fully indemnify Silergy, its subsidiaries, and their representatives against any damages arising out of the use of any Silergy components in safety-critical applications. It is also buyers' sole responsibility to warrant and guarantee that any intellectual property rights of a third party are not infringed upon when integrating Silergy products into any application. Silergy assumes no responsibility for any said applications or for any use of any circuitry other than circuitry entirely embodied in a Silergy product.

3. Limited warranty and liability. Information furnished by Silergy in this document is believed to be accurate and reliable. However, Silergy makes no representation or warranty, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. In no event shall Silergy be liable for any indirect, incidental, punitive, special or consequential damages, including but not limited to lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges, whether or not such damages are based on tort or negligence, warranty, breach of contract or any other legal theory. Notwithstanding any damages that customer might incur for any reason whatsoever, Silergy' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Standard Terms and Conditions of Sale of Silergy.

4. **Suitability for use.** Customer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of Silergy components in its applications, notwithstanding any applications-related information or support that may be provided by Silergy. Silergy products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an Silergy product can reasonably be expected to result in personal injury, death or severe property or environmental damage. Silergy assumes no liability for inclusion and/or use of Silergy products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

5. **Terms and conditions of commercial sale**. Silergy products are sold subject to the standard terms and conditions of commercial sale, as published at http://www.silergy.com/stdterms, unless otherwise agreed in a valid written individual agreement specifically agreed to in writing by an authorized officer of Silergy. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. Silergy hereby expressly objects to and denies the application of any customer's general terms and conditions with regard to the purchase of Silergy products by the customer.

6. No offer to sell or license. Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights. Silergy makes no representation or warranty that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right. Information published by Silergy regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from Silergy under the patents or other intellectual property of Silergy.

For more information, please visit: www.silergy.com

©2024 Silergy Corp.

All Rights Reserved.