

## **General Description**

The SY21612C high-voltage synchronous buckboost converter operates over a wide input voltage range from 4V to 28V with 10A maximum average inductor current capability. The four integrated low- $R_{DS(ON)}$  switches minimize conduction loss.

The SY21612C offers protection against multiple conditions, including short-circuit, overcurrent, overvoltage, and overtemperature.

The SY21612C is highly integrated, so only the input and output capacitors, inductor, and feedback resistors need to be selected for the targeted application specifications.

The SY21612C is available in a compact QFN4×4-32 package.

### Features

• 4V to 28V Operating Input Voltage Range

SY21612C

- 38V Absolute Maximum Input Voltage
- Low R<sub>DS(ON)</sub> for Internal Switches: 25mΩ
- 250kHz/500kHz Selectable Switching Frequency
- Soft-Start Inrush Current limit
- Hiccup Mode for Output Overcurrent, Short-Circuit and Overvoltage Protection
- Thermal Shutdown with Auto-Recovery
- 6A/10A Selectable Average Inductor Current Limit
- 1.0V±1.5% Reference Voltage Accuracy
- Resistor Programmable Output Current Limit
- RoHS-Compliant and Halogen-Free
- Compact Package: QFN4×4-32

## Applications

- Docking Station
- Laptop
- High-End Power Bank
- Monitor
- Car Charger
- USB PD



Figure 1. Typical Application Circuit



Figure2. Efficiency vs. Output Current



# **Ordering Information**

| Ordering<br>Part Number | Package Type                                    | Top Mark       |
|-------------------------|-------------------------------------------------|----------------|
| SY21612CQFC             | QFN4×4-32<br>RoHS Compliant and<br>Halogen Free | BXX <i>xyz</i> |

x = year code, y = week code, z = lot number code

## Pinout (top view)



## **Pin Description**

| Pin Name | Pin Number             | Description                                                                                                                                                            |
|----------|------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| IN       | 1, 2, 3, 4, 5, 32      | Power input pin. Decouple from PGND with at least a 10µF ceramic capacitor.                                                                                            |
| LX1      | 6, 30, 31              | Switching node 1                                                                                                                                                       |
| BS1      | 7                      | Bootstrap pin. Supply high-side gate driver. Connect a $0.1\mu F$ ceramic capacitor between the BS1 and the LX1 pin.                                                   |
| EN       | 8                      | IC enable control pin. Logic-high enable. This pin is internally pulled high by a 400nA current source.                                                                |
| Vcc      | 9                      | 3.3V Internal LDO output. Power supply for internal driver and control circuits. Decouple to SGND with a minimum $2.2\mu$ F ceramic capacitor.                         |
| FB       | 10                     | Output feedback pin. Connect this pin to the center point of the output resistor-<br>divider to program the output voltage:<br>$V_{OUT} = 1V \times (R_1 + R_2) / R_2$ |
| COMP     | 11                     | Compensation pin. Connect the RC network between this pin and ground.                                                                                                  |
| SGND     | 12                     | Signal ground                                                                                                                                                          |
| Ilmt     | 13                     | Average inductor current limit threshold select pin. Connect this pin to VCC for a 10A threshold, or to SGND for a 6A threshold.                                       |
| TM1      | 14                     | Test pin. For factory use only. Connect to SGND.                                                                                                                       |
| TM2      | 15                     | Test pin. For factory use only. Connect to SGND.                                                                                                                       |
| FS       | 16                     | Switching frequency select pin. Connect this pin to $V_{CC}$ for 500kHz switching frequency, or to SGND for 250kHz switching frequency.                                |
| ISEN     | 17                     | Current-sense pin. Connect resistor $R_{SENSE}$ between OUT and ISEN to set the output current limit threshold. I <sub>OUT,LMT</sub> = 30m/R <sub>SENSE</sub> .        |
| BS2      | 18                     | Bootstrap pin. Supply high-side gate driver. Connect a $0.1\mu$ F ceramic capacitor between the BS2 and the LX2 pins.                                                  |
| LX2      | 19, 26, 27             | Switching node 2                                                                                                                                                       |
| PGND     | 28, 29, Exposed Pad    | Power ground                                                                                                                                                           |
| OUT      | 20, 21, 22, 23, 24, 25 | Power output pin. Decouple to PGND with at least a 10µF ceramic capacitor.                                                                                             |



# **Block Diagram**



Figure 3. Block Diagram

# **Absolute Maximum Ratings**

| Absolute Maximum Ratings (1)                  | Min  | Max | Unit |
|-----------------------------------------------|------|-----|------|
| IN, LX1, LX2, OUT, ISEN, EN, FB, COMP         | -0.3 | 38  |      |
| BS-LX, V <sub>CC</sub> , FS, I <sub>LMT</sub> | -0.3 | 4   | V    |
| LX, 50ns Duration                             | -5   | 31  |      |
| Junction Temperature, Operating               | -40  | 150 |      |
| Lead Temperature (Soldering, 10s)             |      | 260 | °C   |
| Storage Temperature                           | -65  | 150 |      |

| Thermal Information (2)                                | Min | Max | Unit |
|--------------------------------------------------------|-----|-----|------|
| θ <sub>JA</sub> Junction-to-ambient Thermal Resistance |     | 28  | °C/W |
| θ <sub>JC</sub> Junction-to-case Thermal Resistance    |     | 2.8 | 0/00 |
| $P_D$ Power Dissipation $T_A = 25^{\circ}C$            |     | 4   | W    |

| Recommended Operating Conditions (3) | Min | Max | Unit |
|--------------------------------------|-----|-----|------|
| IN                                   | 4   | 28  | V    |
| Junction Temperature, Operating      | -40 | 125 | °C   |
| Ambient Temperature                  | -40 | 85  |      |

3



## **Electrical Characteristics**

(VIN = 12V, VOUT = 12V, TA = 25°C, IOUT = 1A unless otherwise specified)

| Parameter                              | Symbol                | Test Conditions                               | Min   | Тур  | Max   | Unit               |
|----------------------------------------|-----------------------|-----------------------------------------------|-------|------|-------|--------------------|
| Input Voltage Range                    | VIN                   |                                               | 4     |      | 28    | V                  |
| Input UVLO Threshold                   | Vin,uvlo              |                                               | 2.9   |      | 3.5   | V                  |
| UVLO Hysteresis                        | V <sub>UVLO,HYS</sub> |                                               |       | 0.2  |       | V                  |
| Vcc LDO Voltage                        | Vcc                   | I <sub>LDO</sub> = 10mA                       | 3.09  | 3.26 | 3.44  | V                  |
| Quiescent Current                      | la                    | EN = high, no switching                       |       |      | 300   | μA                 |
| Shutdown Current                       | I <sub>SD</sub>       | EN = low                                      |       |      | 11.5  | μA                 |
| Feedback Reference Voltage             | VREF                  |                                               | 0.985 | 1    | 1.015 | V                  |
| FB Input Current                       | I <sub>FB</sub>       |                                               | -50   |      | 50    | nA                 |
| Output OVP Threshold                   | V <sub>FB,OVP</sub>   | FB voltage rising                             |       | 120  |       | $\% V_{REF}$       |
| Output OVP Delay Time                  | tovp, dly             |                                               |       | 10   |       | μs                 |
| Output UVP Threshold                   | Vfb,uvp               | FB voltage falling                            |       | 50   |       | % V <sub>REF</sub> |
| Output UVP Delay Time                  | tuvp,dly              |                                               |       | 200  |       | μs                 |
| Internal Power MOSFET RDS(ON)          | RDS(ON)               |                                               |       | 25   |       | mΩ                 |
| Inductor Average Current Limit         | 1                     | ILMT connected to SGND                        |       | 6    |       | Α                  |
| Inductor Average Current Limit         | <b>I</b> AVG          | ILMT connected to Vcc                         |       | 10   |       | Α                  |
| Inductor Peak Current Limit            |                       | ILMT connected to SGND                        | 6.4   | 8.4  | 10.5  | Α                  |
|                                        | Ірк                   | $I_{\text{LMT}}$ connected to $V_{\text{CC}}$ | 9.2   | 13   | 16.5  | Α                  |
| EN Input Logic High                    | VENH                  |                                               | 1.5   |      |       | V                  |
| EN Input Logic Low                     | VENL                  |                                               |       |      | 0.5   | V                  |
| Output Current-Limit Voltage Threshold | VIOUT,LIM             |                                               | 33    | 37   | 41    | mV                 |
| Oscillator Frequency                   | f                     | FS connected to V <sub>CC</sub>               | 425   | 500  | 575   | kHz                |
| Oscillator Frequency                   | fosc                  | FS connected to GND                           | 190   | 250  | 320   | kHz                |
| Minimum ON Time                        | t <sub>ON_MIN</sub>   |                                               |       | 150  |       | ns                 |
| Thermal Shutdown Temperature           | T <sub>SD</sub>       |                                               |       | 150  |       | °C                 |
| Thermal Shutdown Hysteresis            | T <sub>HYS</sub>      |                                               |       | 15   |       | °C                 |
| Soft-Start Time                        | t <sub>ss</sub>       |                                               |       | 1.5  |       | ms                 |

**Note 1**: Stresses beyond the "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only. Functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

**Note 2**:  $\theta_{JA}$  is measured in the natural convection at  $T_A = 25^{\circ}$ C on a four-layer Silergy Evaluation Board.

**Note 3:** The device is not guaranteed to function outside its operating conditions.



## **Typical Performance Characteristics**









Time (2ms/div)



Time (2µs/div)



Time (2ms/div)



Time (1s/div)



Time (2µs/div)





Time (2µs/div)



## Operation

The SY21612C high-voltage synchronous buck-boost converter operates over a wide input voltage range from 4V to 28V with a 10A maximum average inductor current capability. The four integrated low- $R_{DS(ON)}$  switches minimize conduction loss.

The SY21612C offers protection against multiple conditions, including short-circuit, overcurrent, overvoltage, and overtemperature.

The SY21612C is highly integrated, so only the input and output capacitors, inductor, and feedback resistors need to be selected for the targeted application specifications.

The SY21612C is available in a compact QFN4×4-32 package.

## **Application Information**

#### Input Undervoltage Lockout

The SY21612C incorporates input undervoltage lockout (UVLO) protection to prevent operation before all internal circuitry is ready, and to ensure that the power and synchronous rectifier switches are properly biased. The device remains in a low-current state and all switching is inhibited until V<sub>IN</sub> exceeds the input UVLO (rising) threshold. At that time, if EN is enabled, the IC will start up by initiating a soft-start ramp. If V<sub>IN</sub> falls below the input UVLO (falling) threshold, switching will be suppressed again.

### **Enable Control**

The EN input is a high-voltage-capable input with logiccompatible threshold. When EN is driven above 1.5V normal device operation is enabled. When driven below 0.5V, the device will be shut down, reducing input current to less than 11.5µA. EN is internally pulled high by using a 400nA current source. In applications where EN is pulled high to the power input V<sub>IN</sub>, a 10k $\Omega$  to 100k $\Omega$  resistor should be added between the power input and EN.

#### Soft-Start

The SY21612C incorporates an internal soft-start circuit to smoothly ramp the output to the desired voltage whenever the device is enabled. Internally, the soft-start circuit clamps the output at a low voltage and then allows the output to rise to the desired voltage over approximately 1.5ms, which avoids high current flow and transients during startup.

#### **External Bootstrap Capacitor Connection**

The SY21612C integrates a floating power supply for the gate driver that operates the high-side power switch. Proper operation requires a 100nF low-ESR ceramic capacitor connected between BS1 and LX1, as shown in Figure 4, and another one between BS2 and LX2. The bootstrap capacitors provide the gate-driver supply voltage for the high-side N-channel power MOSFET switches.



Figure 4. External Bootstrap Capacitor Connection

### V<sub>cc</sub> Linear Regulator

An internal linear regulator (V<sub>CC</sub>) produces a 3.3V supply from V<sub>IN</sub>, which powers the internal gate drivers, PWM logic, analog circuit and other blocks. Connect a 2.2µF low-ESR ceramic capacitor from V<sub>CC</sub> to SGND, as shown in Figure 5.



Figure 5. Vcc Regulator

### **Fault-Protection Modes**

#### **Average Inductor Current Limit**

The SY21612C incorporates an average inductor current limit. When the average inductor current is greater than the threshold, the internal control loop will regulate the average inductor current by decreasing the duty cycle. The device resumes normal operation when the fault condition is removed. The average inductor current limit threshold is selectable by pulling the  $I_{LMT}$  pin low or to V<sub>cc</sub>.



#### Peak Inductor Current Limit

The SY21612C also incorporates a cycle-by-cycle peak current limit. The inductor current is measured in SW1 when it is on. If the current exceeds the current limit, both SW1 and SW3 turn off, and SW2 and SW4 turn on. Select the peak-current-limit threshold by pulling the  $I_{LMT}$  pin low or to V<sub>CC</sub>.

#### **Short-Circuit Protection**

If  $V_{OUT}$  is less than approximately 50% of the setpoint and the device is at the current limit (average or peak inductor current) continuously for approximately 200µs, the shortcircuit protection mode will be initiated, and the device will shut down for approximately 2.6s. The device will then restart with a complete soft-start cycle. If the short-circuit condition remains, then the hiccup cycle of shutdown and restart will continue indefinitely unless the UVP threshold is reached. See Figure 6.



Figure 6. Short-Circuit Protection

#### **Output Overvoltage Protection (OVP)**

The SY21612C includes output overvoltage protection (OVP). If the output voltage exceeds the feedback regulation level, SW1 and SW3 turn off and the synchronous rectifier turns on. If the output voltage remains high, SW2 and SW4 remain on until the inductor current reaches zero. If the output voltage continues to rise and exceeds the output overvoltage threshold for more than 10µs, then output overvoltage protection mode is triggered. The SY21612C resumes regulation once the overvoltage condition is removed.

#### **Overtemperature Protection (OTP)**

The SY21612C includes overtemperature protection (OTP) circuitry to prevent overheating due to excessive power dissipation. This will shut down the operation when the junction temperature exceeds 150°C. Once the junction temperature decreases by approximately 15°C, the device will resume normal operation after a complete soft-start cycle. For continuous operation, provide adequate cooling so that the junction temperature does not exceed the OTP threshold.

DS\_SY21612C Rev. 1.0 © 2023 Silergy Corp.

#### Output Current Limit

The SY21612C provides a function for limiting output current by sensing the voltage drop between the OUT pin and the  $I_{SEN}$  pin (as shown in Figure 7). When the differential voltage on  $R_{SENSE}$  exceeds the voltage threshold, the internal current-control loop will regulate the output current by decreasing the duty cycle until UVP or OTP is triggered. Considering the effects of  $R_{PIN}$  and  $R_{WIRE}$ , the actual current limit  $I_{LIMIT}$  can be calculated as shown in Equation 1:

$$I_{LIMIT} = \frac{V_{OUT} - V_{ISEN}}{R_{SENSE} + R_{PIN} + R_{WRIE}} \quad (1)$$

where R<sub>PIN</sub> ≈ 1.65mΩ.

RWIRE depends on PCB layout.



Figure 7. Output Current Limit

#### **Feedback Resistor Selection**

Choose R1 and R2 to program the proper output voltage. A value between  $1k\Omega$  and  $1M\Omega$  is recommended for both resistors to minimize power consumption under light loads. A value of between  $10k\Omega$  and  $100k\Omega$  is highly recommended for both resistors. The output voltage V<sub>OUT</sub> is programmed by an external voltage divider with the 1V internal voltage reference as given in Equation 2:



Figure 8. VOUT Programming



#### Input Capacitor CIN

In buck mode, the input capacitor supplies high ripple current. For the best performance, select a typical X5R or better grade ceramic capacitor with a 10V rating, and at least  $22\mu$ F capacitance. The capacitor should be placed as close as possible to the device, while also minimizing the loop area formed by CIN and the IN/GND pins.

When selecting an input capacitor, ensure that its voltage rating is at least 20% greater than the maximum voltage of the input supply. X5R or X7R dielectric types are the most often selected due to their small size, low cost, surge current capability, and high RMS current rating over a wide temperature and voltage range.

In situations where the input rail is supplied through long wires, it is recommended to add some bulk capacitance like electrolytic, tantalum or polymer type capacitors to reduce the overshoot and ringing caused by the added parasitic inductance.

Consider the RMS current rating of the input capacitor, paralleling additional capacitors if required to meet the calculated RMS ripple current.

$$I_{CIN_{RMS}} = I_{OUT} \times \sqrt{D \times (1-D)}$$
(3)

The worst-case condition occurs at D = 0.5, then

$$I_{CIN\_RMS,MAX} = \frac{I_{OUT}}{2}$$
(4)

For simplicity, use an input capacitor with an RMS current rating greater than 50% of the maximum load current.

The input capacitor value determines the input voltage ripple of the converter. If there is a voltage ripple requirement in the system, choose an appropriate input capacitor that meets the specification.

Given the very low ESR and ESL of ceramic capacitors, the input voltage ripple can be estimated using the formula:

$$V_{CIN_{RIPPLE,CAP}} = \frac{I_{OUT}}{f_{SW} \times C_{IN}} \times D \times (1 - D)$$
 (5)

The worst-case condition occurs at D = 0.5, then

$$V_{CIN-RIPPLE,CAP,MAX} = \frac{I_{OUT}}{4 \times f_{SW} \times C_{IN}}$$
(6)

The capacitance value is less important than the RMS current rating. A single  $22\mu$ F X5R capacitor is sufficient in most applications.

#### **Output Capacitor COUT**

Select the output capacitor  $C_{OUT}$  to handle the output ripple requirements. Both steady-state ripple and transient requirements must be taken into consideration when selecting  $C_{OUT}$ . For the best performance, use an X5R or better grade ceramic capacitor with a 16V rating, and capacitance of at least  $30\mu$ F.

For applications where the design must meet stringent ripple requirements, the following considerations must be followed.

The output voltage ripple at the switching frequency is caused by the inductor-current ripple ( $\Delta I_L$ ) on the output capacitor's ESR (ESR ripple), as well as the stored charge (capacitive ripple). When calculating total ripple, consider both.

$$V_{RIPPLE,ESR} = \Delta I_L \times ESR$$
(7)  
$$V_{RIPPLE,CAP} = \frac{\Delta I_L}{8 \times C_{OUT} \times f_{SW}}$$
(8)

The capacitive ripple might be higher because the effective capacitance for ceramic capacitors decreases with the voltage across the terminals. The voltage derating is usually included as a chart in the capacitor datasheet, and the ripple can be recalculated after taking the target output voltage into account.

#### **Inductor Selection**

For the buck-boost converter, the inductor must support buck applications with the maximum input voltage and boost applications with the minimum input voltage. The critical inductance values for buck mode are calculated with Equation 9:

$$L_{\scriptscriptstyle BUCK} = \frac{V_{\scriptscriptstyle OUT} \times (1 - V_{\scriptscriptstyle OUT} / V_{\scriptscriptstyle IN,MAX})}{f_{\scriptscriptstyle SW} \times \Delta I_{\scriptscriptstyle L}} \tag{9}$$

where  $\Delta I_L$  is the peak-to-peak inductor ripple current, and it is approximately 30% to 50% of the maximum output current.

The critical inductance for boost mode is calculated with Equation 10 and Equation 11:

$$L_{BOOST} = \frac{V_{IN,MIN} \times (V_{OUT} - V_{IN,MIN})}{V_{OUT} \times f_{SW} \times \Delta I_{L}}$$
(10)

$$I_{\rm IN,MAX} = \frac{V_{\rm OUT} \times I_{\rm OUT}}{V_{\rm IN,MIN} \times \eta}$$
(11)

where  $\eta$  is the efficiency, and  $\Delta I_{L}$  is the peak-to-peak inductor ripple current, which is about 30% to 50% of the maximum input current ( $I_{IN,MAX}$ ). The recommended minimum inductor

DS\_SY21612C Rev. 1.0 © 2023 Silergy Corp.



values are either LBUCK or LBOOST, whichever is higher.

In addition to the inductance value, the inductor must support the peak current based on Equation (12) and Equation (13) to avoid saturation:

$$I_{\text{PEAK-BUCK}} = I_{\text{OUT}} + \frac{V_{\text{OUT}} \times (1 - V_{\text{OUT}} / V_{\text{IN,MAX}})}{2 \times f_{\text{SW}} \times L}$$
(12)

$$I_{\text{PEAK-BOOST}} = \frac{V_{\text{OUT}} \times I_{\text{OUT}}}{V_{\text{IN,MIN}} \times \eta} + \frac{V_{\text{IN,MIN}} \times (V_{\text{OUT}} - V_{\text{IN,MIN}})}{2 \times V_{\text{OUT}} \times f_{\text{SW}} \times L}$$
(13)

Choosing a larger inductance reduces the ripple current, but also increases the size of the inductor and reduces the

achievable bandwidth of the converter by moving the right-halfplane zero to a lower frequency. The appropriate balance should be chosen based on the application requirements.

#### Loop Compensation

The SY21612C incorporates an average-current-mode control strategy. The average-current-mode control strategy has two feedback loops. The inner loop is the voltage loop, with compensation components that are adjusted automatically with the frequency setting. The outer loop is the current loop, which is compensated with external components. A fixed compensation network is recommended for stability, as follows: a  $10k\Omega$  resistor and 2.2nF capacitor in series between COMP and SGND, and a 4.7-10pF capacitor in parallel.



# **Typical Design**



### **Design Specifications**

| Input Voltage (V) | Output Voltage (V) | Maximum Output Current (A) |
|-------------------|--------------------|----------------------------|
| 4–28              | 5–20               | 3                          |

### BOM List

| Designator               | Description         | Part Number    | Manufacturer |
|--------------------------|---------------------|----------------|--------------|
| U1                       |                     | SY21612CQFC    | Silergy      |
| C1, C2, C3, C9, C10, C11 | 10µF/50V/X5R, 1206  | C3216X5R1H106K | TDK          |
| C4,C5                    | 0.1µF/50V/X7R, 0603 | C1608X7R1H104K | TDK          |
| C6                       | 2.2µF/16V/X5R, 0603 | C1608X5R0J225K | TDK          |
| C7                       | 10pF/50V/C0G, 0603  | C1608C0G1H100J | TDK          |
| C8                       | 2.2nF/50V/C0G, 0603 | C1608C0G1H222J | TDK          |
| R1                       | 110kΩ, 1%, 0603     |                |              |
| R2, R3, R5               | 10kΩ, 1%, 0603      |                |              |
| R4                       | 0.01Ω, 1%, 1206     |                |              |
| R6                       | 1MΩ, 1%, 0603       |                |              |
| R7, R8                   | 0Ω, 1%, 0603        |                |              |
| L1                       | 3.3µH               | PCMB104T3R3MS  |              |

### **Recommend Table for Typical Applications**

| <b>V</b> <sub>OUT</sub> (V) | fsw (Hz) | L     | Соит                  |
|-----------------------------|----------|-------|-----------------------|
| 5                           | 500k     | 2.2µH | 3×22µF/50V, 1206, X5R |
| 12                          | 500k     | 3.3µH | 3×22µF/50V, 1206, X5R |
| 12                          | 250k     | 4.7µH | 3×22µF/50V, 1206, X5R |
| 20                          | 250k     | 6.8µH | 3x22µF/50V, 1206, X5R |



## Layout Design

To achieve optimal design, follow these PCB layout considerations:

- For minimum noise and maximum efficiency, place the following components close to the IC: C<sub>IN</sub>, L, R1, and R2.
- To achieve the best thermal and noise performance, maximize the PCB copper area connecting to the GND pin. A ground plane is highly recommended if board space allows. Place reasonable vias underneath the ground pad to enhance the thermal performance.
- $C_{IN}$  must be close to pins IN and GND. Minimize the loop area formed by  $C_{IN}$ , IN, and GND.
- C<sub>OUT</sub> must be close to pins OUT and GND. Minimize the loop area formed by C<sub>OUT</sub>, OUT, and GND.

- The BS pin is sensitive. The bootstrap capacitors must be placed between, and as close as possible to, BS and LX.
- To prevent the circulating currents in the ground plane from disrupting operation of the regulator, all small-signal grounds should return to GND by a different route. This primarily concerns the ground connection for the FB pin resistor and the feedback network in sink mode.
- If the IN pin is connected directly to a power source such as a Li-ion battery, and the system chip that interfaces with the EN pin has a high impedance state during shutdown mode, add a 1MΩ pulldown resistor between the GND and EN pins to prevent noise from falsely triggering the regulator during shutdown mode.



Figure 9. Recommended PCB Layout





QFN4×4-32 Package Outline and PCB Layout Design

Note: All dimensions are in millimeters and exclude mold flash and metal burr.



# **Taping and Reel Specification**

## QFN4×4 taping orientation



Feeding direction ——

## Carrier tape and reel specification for packages



| Package | Tape width | Pocket    | Reel size | Trailer *  | Leader * length | Qty per    |
|---------|------------|-----------|-----------|------------|-----------------|------------|
| type    | (mm)       | pitch(mm) | (Inch)    | length(mm) | (mm)            | reel (pcs) |
| QFN4×4  | 12         | 8         | 13"       | 400        | 400             |            |

# Others: N/A



# **Revision History**

The revision history provided is for informational purposes only and is believed to be accurate, however, not warrantied. Please make sure that you have the latest revision.

| Date          | Revision      | Change                                                                                                                                                                                                                                           |
|---------------|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Mar.24, 2023  | Revision 1.0  | Language improvements for clarity.                                                                                                                                                                                                               |
| May.6, 2020   | Revision 0.9C | Update the Recommended PCB layout in the page9                                                                                                                                                                                                   |
| Nov.19, 2018  | Revision 0.9B | Update in Features:<br>1: change "4V to 28V Input Voltage Range" to " 4V to 28V <b>Operating</b> Input<br>Voltage Range";<br>2: Add "38V Absolute Maximum Input Voltage" in Feature.<br>Change "28V Input" to "38V Maximum Input" in the header. |
| Oct. 24, 2018 | Revision 0.9A | change the Absolute Maximum Rating of IN, LX1, LX2, OUT, ISEN, EN, FB, COMP from "-0.3V to 30V" to "-0.3V to 38V"                                                                                                                                |
| July 10, 2018 | Revision 0.9  | Initial Release                                                                                                                                                                                                                                  |



### **IMPORTANT NOTICE**

1. **Right to make changes.** Silergy and its subsidiaries (hereafter Silergy) reserve the right to change any information published in this document, including but not limited to circuitry, specification and/or product design, manufacturing or descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products are sold subject to Silergy's standard terms and conditions of sale.

2. Applications. Application examples that are described herein for any of these products are for illustrative purposes only. Silergy makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification. Buyers are responsible for the design and operation of their applications and products using Silergy products. Silergy or its subsidiaries assume no liability for any application assistance or designs of customer products. It is customer's sole responsibility to determine whether the Silergy product is suitable and fit for the customer's applications and products planned. To minimize the risks associated with customer's products and applications, customer should provide adequate design and operating safeguards. Customer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Silergy assumes no liability related to any default, damage, costs or problem in the customer's applications or products, or the application or use by customer's third-party buyers. Customer will fully indemnify Silergy, its subsidiaries, and their representatives against any damages arising out of the use of any Silergy components in safety-critical applications. It is also buyers' sole responsibility to warrant and guarantee that any intellectual property rights of a third party are not infringed upon when integrating Silergy products into any application. Silergy assumes no responsibility for any said applications or for any use of any circuitry other than circuitry entirely embodied in a Silergy product.

3. Limited warranty and liability. Information furnished by Silergy in this document is believed to be accurate and reliable. However, Silergy makes no representation or warranty, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. In no event shall Silergy be liable for any indirect, incidental, punitive, special or consequential damages, including but not limited to lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges, whether or not such damages are based on tort or negligence, warranty, breach of contract or any other legal theory. Notwithstanding any damages that customer might incur for any reason whatsoever, Silergy' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Standard Terms and Conditions of Sale of Silergy.

4. **Suitability for use.** Customer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of Silergy components in its applications, notwithstanding any applications-related information or support that may be provided by Silergy. Silergy products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of a Silergy product can reasonably be expected to result in personal injury, death or severe property or environmental damage. Silergy assumes no liability for inclusion and/or use of Silergy products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

5. **Terms and conditions of commercial sale**. Silergy products are sold subject to the standard terms and conditions of commercial sale, as published at http://www.silergy.com/stdterms, unless otherwise agreed in a valid written individual agreement specifically agreed to in writing by an authorized officer of Silergy. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. Silergy hereby expressly objects to and denies the application of any customer's general terms and conditions with regard to the purchase of Silergy products by the customer.

6. **No offer to sell or license**. Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights. Silergy makes no representation or warranty that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right. Information published by Silergy regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from Silergy under the patents or other intellectual property of Silergy.

For more information, please visit: www.silergy.com

© 2023 Silergy Corp.

All Rights Reserved.