### **STL13DP10F6**



## Dual P-channel 100 V, 0.136 Ω typ., 3.3 A STripFET™ VI DeepGATE™ Power MOSFET in a PowerFLAT™ 5x6 double island

Datasheet - production data



Figure 1. Internal schematic diagram



#### **Features**

| Order code  | V <sub>DS</sub> | R <sub>DS(on)</sub> max. | I <sub>D</sub> |
|-------------|-----------------|--------------------------|----------------|
| STL13DP10F6 | 100 V           | 0.18 Ω                   | 3.3 A          |

- R<sub>DS(on)</sub> \* Q<sub>g</sub> industry benchmark
- Extremely low on-resistance R<sub>DS(on)</sub>
- High avalanche ruggedness
- Low gate drive power losses

#### **Applications**

· Switching applications

#### **Description**

This device is a dual P-channel Power MOSFET developed using the  $6^{th}$  generation of STripFET<sup>TM</sup> DeepGATE<sup>TM</sup> technology, with a new gate structure. The resulting Power MOSFET exhibits the lowest  $R_{DS(on)}$  in all packages.

**Table 1. Device summary** 

| Order code  | Marking  | Packages                     | Packaging     |
|-------------|----------|------------------------------|---------------|
| STL13DP10F6 | 13DP10F6 | PowerFLAT™ 5x6 double island | Tape and reel |

Contents STL13DP10F6

## **Contents**

| 1 | Electrical ratings                      | 3  |
|---|-----------------------------------------|----|
| 2 | Electrical characteristics              | 4  |
|   | 2.1 Electrical characteristics (curves) | 6  |
| 3 | Test circuits                           | 8  |
| 4 | Package mechanical data                 | 9  |
| 5 | Revision history                        | 13 |

STL13DP10F6 Electrical ratings

# 1 Electrical ratings

Table 2. Absolute maximum ratings

| Symbol                               | Parameter                                              | Value      | Unit |
|--------------------------------------|--------------------------------------------------------|------------|------|
| V <sub>DS</sub>                      | Drain-source voltage                                   | 100        | V    |
| V <sub>GS</sub>                      | Gate-source voltage                                    | ± 20       | V    |
| I <sub>D</sub> <sup>(1)</sup>        | Drain current (continuous) at T <sub>C</sub> = 25 °C   | 13         | Α    |
| I <sub>D</sub> <sup>(1)</sup>        | Drain current (continuous) at T <sub>C</sub> = 100 °C  | 7.3        | Α    |
| I <sub>D</sub> <sup>(2)</sup>        | Drain current (continuous) at T <sub>pcb</sub> = 25 °C | 3.3        | Α    |
| I <sub>D</sub> <sup>(2)</sup>        | Drain current (continuous) at T <sub>pcb</sub> =100°C  | 2          | Α    |
| I <sub>DM</sub> <sup>(2)</sup> , (3) | Drain current (pulsed)                                 | 13.2       | Α    |
| P <sub>TOT</sub> (1)                 | Total dissipation at T <sub>C</sub> = 25°C             | 62.5       | W    |
| P <sub>TOT</sub> (2)                 | Total dissipation at T <sub>pcb</sub> = 25°C           | 4          | W    |
| T <sub>J</sub><br>T <sub>stg</sub>   | Operating junction temperature Storage temperature     | -55 to 150 | °C   |

<sup>1.</sup> The value is rated according  $R_{thj-c}$ 

Table 3. Thermal resistance

| Symbol                   | Parameter                        | Value | Unit |
|--------------------------|----------------------------------|-------|------|
| R <sub>thj-case</sub>    | Thermal resistance junction-case | 2     | °C/W |
| R <sub>thj-pcb</sub> (1) | Thermal resistance junction-pcb  | 32    | °C/W |

<sup>1.</sup> When mounted on FR-4 board of 1inch $^2$ , 2oz Cu, t < 10 sec

Note:

For the P-channel Power MOSFET the actual polarity of the voltages and the current must be reversed.

<sup>2.</sup> The value is rated according  $R_{\mbox{\scriptsize thj-pcb}}$ 

<sup>3.</sup> Pulse width limited by safe operating area

Electrical characteristics STL13DP10F6

## 2 Electrical characteristics

(T<sub>CASE</sub>=25 °C unless otherwise specified)

Table 4. On/off states

| Symbol               | Parameter                          | Test conditions                                                    | Min. | Тур.  | Max. | Unit |
|----------------------|------------------------------------|--------------------------------------------------------------------|------|-------|------|------|
| V <sub>(BR)DSS</sub> | Drain-source breakdown voltage     | $V_{GS} = 0$ , $I_D = 250 \mu\text{A}$                             | 100  |       |      | ٧    |
|                      | Zaro goto voltogo droja            | $V_{GS} = 0, V_{DS} = 100 \text{ V}$                               |      |       | 1    | μΑ   |
| I <sub>DSS</sub>     | Zero gate voltage drain current    | $V_{GS} = 0$ , $V_{DS} = 100 \text{ V}$ , $T_{C} = 125 \text{ °C}$ |      |       | 10   | μΑ   |
| I <sub>GSS</sub>     | Gate body leakage current          | $V_{DS} = 0, V_{GS} = \pm 20 \text{ V}$                            |      |       | ±100 | nA   |
| V <sub>GS(th)</sub>  | Gate threshold voltage             | $V_{DS} = V_{GS}, I_D = 250 \mu A$                                 | 2    |       | 4    | ٧    |
| R <sub>DS(on)</sub>  | Static drain-source on- resistance | V <sub>GS</sub> = 10 V, I <sub>D</sub> = 1.7 A                     |      | 0.136 | 0.18 | Ω    |

Table 5. Dynamic

| Symbol           | Parameter                    | Test conditions                               | Min. | Тур. | Max. | Unit |
|------------------|------------------------------|-----------------------------------------------|------|------|------|------|
| C <sub>iss</sub> | Input capacitance            |                                               | -    | 864  | -    | pF   |
| C <sub>oss</sub> | Output capacitance           | V <sub>DS</sub> =25 V, f=1 MHz,               | -    | 45   | -    | pF   |
| C <sub>rss</sub> | Reverse transfer capacitance | V <sub>GS</sub> =0                            | -    | 25   | -    | pF   |
| Qg               | Total gate charge            | V <sub>DD</sub> =50 V, I <sub>D</sub> = 3.3 A | -    | 16.5 | -    | nC   |
| $Q_{gs}$         | Gate-source charge           | V <sub>GS</sub> =10 V                         | -    | 3.5  | -    | nC   |
| $Q_{gd}$         | Gate-drain charge            | (see Figure 14)                               | -    | 3.8  | -    | nC   |

Table 6. Switching times

| Symbol              | Parameter           | Test conditions                                                                               | Min. | Тур. | Max. | Unit |
|---------------------|---------------------|-----------------------------------------------------------------------------------------------|------|------|------|------|
| t <sub>d(on)</sub>  | Turn-on delay time  |                                                                                               | -    | 10.5 | -    | ns   |
| t <sub>r</sub>      | Rise time           | $V_{DD}$ =50 V, $I_{D}$ = 1.7 A,<br>$R_{G}$ =4.7 $\Omega$ , $V_{GS}$ =10 V<br>(see Figure 13) | -    | 4.8  | -    | ns   |
| t <sub>d(off)</sub> | Turn-off delay time |                                                                                               | -    | 24   | -    | ns   |
| t <sub>f</sub>      | Fall time           | ,                                                                                             | -    | 4.5  | -    | ns   |

Table 7. Source drain diode

| Symbol                          | Parameter                     | neter Test conditions                         |   | Тур. | Max. | Unit |
|---------------------------------|-------------------------------|-----------------------------------------------|---|------|------|------|
| I <sub>SD</sub>                 | Source-drain current          |                                               | - |      | 3.3  | Α    |
| I <sub>SDM</sub> <sup>(1)</sup> | Source-drain current (pulsed) |                                               | - |      | 13.2 | Α    |
| V <sub>SD</sub> <sup>(2)</sup>  | Forward on voltage            | $I_{SD} = 3.3 \text{ A, V}_{GS} = 0$          | - |      | 1.1  | V    |
| t <sub>rr</sub>                 | Reverse recovery time         | I <sub>SD</sub> = 3.3 A,                      | - | 26.5 |      | ns   |
| Q <sub>rr</sub>                 | Reverse recovery charge       | $di/dt = 100 A/\mu s,$                        | - | 36.5 |      | nC   |
| I <sub>RRM</sub>                | Reverse recovery current      | V <sub>DD</sub> =80 V, T <sub>j</sub> =150 °C | - | 2.7  |      | Α    |

<sup>1.</sup> Pulse width limited by safe operating area

Note: For the P-channel Power MOSFET the actual polarity of the voltages and the current must be reversed.



<sup>2.</sup> Pulsed: pulse duration=300 $\mu$ s, duty cycle 1.5%

Electrical characteristics STL13DP10F6

#### 2.1 Electrical characteristics (curves)

Figure 2. Safe operating area

Figure 3. Thermal impedance





Figure 4. Output characteristics

Figure 5. Transfer characteristics





Figure 6. Gate charge vs gate-source voltage

Figure 7. Static drain-source on-resistance





STL13DP10F6 Electrical characteristics

Figure 8. Capacitance variations

Figure 9. Normalized gate threshold voltage vs temperature



VGS(th) GIPG270520141144SA (norm)

1.1

0.9

0.8

0.7

0.6

-75 -25 25 75 125 TJ(°C)

Figure 10. Normalized on-resistance vs temperature

Figure 11. Normalized  $V_{(BR)DSS}$  vs temperature





Figure 12. Source-drain diode forward characteristics



Test circuits STL13DP10F6

## 3 Test circuits

Figure 13. Switching times test circuit for resistive load

Figure 14. Gate charge test circuit



Figure 15. Test circuit for inductive load switching and diode recovery times



# 4 Package mechanical data

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK<sup>®</sup> packages, depending on their level of environmental compliance. ECOPACK<sup>®</sup> specifications, grade definitions and product status are available at: <a href="https://www.st.com">www.st.com</a>. ECOPACK<sup>®</sup> is an ST trademark.





Figure 16. PowerFLAT™ 5x6 double island type R-A drawing

Table 8. PowerFLAT™ 5x6 double island type R-A mechanical data

| Def  |       | Dimensions (mm) |       |
|------|-------|-----------------|-------|
| Ref. | Min.  | Тур.            | Max.  |
| Α    | 0.80  |                 | 1.00  |
| A1   | 0.02  |                 | 0.05  |
| A2   |       | 0.25            |       |
| b    | 0.30  |                 | 0.50  |
| D    |       | 5.20            |       |
| E    |       | 6.15            |       |
| D2   | 1.68  |                 | 1.88  |
| E2   | 3.50  |                 | 3.70  |
| D3   | 1.68  |                 | 1.88  |
| E3   | 3.50  |                 | 3.70  |
| E4   | 0.55  |                 | 0.75  |
| е    |       | 1.27            |       |
| L    | 0.60  |                 | 0.80  |
| K    | 1.275 |                 | 1.575 |



4.45 3.15 1.9 0.4 6.4 0.65 (x4) 1.27 3.81 Footprint

Figure 17. PowerFLAT<sup>™</sup> 5x6 double island type R-A drawing recommended footprint (dimensions are in mm)

577

STL13DP10F6 Revision history

# 5 Revision history

Table 9. Document revision history

| Date        | Revision | Changes                                                                                                                                                                                                                                                                                                                                                   |
|-------------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 19-Nov-2012 | 1        | First release.                                                                                                                                                                                                                                                                                                                                            |
| 30-May-2014 | 2        | <ul> <li>Document status promoted from target to production data</li> <li>Modified: title</li> <li>Modified: R<sub>DS(on)</sub> typical value in <i>Table 4</i>, <i>5</i>, <i>6</i>, 7 and 8</li> <li>Added: Section 2.1: Electrical characteristics (curves)</li> <li>Updated: Section 4: Package mechanical data</li> <li>Minor text changes</li> </ul> |

#### Please Read Carefully:

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.

Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

ST PRODUCTS ARE NOT DESIGNED OR AUTHORIZED FOR USE IN: (A) SAFETY CRITICAL APPLICATIONS SUCH AS LIFE SUPPORTING, ACTIVE IMPLANTED DEVICES OR SYSTEMS WITH PRODUCT FUNCTIONAL SAFETY REQUIREMENTS; (B) AERONAUTIC APPLICATIONS; (C) AUTOMOTIVE APPLICATIONS OR ENVIRONMENTS, AND/OR (D) AEROSPACE APPLICATIONS OR ENVIRONMENTS. WHERE ST PRODUCTS ARE NOT DESIGNED FOR SUCH USE, THE PURCHASER SHALL USE PRODUCTS AT PURCHASER'S SOLE RISK, EVEN IF ST HAS BEEN INFORMED IN WRITING OF SUCH USAGE, UNLESS A PRODUCT IS EXPRESSLY DESIGNATED BY ST AS BEING INTENDED FOR "AUTOMOTIVE, AUTOMOTIVE SAFETY OR MEDICAL" INDUSTRY DOMAINS ACCORDING TO ST PRODUCT DESIGN SPECIFICATIONS. PRODUCTS FORMALLY ESCC, QML OR JAN QUALIFIED ARE DEEMED SUITABLE FOR USE IN AEROSPACE BY THE CORRESPONDING GOVERNMENTAL AGENCY.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries. Information in this document supersedes and replaces all information previously supplied. The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.

© 2014 STMicroelectronics - All rights reserved

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan -Malaysia - Malta - Morocco - Philippines - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

www.st.com

DocID023936 Rev 2 14/14

