

# SPC582B60x, SPC582B54x, SPC582B50x

32-bit Power Architecture<sup>®</sup> microcontroller for automotive ASIL-B applications



## Features



- AEC-Q100 qualified
- High performance e200z2 single core
  - 32-bit Power Architecture technology CPU
  - Core frequency as high as 80 MHz
  - Variable Length Encoding (VLE)
  - Floating Point, End-to-End Error Correction
- 1088 KB (1024 KB code flash + 64 KB data flash) on-chip flash memory: supports read during program and erase operations, and multiple blocks allowing EEPROM emulation
- 96 KB on-chip general-purpose SRAM
- Multi-channel direct memory access controller (eDMA) with 16 channels
- 1 interrupt controller (INTC)
- Comprehensive new generation ASIL-B safety concept
  - ASIL-B of ISO 26262
  - FCCU for collection and reaction to failure notifications
  - Memory Error Management Unit (MEMU) for collection and reporting of error events in memories

- Datasheet production data
- Cyclic redundancy check (CRC) unit
- End-to-end Error Correction Code (e2eECC) logic
- Crossbar switch architecture for concurrent access to peripherals, Flash, or RAM from multiple bus masters with end-to-end ECC
- Body cross triggering unit (BCTU)
  - Triggers ADC conversions from any eMIOS channel
  - Triggers ADC conversions from up to 2 dedicated PIT\_RTIs
  - 1 event configuration register dedicated to each timer event allows to define the corresponding ADC channel
  - Synchronization with ADC to avoid collision
- 1 enhanced 12-bit SAR analog-to-digital converters
  - Up to 27 channels
  - enhanced diagnosis feature
  - Communication interfaces
  - 6 LINFlexD modules
  - 4 deserial serial peripheral interface (DSPI) modules
  - 7 MCAN interfaces with advanced shared memory scheme and ISO CAN FD support
- Dual phase-locked loops with stable clock domain for peripherals and FM modulation domain for computational shell
- Nexus Class 3 debug and trace interface
- Boot assist Flash (BAF) supports factory programming using a serial bootload through the asynchronous CAN or LIN/UART.
- Enhanced modular IO subsystem (eMIOS): up to 32 timed I/O channels with 16-bit counter resolution
- Advanced and flexible supply scheme
  - On-chip voltage regulator for 1.2 V core logic supply.
- Junction temperature range -40 °C to 150 °C

This is information on a product in full production.

| Package – | Part number |             |             |  |  |  |  |
|-----------|-------------|-------------|-------------|--|--|--|--|
|           | 1 MB        | 768 kB      | 512 kB      |  |  |  |  |
| eTQFP64   | SPC582B60E1 | SPC582B54E1 | SPC582B50E1 |  |  |  |  |
| eTQFP100  | SPC582B60E3 | SPC582B54E3 | SPC582B50E3 |  |  |  |  |

#### Table 1. Device summary



# **Table of contents**

| 1 | Introc | luction                                                |
|---|--------|--------------------------------------------------------|
|   | 1.1    | Document overview                                      |
|   | 1.2    | Description                                            |
|   | 1.3    | Device feature summary                                 |
|   | 1.4    | Block diagram                                          |
|   | 1.5    | Feature overview                                       |
| 2 | Packa  | age pinouts and signal descriptions                    |
| 3 | Electi | rical characteristics                                  |
|   | 3.1    | Introduction                                           |
|   | 3.2    | Absolute maximum ratings                               |
|   | 3.3    | Operating conditions                                   |
|   |        | 3.3.1 Power domains and power up/down sequencing       |
|   | 3.4    | Electromagnetic emission characteristics               |
|   | 3.5    | Electrostatic discharge (ESD) 19                       |
|   | 3.6    | Temperature profile                                    |
|   | 3.7    | Device consumption                                     |
|   | 3.8    | I/O pad specification                                  |
|   |        | 3.8.1 I/O input DC characteristics                     |
|   |        | 3.8.2         I/O output DC characteristics         26 |
|   |        | 3.8.3 I/O pad current specifications                   |
|   | 3.9    | Reset pad (PORST) electrical characteristics           |
|   | 3.10   | PLLs                                                   |
|   |        | 3.10.1 PLL0                                            |
|   |        | 3.10.2 PLL1                                            |
|   | 3.11   | Oscillators                                            |
|   |        | 3.11.1 Crystal oscillator 40 MHz40                     |
|   |        | 3.11.2 RC oscillator 16 MHz                            |
|   |        | 3.11.3 Low power RC oscillator                         |
|   | 3.12   | ADC system                                             |
|   |        | 3.12.1 ADC input description                           |



|   |      | 3.12.2 SAR ADC 12 bit electrical specification                           |
|---|------|--------------------------------------------------------------------------|
|   | 3.13 | Power management                                                         |
|   |      | 3.13.1 Power management integration                                      |
|   |      | 3.13.2 Voltage regulators                                                |
|   |      | 3.13.3 Voltage monitors                                                  |
|   | 3.14 | Flash                                                                    |
|   | 3.15 | AC Specifications                                                        |
|   |      | 3.15.1 Debug and calibration interface timing61                          |
|   |      | 3.15.2 DSPI timing with CMOS pads67                                      |
|   |      | 3.15.3 CAN timing                                                        |
|   |      | 3.15.4 UART timing                                                       |
|   |      | 3.15.5 I2C timing                                                        |
| 4 | Pack | age information                                                          |
|   | 4.1  | eTQFP64 package information                                              |
|   | 4.2  | eTQFP100 package information                                             |
|   | 4.3  | eTQFP144 package information                                             |
|   | 4.4  | Package thermal characteristics                                          |
|   |      | 4.4.1 eTQFP64                                                            |
|   |      | 4.4.2 eTQFP100                                                           |
|   |      | 4.4.3 General notes for specifications at maximum junction temperature91 |
| 5 | Orde | ring information                                                         |
|   |      | 5                                                                        |



## 1 Introduction

### 1.1 Document overview

This document describes the features of the family and options available within the family members, and highlights important electrical and physical characteristics of the device. To ensure a complete understanding of the device functionality, refer also to the device reference manual and errata sheet.

## 1.2 Description

The SPC582Bxx microcontroller is the entry member of a new family of devices superseding the SPC582Bx family.

SPC582Bxx is built on the legacy of the SPC5x products, while introducing new features to answer the future requirements like the ASIL-B classification, high number of ISO CAN-FD channels, and provide significant power and performance improvement (MIPS per mW).

### **1.3 Device feature summary**

*Table 2* lists a summary of major features for the SPC582Bxx device. The feature column represents a combination of module names and capabilities of certain modules. A detailed description of the functionality provided by each on-chip module is given later in this document.

| [                               | Table 2. Features List                       |  |  |  |  |  |  |  |
|---------------------------------|----------------------------------------------|--|--|--|--|--|--|--|
| Feature                         | Description                                  |  |  |  |  |  |  |  |
| SPC58 family                    | 40 nm                                        |  |  |  |  |  |  |  |
| Number of Cores                 | 1                                            |  |  |  |  |  |  |  |
| Single Precision Floating Point | Yes                                          |  |  |  |  |  |  |  |
| SIMD                            | No                                           |  |  |  |  |  |  |  |
| VLE                             | Yes                                          |  |  |  |  |  |  |  |
| MPU                             | Yes                                          |  |  |  |  |  |  |  |
| CRC Channels                    | 2 x 4                                        |  |  |  |  |  |  |  |
| Software Watchdog Timer (SWT)   | 1                                            |  |  |  |  |  |  |  |
| Core Nexus Class                | 3+                                           |  |  |  |  |  |  |  |
| Event Processor                 | 4 x SCU                                      |  |  |  |  |  |  |  |
| Event Processor                 | 4 x PMC                                      |  |  |  |  |  |  |  |
| Run control Module              | Yes                                          |  |  |  |  |  |  |  |
| System SRAM                     | 96 KB (including 64 KB of standby RAM)       |  |  |  |  |  |  |  |
| Flash                           | 1088 KB (1024 code flash + 64 KB data flash) |  |  |  |  |  |  |  |
| Flash fetch accelerator         | 2 x 4 x 256-bit                              |  |  |  |  |  |  |  |

Table 2. Features List



|                                          | 2. Features List (continued)  |
|------------------------------------------|-------------------------------|
| Feature                                  | Description                   |
| DMA channels                             | 16                            |
| DMA Nexus Class                          | 3                             |
| LINFlexD                                 | 6                             |
| MCAN (ISO CAN-FD)                        | 7                             |
| DSPI                                     | 4                             |
| I2C                                      | 1                             |
|                                          | 8 PIT channels                |
| System Timers                            | 4 AUTOSAR <sup>®</sup> (STM)  |
|                                          | RTC/API                       |
| eMIOS                                    | 32 channels                   |
| BCTU                                     | 32 channels                   |
| Interrupt controller                     | 1 x 151 sources               |
| ADC (SAR)                                | One 12-bit, up to 27 channels |
| Self Test Controller                     | Yes                           |
| PLL                                      | Dual PLL with FM              |
| Integrated linear voltage regulator      | Yes                           |
| integrated switch mode voltage regulator | No                            |
| External Power Supplies                  | 5 V, 3.3 V                    |
|                                          | Stop Mode                     |
| Low Power Modes                          | HALT Mode                     |
|                                          | Standby Mode                  |

Table 2. Features List (continued)

# 1.4 Block diagram

The figures below show the top-level block diagrams.





Figure 1. Block Diagram



Figure 2. Periphery allocation



DS11597 Rev 3



## **1.5** Feature overview

On-chip modules within SPC582Bxx include the following features:

- One main CPU, single issue, 32-bit CPU core complexes (e200z2).
  - Power Architecture embedded specification compliance
  - Instruction set enhancement allowing variable length encoding (VLE), encoding a mix of 16-bit and 32-bit instructions, for code size footprint reduction
  - Single-precision floating point operations
- 1088 KB (1024 KB code flash + 64 KB data flash) on-chip Flash memory
  - Supports read during program and erase operations, and multiple blocks allowing EEPROM emulation
- 96 KB on-chip general-purpose SRAM
- Multi channel direct memory access controllers
  - 16 eDMA channels
- One interrupt controller (INTC)
- Dual phase-locked loops with stable clock domain for peripherals and FM modulation domain for computational shell
- Crossbar switch architecture for concurrent access to peripherals, Flash, or RAM from multiple bus masters with end-to-end ECC
- System integration unit lite (SIUL)
- Boot assist Flash (BAF) supports factory programming using a serial bootload through the asynchronous CAN or LIN/UART.
- Hardware support for safety ASIL-B level related applications
- Enhanced modular IO subsystem (eMIOS): up to 32 timed I/O channels with 16-bit counter resolution
  - Buffered updates
  - Support for shifted PWM outputs to minimize occurrence of concurrent edges
  - Supports configurable trigger outputs for ADC conversion for synchronization to channel output waveforms
  - Shared or independent time bases
  - DMA transfer support available
- Body cross triggering unit (BCTU)
  - Triggers ADC conversions from any eMIOS channel
  - Triggers ADC conversions from up to 2 dedicated PIT\_RTIs
  - One event configuration register dedicated to each timer event allows to define the corresponding ADC channel
  - Synchronization with ADC to avoid collision
- One 12-bit SAR analog-to-digital converter
  - up to 27 channels
  - enhanced diagnosis features
- Four deserial serial peripheral interface (DSPI) modules
- Six LIN and UART communication interface (LINFlexD) modules
  - LINFlexD\_0 is a Master/Slave
  - All others are Masters



- Seven modular controller area network (MCAN) modules, all supporting flexible data rate (ISO CAN-FD)
- Nexus development interface (NDI) per IEEE-ISTO 5001-2003 standard, with some support for 2010 standard
- Device and board test support per Joint Test Action Group (JTAG) (IEEE 1149.1 and IEEE 1149.7), 2-pin JTAG interface
- On-chip voltage regulator controller manages the supply voltage down to 1.2 V for core logic
- Self-test capability



# 2 Package pinouts and signal descriptions

Please refer to the SPC582Bxx IO\_ definition document.

It includes the following sections:

- 1. Package pinouts
- 2. Pin descriptions
  - a) Power supply and reference voltage pins
  - b) System pins
  - c) Generic pins



# **3 Electrical characteristics**

## 3.1 Introduction

The present document contains the target Electrical Specification for the 40 nm family 32-bit MCU SPC582Bxx products.

In the tables where the device logic provides signals with their respective timing characteristics, the symbol "CC" (Controller Characteristics) is included in the "Symbol" column.

In the tables where the external system must provide signals with their respective timing characteristics to the device, the symbol "SR" (System Requirement) is included in the "Symbol" column.

The electrical parameters shown in this document are guaranteed by various methods. To give the customer a better understanding, the classifications listed in *Table 3* are used and the parameters are tagged accordingly in the tables where appropriate.

| Classification tag | Tag description                                                                                                                           |
|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------|
| Р                  | Those parameters are guaranteed during production testing on each individual device.                                                      |
| С                  | Those parameters are achieved by the design characterization by measuring a statistically relevant sample size across process variations. |
| Т                  | Those parameters are achieved by design validation on a small sample size from typical devices.                                           |
| D                  | Those parameters are derived mainly from simulations.                                                                                     |

| Table 3. | Parameter  | classifications |
|----------|------------|-----------------|
|          | i arameter | classifications |



## 3.2 Absolute maximum ratings

*Table 4* describes the maximum ratings for the device. Absolute maximum ratings are stress ratings only, and functional operation at the maxima is not guaranteed. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Stress beyond the listed maxima, even momentarily, may affect device reliability or cause permanent damage to the device.

| Cumb al                                                                                                      |    |   | Devenator                                                                           | Conditions                                                         |      | Value   |     | l lucit |
|--------------------------------------------------------------------------------------------------------------|----|---|-------------------------------------------------------------------------------------|--------------------------------------------------------------------|------|---------|-----|---------|
| Symbol                                                                                                       |    | С | Parameter                                                                           | Conditions                                                         | Min  | Тур Мах |     | Unit    |
| V <sub>DD_LV</sub>                                                                                           | SR | D | Core voltage<br>operating life<br>range <sup>(1)</sup>                              | _                                                                  | -0.3 | _       | 1.4 | V       |
| V <sub>DD_HV_IO_MAIN</sub><br>V <sub>DD_HV_IO_FLEX</sub><br>V <sub>DD_HV_OSC</sub><br>V <sub>DD_HV_FLA</sub> | SR | D | l/O supply<br>voltage <sup>(2)</sup>                                                | _                                                                  | -0.3 | _       | 6.0 | V       |
| V <sub>SS_HV_ADV</sub>                                                                                       | SR | D | ADC ground voltage                                                                  | Reference to digital ground                                        | -0.3 | _       | 0.3 | V       |
| V <sub>DD_HV_ADV</sub>                                                                                       | SR | D | ADC Supply<br>voltage                                                               | Reference to<br>V <sub>SS_HV_ADV</sub>                             | -0.3 | _       | 6.0 | V       |
| V <sub>SS_HV_ADR_S</sub>                                                                                     | SR | D | SAR ADC<br>ground<br>reference                                                      | _                                                                  | -0.3 | _       | 0.3 | V       |
| V <sub>DD_HV_ADR_S</sub>                                                                                     | SR | D | SAR ADC<br>voltage<br>reference                                                     | Reference to<br>V <sub>SS_HV_ADR_S</sub>                           | -0.3 | _       | 6.0 | v       |
| V <sub>SS</sub> -V <sub>SS_HV_ADR_S</sub>                                                                    | SR | D | V <sub>SS_HV_ADR_S</sub><br>differential<br>voltage                                 | _                                                                  | -0.3 | _       | 0.3 | v       |
| V <sub>SS</sub> -V <sub>SS_HV_ADV</sub>                                                                      | SR | D | V <sub>SS_HV_ADV</sub><br>differential<br>voltage                                   | _                                                                  | -0.3 | _       | 0.3 | V       |
|                                                                                                              |    |   |                                                                                     | —                                                                  | -0.3 | —       | 6.0 |         |
|                                                                                                              |    | _ | I/O input voltage                                                                   | Relative to $V_{ss}$                                               | -0.3 | —       | —   |         |
| V <sub>IN</sub>                                                                                              | SR | D | range <sup>(3) (4)</sup>                                                            | Relative to<br>V <sub>DD_HV_IO</sub> and<br>V <sub>DD_HV_ADV</sub> | _    | _       | 0.3 | V       |
| T <sub>TRIN</sub>                                                                                            | SR | D | Digital Input pad transition time <sup>(5)</sup>                                    |                                                                    | _    | _       | 1   | ms      |
| I <sub>INJ</sub>                                                                                             | SR | т | Maximum DC<br>injection current<br>for each<br>analog/digital<br>PAD <sup>(6)</sup> | _                                                                  | -5   | _       | 5   | mA      |

| Table 4. | Absolute   | maximum  | ratings |
|----------|------------|----------|---------|
|          | / 10001010 | maximani | radingo |



|                        |    |     |                                                                       | • •                                                                                      |       |     |                    |       |
|------------------------|----|-----|-----------------------------------------------------------------------|------------------------------------------------------------------------------------------|-------|-----|--------------------|-------|
| Symbol                 |    | с   | Parameter                                                             | Conditions                                                                               | Value |     |                    | Unit  |
| Symbol                 |    | L L | Parameter                                                             | Conditions                                                                               | Min   | Тур | Гур Мах            |       |
| T <sub>STG</sub>       | SR | т   | Maximum non-<br>operating<br>Storage<br>temperature<br>range          | _                                                                                        | -55   | _   | 125                | °C    |
| T <sub>PAS</sub>       | SR | С   | Maximum non<br>operating<br>temperature<br>during passive<br>lifetime | _                                                                                        | -55   | _   | 150 <sup>(7)</sup> | °C    |
| T <sub>STORAGE</sub>   | SR | _   | Maximum<br>storage time,<br>assembled part<br>programmed in<br>ECU    | No supply; storage<br>temperature in<br>range –40 °C to<br>60 °C                         | _     | _   | 20                 | years |
| T <sub>SDR</sub>       | SR | т   | Maximum solder<br>temperature Pb-<br>free packaged <sup>(8)</sup>     | _                                                                                        | _     | _   | 260                | °C    |
| MSL                    | SR | т   | Moisture<br>sensitivity<br>level <sup>(9)</sup>                       | _                                                                                        | _     | _   | 3                  | _     |
| T <sub>XRAY</sub> dose | SR | т   | Maximum<br>cumulated<br>XRAY dose                                     | Typical range for<br>X-rays source<br>during<br>inspection:80 ÷<br>130 KV; 20 ÷<br>50 μΑ | _     | _   | 1                  | grey  |

Table 4. Absolute maximum ratings (continued)

 V<sub>DD\_LV</sub>: allowed 1.335 V - 1.400 V for 60 seconds cumulative time at the given temperature profile. Remaining time allowed 1.260 V - 1.335 V for 10 hours cumulative time at the given temperature profile. Remaining time as defined in Section 3.3: Operating conditions.

V<sub>DD\_HV</sub>: allowed 5.5 V – 6.0 V for 60 seconds cumulative time at the given temperature profile, for 10 hours cumulative time with the device in reset at the given temperature profile. Remaining time as defined in Section 3.3: Operating conditions.

- 3. The maximum input voltage on an I/O pin tracks with the associated I/O supply maximum. For the injection current condition on a pin, the voltage will be equal to the supply plus the voltage drop across the internal ESD diode from I/O pin to supply. The diode voltage varies greatly across process and temperature, but a value of 0.3 V can be used for nominal calculations.
- 4. Relative value can be exceeded if design measures are taken to ensure injection current limitation (parameter IINJ).
- 5. This limitation applies to pads with digital input buffer enabled. If the digital input buffer is disabled, there are no maximum limits to the transition time.
- 6. The limits for the sum of all normal and injected currents on all pads within the same supply segment can be found in *Section 3.8.3: I/O pad current specifications*.
- 7. 175°C are allowed for limited time. Mission profile with passive lifetime temperature >150°C have to be evaluated by ST to confirm that are granted by product qualification.
- 8. Solder profile per IPC/JEDEC J-STD-020D.
- 9. Moisture sensitivity per JDEC test method A112.



## 3.3 Operating conditions

*Table 5* describes the operating conditions for the device, and for which all the specifications in the data sheet are valid, except where explicitly noted. The device operating conditions must not be exceeded or the functionality of the device is not guaranteed.

| Cumb al                                                      |    |   | Deveneter                                             | Conditions |      | Value <sup>(1)</sup>   | Value <sup>(1)</sup>    |      |
|--------------------------------------------------------------|----|---|-------------------------------------------------------|------------|------|------------------------|-------------------------|------|
| Symbol                                                       |    | С | Parameter                                             | Conditions | Min  | Typ Max                |                         | Unit |
| F <sub>SYS</sub>                                             | SR | Ρ | Operating<br>system clock<br>frequency <sup>(4)</sup> |            | _    | _                      | 80                      | MHz  |
| TJ                                                           | SR | Ρ | Operating<br>Junction<br>temperature                  | _          | -40  | -                      | 150                     | °C   |
| T <sub>A</sub>                                               | SR | Ρ | Operating<br>Ambient<br>temperature                   | _          | -40  | _                      | 125                     | °C   |
| V <sub>DD_LV</sub>                                           | SR | Ρ | Core supply voltage <sup>(2)</sup>                    | _          | 1.14 | 1.20                   | 1.26 <sup>(3) (4)</sup> | V    |
| VDD_HV_IO_MAIN<br>VDD_HV_IO_FLEX<br>VDD_HV_FLA<br>VDD_HV_OSC | SR | Ρ | IO supply<br>voltage                                  |            | 3.0  | —                      | 5.5                     | V    |
| V <sub>DD_HV_ADV</sub>                                       | SR | Ρ | ADC supply voltage                                    | _          | 3.0  | -                      | 5.5                     | V    |
| V <sub>SS_HV_ADV</sub> -<br>V <sub>SS</sub>                  | SR | D | ADC ground<br>differential<br>voltage                 | _          | -25  | _                      | 25                      | mV   |
| V <sub>DD_HV_ADR_S</sub>                                     | SR | Р | SAR ADC                                               | _          | 3.0  | _                      | 5.5                     | V    |
|                                                              |    | С | reference<br>voltage                                  | _          | 2.0  | —                      | 3.0                     |      |
| V <sub>DD_HV_ADR_S</sub> -<br>V <sub>DD_HV_ADV</sub>         | SR | D | SAR ADC<br>reference<br>differential<br>voltage       | _          | _    | _                      | 25                      | mV   |
| V <sub>SS_HV_ADR_S</sub>                                     | SR | Ρ | SAR ADC<br>ground<br>reference<br>voltage             | _          |      | V <sub>SS_HV_ADV</sub> |                         | V    |
| V <sub>SS_HV_ADR_S</sub> -<br>V <sub>SS_HV_ADV</sub>         | SR | D | V <sub>SS_HV_ADR_S</sub><br>differential<br>voltage   |            | -25  | _                      | 25                      | mV   |
| V <sub>RAMP_HV</sub>                                         | SR | D | Slew rate on<br>HV power<br>supply                    | _          | _    | _                      | 100                     | V/ms |

Table 5. Operating conditions



| Symbol            |    | с | Parameter                                                                                             | Conditions                   |      | Value <sup>(1)</sup> |     | Unit |
|-------------------|----|---|-------------------------------------------------------------------------------------------------------|------------------------------|------|----------------------|-----|------|
| Symbol            |    |   | Farameter                                                                                             | Conditions                   | Min  | Тур                  | Max | Unit |
| V <sub>IN</sub>   | SR | Ρ | I/O input<br>voltage range                                                                            | —                            | 0    | —                    | 5.5 | V    |
| I <sub>INJ1</sub> | SR | Т | Injection<br>current (per<br>pin) without<br>performance<br>degradation <sup>(5)</sup><br>(6) (7)     | Digital pins and analog pins | -3.0 | _                    | 3.0 | mA   |
| I <sub>INJ2</sub> | SR | D | Dynamic<br>Injection<br>current (per<br>pin) with<br>performance<br>degradation <sup>(7)</sup><br>(8) | Digital pins and analog pins | -10  | _                    | 10  | mA   |

Table 5. Operating conditions (continued)

1. The ranges in this table are design targets and actual data may vary in the given range.

2. Core voltage as measured on device pin to guarantee published silicon performance.

- 3. Core voltage can exceed 1.26 V with the limitations provided in *Section 3.2: Absolute maximum ratings*, provided that HVD134\_C monitor reset is disabled.
- 1.260 V 1.290 V range allowed periodically for supply with sinusoidal shape and average supply value below or equal to 1.236 V at the given temperature profile.
- 5. Full device lifetime. I/O and analog input specifications are only valid if the injection current on adjacent pins is within these limits. See *Section 3.2: Absolute maximum ratings* for maximum input current for reliability requirements.
- 6. The I/O pins on the device are clamped to the I/O supply rails for ESD protection. When the voltage of the input pins is above the supply rail, current will be injected through the clamp diode to the supply rails. For external RC network calculation, assume typical 0.3 V drop across the active diode. The diode voltage drop varies with temperature.
- 7. The limits for the sum of all normal and injected currents on all pads within the same supply segment can be found in Section 3.8.3: I/O pad current specifications.
- Positive and negative Dynamic current injection pulses are allowed up to this limit. I/O and ADC specifications are not granted. See the dedicated chapters for the different specification limits. See the Absolute Maximum Ratings table for maximum input current for reliability requirements. Refer to the following pulses definitions: Pulse1 (ISO 7637-2:2011), Pulse 2a(ISO 7637-2:2011 5.6.2), Pulse 3a (ISO 7637-2:2011 5.6.3), Pulse 3b (ISO 7637-2:2011 5.6.3).

### 3.3.1 Power domains and power up/down sequencing

The following table shows the constraints and relationships for the different power domains. Supply1 (on rows) can exceed Supply2 (on columns), only if the cell at the given row and column is reporting 'ok'. This limitation is valid during power-up and power-down phases, as well as during normal device operation.



|         |                                                                                               | Supply2            |                                                                                |                        |                        |  |  |
|---------|-----------------------------------------------------------------------------------------------|--------------------|--------------------------------------------------------------------------------|------------------------|------------------------|--|--|
|         |                                                                                               | V <sub>DD_LV</sub> | V <sub>DD_HV_IO_MAIN</sub><br>V <sub>DD_HV_FLA</sub><br>V <sub>DD_HV_OSC</sub> | V <sub>DD_HV_ADV</sub> | V <sub>DD_HV_ADR</sub> |  |  |
| ly1     | V <sub>DD_HV_IO_MAIN</sub><br>V <sub>DD_HV_FLA</sub><br>V <sub>DD_HV_OSC</sub> <sup>(1)</sup> | ok                 |                                                                                | ok                     | ok                     |  |  |
| Supply1 | V <sub>DD_HV_ADV</sub>                                                                        | ok                 | not allowed                                                                    |                        | ok                     |  |  |
| 0)      | V <sub>DD_HV_ADR</sub>                                                                        | ok                 | not allowed                                                                    | not allowed            |                        |  |  |

#### Table 6. Device supply relation during power-up/power-down sequence

1. The application shall grant that these supplies are always at the same voltage level.

During power-up, all functional terminals are maintained in a known state as described in the device pinout IO definition excel file.



# 3.4 Electromagnetic emission characteristics

EMC measurements to IC-level IEC standards are available from STMicroelectronics on request.



## 3.5 Electrostatic discharge (ESD)

The following table describes the ESD ratings of the device.

|                                                          |   | ·           |       |      |
|----------------------------------------------------------|---|-------------|-------|------|
| Parameter                                                | С | Conditions  | Value | Unit |
| ESD for Human Body Model (HBM) <sup>(3)</sup>            | Т | All pins    | 2000  | V    |
| ESD for field induced Charged Device Model $(CDM)^{(4)}$ | Т | All pins    | 500   | V    |
|                                                          | Т | Corner Pins | 750   | V    |

#### Table 7. ESD ratings<sup>(1),(2)</sup>

1. All ESD testing is in conformity with CDF-AEC-Q100 Stress Test Qualification for Automotive Grade Integrated Circuits.

2. Device failure is defined as: "If after exposure to ESD pulses, the device does not meet the device specification requirements, which includes the complete DC parametric and functional testing at room temperature and hot temperature. Maximum DC parametrics variation within 10% of maximum specification".

3. This parameter tested in conformity with ANSI/ESD STM5.1-2007 Electrostatic Discharge Sensitivity Testing.

4. This parameter tested in conformity with ANSI/ESD STM5.3-1990 Charged Device Model - Component Level.



# 3.6 Temperature profile

The device is qualified in accordance to AEC-Q100 Grade1 requirements, such as HTOL 1,000 h and HTDR 1,000 hrs,  $T_J$  = 150 °C.



# 3.7 Device consumption

| Querra la cl                           |    | C Parameter | Demonstern                                                                                                | Conditions              | Value |      |     | Unit |  |
|----------------------------------------|----|-------------|-----------------------------------------------------------------------------------------------------------|-------------------------|-------|------|-----|------|--|
| Symbol                                 |    | C           | Parameter Conditions                                                                                      |                         | Min   | Тур  | Мах | Unit |  |
| I <sub>DD_LKG</sub> <sup>(2),(3)</sup> | CC | С           | Leakage current on the                                                                                    | T <sub>J</sub> = 40 °C  | —     |      | 2   | mA   |  |
|                                        |    | D           | V <sub>DD_LV</sub> supply                                                                                 | T <sub>J</sub> = 25 °C  | _     | 0.65 | 1   |      |  |
|                                        |    | D           |                                                                                                           | T <sub>J</sub> = 55 °C  | —     | —    | 2.5 |      |  |
|                                        |    | D           |                                                                                                           | T <sub>J</sub> = 95 °C  | —     | —    | 6   |      |  |
|                                        |    | D           |                                                                                                           | T <sub>J</sub> = 120 °C | _     |      | 14  |      |  |
|                                        |    | Ρ           |                                                                                                           | T <sub>J</sub> = 150 °C | —     | —    | 35  |      |  |
| I <sub>DD_LV</sub> <sup>(3)</sup>      | CC | Ρ           | Dynamic current on<br>the V <sub>DD_LV</sub> supply,<br>very high consumption<br>profile <sup>(4)</sup>   | _                       | _     | _    | 50  | mA   |  |
| IDD_HV                                 | CC | Ρ           | Total current on the V <sub>DD_HV</sub> supply <sup>(4)</sup>                                             | f <sub>MAX</sub>        | -     | -    | 37  | mA   |  |
| I <sub>DD_LV_GW</sub>                  | CC | Т           | Dynamic current on the V <sub>DD_LV</sub> supply, gateway profile <sup>(5)</sup>                          | _                       | _     | -    | 48  | mA   |  |
| IDD_HV_GW                              | CC | Т           | Dynamic current on<br>the V <sub>DD_HV</sub> supply,<br>gateway profile <sup>(5)</sup>                    | _                       | —     | -    | 17  | mA   |  |
| I <sub>DDHALT</sub> <sup>(6)</sup>     | CC | Т           | Dynamic current on<br>the V <sub>DD_LV</sub> supply<br>+Total current on the<br>V <sub>DD_HV</sub> supply | _                       | _     | 26   | 37  | mA   |  |
| IDDSTOP <sup>(7)</sup>                 | СС | Т           | Dynamic current on<br>the V <sub>DD_LV</sub> supply<br>+Total current on the<br>V <sub>DD_HV</sub> supply | _                       | _     | 6.5  | 9   | mA   |  |
| I <sub>DDSTBY8</sub>                   | CC | D           | Total standby mode                                                                                        | T <sub>J</sub> = 25 °C  | —     | 40   | 90  | μA   |  |
|                                        |    | С           | current on V <sub>DD_LV</sub> and<br>V <sub>DD_HV</sub> supply, 8 KB                                      | T <sub>J</sub> = 40 °C  | —     | —    | 135 |      |  |
|                                        |    | D           | RAM <sup>(8)</sup>                                                                                        | T <sub>J</sub> = 55 °C  | —     | —    | 210 |      |  |
|                                        |    | D           |                                                                                                           | T <sub>J</sub> = 120 °C | —     |      | 1.2 | mA   |  |
|                                        |    | Р           |                                                                                                           | T <sub>J</sub> = 150 °C | —     |      | 2.5 |      |  |
| IDDSTBY64                              | CC | D           | Total standby mode                                                                                        | T <sub>J</sub> = 25 °C  | —     | 55   | 125 | μA   |  |
|                                        |    | С           | current on V <sub>DD_LV</sub> and<br>V <sub>DD_HV</sub> supply, 64 KB<br>RAM <sup>(8)</sup>               | T <sub>J</sub> = 40 °C  | —     | _    | 190 |      |  |
|                                        |    | D           | <sup>–</sup> RAM <sup>(8)</sup>                                                                           | T <sub>J</sub> = 55 °C  | —     | _    | 290 |      |  |
|                                        |    | D           |                                                                                                           | T <sub>J</sub> = 120 °C | —     |      | 1.6 | mA   |  |
|                                        |    | Ρ           |                                                                                                           | T <sub>J</sub> = 150 °C | —     | _    | 3.5 |      |  |

### Table 8. Device consumption<sup>(1)</sup>

1. The ranges in this table are design targets and actual data may vary in the given range.



- The leakage considered is the sum of core logic and RAM memories. The contribution of analog modules is not considered, and they are computed in the dynamic I<sub>DD LV</sub> and I<sub>DD HV</sub> parameters.
- 3. IDD\_LKG (leakage current) and IDD\_LV (dynamic current) are reported as separate parameters, to give an indication of the consumption contributors. The tests used in validation, characterization and production are verifying that the total consumption (leakage+dynamic) is lower or equal to the sum of the maximum values provided (IDD\_LKG+IDD\_LV). The two parameters, measured separately, may exceed the maximum reported for each, depending on the operative conditions and the software profile used.
- 4. Use case: 1 x e200Z2 @80 MHz, all IPs clock enabled, Flash access with prefetch disabled, Flash consumption includes parallel read and program/erase, 1xSARADC in continuous conversion, DMA continuously triggered by ADC conversion, 4 DSPI / 3 CAN / 2 LINFlex transmitting, RTC and STM running, 1xEMIOS running (12 channels in OPWMT mode), FIRC, SIRC, FXOSC, PLL0-1 running. The switching activity estimated for dynamic consumption does not include I/O toggling, which is highly dependent on the application. Details of the software configuration are separately. The total device consumption is IDD\_LV + IDD\_HV + IDD\_LKG for the selected temperature.
- 5. Gateway use case: One core running at 80 MHz, DMA, PLL, FLASH read only 25%, 7xCAN, 1xSARADC.
- Flash in Low Power. Syscik at 80 MHz, PLL0\_PHI at 80 MHz, XTAL at 8 MHz, FIRC 16 MHz ON, RCOSC1M off. FlexCAN: instances: 0, 1, 2, 3, 4, 5, 6 ON (configured but no reception or transmission), ADC ON (continuously converting). All others IPs clock-gated.
- 7. Sysclk = RC16 MHz, RC16 MHz ON, RC1 MHz ON, PLL OFF. All possible peripherals off and clock gated. Flash in power down mode.
- 8. STANDBY mode: device configured for minimum consumption, RC16 MHz off, RC1 MHz on.



## 3.8 I/O pad specification

The following table describes the different pad type configurations.

| Pad type                  | Description                                                                                                                                                                                                                                                                                                                                 |
|---------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Weak configuration        | Provides a good compromise between transition time and low electromagnetic emission.                                                                                                                                                                                                                                                        |
| Medium configuration      | Provides transition fast enough for the serial communication channels with controlled current to reduce electromagnetic emission.                                                                                                                                                                                                           |
| Strong configuration      | Provides fast transition speed; used for fast interface.                                                                                                                                                                                                                                                                                    |
| Very strong configuration | Provides maximum speed and controlled symmetric behavior for rise and fall transition.<br>Used for fast interface requiring fine control of rising/falling edge jitter.                                                                                                                                                                     |
| Input only pads           | These low input leakage pads are associated with the ADC channels.                                                                                                                                                                                                                                                                          |
| Standby pads              | Some pads are active during Standby. Low Power Pads input buffer can only be configured in TTL mode. When the pads are in Standby mode, the Pad-Keeper feature is activated: if the pad status is high, the weak pull-up resistor is automatically enabled; if the pad status is low, the weak pull-down resistor is automatically enabled. |

#### Table 9. I/O pad specification descriptions

Note: Each I/O pin on the device supports specific drive configurations. See the signal description table in the device reference manual for the available drive configurations for each I/O pin. PMC\_DIG\_VSIO register has to be configured to select the voltage level (3.3 V or 5.0 V) for each IO segment.

Logic level is configurable in running mode while it is TTL not-configurable in STANDBY for LP (low power) pads, so if a LP pad is used to wakeup from STANDBY, it should be configured as TTL also in running mode in order to prevent device wrong behavior in STANDBY.

### 3.8.1 I/O input DC characteristics

The following table provides input DC electrical characteristics, as described in *Figure 3*.





### Figure 3. I/O input electrical characteristics

| Table 10. I/O input electrical characteristics |      |    |                          |                                              |                        |       |                                |      |  |
|------------------------------------------------|------|----|--------------------------|----------------------------------------------|------------------------|-------|--------------------------------|------|--|
| Currente e                                     |      | с  | Parameter                | Conditions                                   |                        | Value |                                | 11   |  |
| Symbo                                          |      | L. | Parameter                | Conditions                                   | Min                    | Тур   | Max                            | Unit |  |
|                                                | TTL  |    |                          |                                              |                        |       |                                |      |  |
| V <sub>ihttl</sub>                             | SR   | Ρ  | Input high level<br>TTL  | —                                            | 2                      | —     | V <sub>DD_HV_IO</sub><br>+ 0.3 | V    |  |
| V <sub>ilttl</sub>                             | SR   | Ρ  | Input low level<br>TTL   | —                                            | -0.3                   | —     | 0.8                            | V    |  |
| V <sub>hysttl</sub>                            | CC   | С  | Input hysteresis<br>TTL  | _                                            | 0.3                    | _     | -                              | V    |  |
|                                                | CMOS |    |                          |                                              |                        |       |                                |      |  |
| V <sub>ihcmos</sub>                            | SR   | Ρ  | Input high level<br>CMOS | _                                            | 0.65 * V <sub>DD</sub> | _     | V <sub>DD_HV_IO</sub><br>+ 0.3 | V    |  |
| V <sub>ilcmos</sub>                            | SR   | Ρ  | Input low level<br>CMOS  | _                                            | -0.3                   | —     | 0.35 * V <sub>DD</sub>         | V    |  |
| V <sub>hyscmos</sub>                           | CC   | С  | Input hysteresis<br>CMOS | _                                            | 0.10 * V <sub>DD</sub> | —     |                                | V    |  |
|                                                |      |    |                          | COMMON                                       |                        |       |                                |      |  |
| I <sub>LKG</sub>                               | CC   | Ρ  | Pad input<br>leakage     | INPUT-ONLY pads<br>T <sub>J</sub> = 150 °C   | _                      | _     | 200                            | nA   |  |
| I <sub>LKG</sub>                               | СС   | Ρ  | Pad input<br>leakage     | STRONG pads<br>T <sub>J</sub> = 150 °C       | _                      | —     | 1,000                          | nA   |  |
| I <sub>LKG</sub>                               | CC   | Ρ  | Pad input<br>leakage     | VERY STRONG pads,<br>T <sub>J</sub> = 150 °C | _                      | —     | 1,000                          | nA   |  |

| Table 10. I/O input electrical characteristics |
|------------------------------------------------|
|------------------------------------------------|



| Cump h             | Symbol |             | Deremeter                                                      | Conditions                                            |     | Value<br>Typ Max |     | Unit |
|--------------------|--------|-------------|----------------------------------------------------------------|-------------------------------------------------------|-----|------------------|-----|------|
| Symbo              | Л      | C Parameter |                                                                | Conditions                                            | Min |                  |     | Unit |
| C <sub>P1</sub>    | CC     | D           | Pad<br>capacitance                                             | —                                                     | _   | —                | 10  | pF   |
| V <sub>drift</sub> | CC     | D           | Input V <sub>il</sub> /V <sub>ih</sub><br>temperature<br>drift | In a 1 ms period, with a temperature variation <30 °C | _   | _                | 100 | mV   |
| W <sub>FI</sub>    | SR     | С           | Wakeup input filtered pulse <sup>(1)</sup>                     | —                                                     | —   | —                | 20  | ns   |
| W <sub>NFI</sub>   | SR     | С           | Wakeup input<br>not filtered<br>pulse <sup>(1)</sup>           | _                                                     | 400 | _                | _   | ns   |

Table 10. I/O input electrical characteristics (continued)

1. In the range from  $W_{FI}$  (max) to  $W_{NFI}$  (min), pulses can be filtered or not filtered, according to operating temperature and voltage. Refer to the device pinout IO definition excel file for the list of pins supporting the wakeup filter feature.

| Gumba            | Symbol C Parame |   | Devenueter                       | Conditions                                                       |     | Value   |     | 11   |
|------------------|-----------------|---|----------------------------------|------------------------------------------------------------------|-----|---------|-----|------|
| Symbo            |                 |   | Parameter                        | Conditions                                                       | Min | Тур Мах |     | Unit |
| I <sub>WPU</sub> | CC              | Т | Weak pull-up<br>current          | V <sub>IN</sub> = 1.1 V <sup>(1)</sup>                           | _   | —       | 130 | μA   |
|                  |                 | Ρ | absolute value                   | V <sub>IN</sub> = 0.69 *<br>V <sub>DD_HV_IO</sub> <sup>(2)</sup> | 15  | —       | _   | -    |
| R <sub>WPU</sub> | СС              | D | Weak Pull-up<br>resistance       | V <sub>DD_HV_IO</sub> = 5.0 V ±<br>10%                           | 33  | _       | 93  | KΩ   |
| R <sub>WPU</sub> | CC              | D | Weak Pull-up<br>resistance       | V <sub>DD_HV_IO</sub> = 3.3 V ±<br>10%                           | 19  | —       | 62  | KΩ   |
| I <sub>WPD</sub> | CC              | Т | Weak pull-<br>down current       | V <sub>IN</sub> = 0.69 *<br>V <sub>DD_HV_IO</sub> <sup>(1)</sup> | —   | -       | 130 | μA   |
|                  |                 | Ρ | absolute value                   | $V_{IN} = 0.9 V^{(2)}$                                           | 15  | —       | _   |      |
| R <sub>WPD</sub> | СС              | D | Weak Pull-<br>down<br>resistance | V <sub>DD_HV_IO</sub> = 5.0 V ±<br>10%                           | 29  | _       | 60  | KΩ   |
| R <sub>WPD</sub> | CC              | D | Weak Pull-<br>down<br>resistance | V <sub>DD_HV_IO</sub> = 3.3 V ±<br>10%                           | 19  | _       | 60  | KΩ   |

Table 11. I/O pull-up/pull-down electrical characteristics

1. Maximum current when forcing a change in the pin level opposite to the pull configuration.

2. Minimum current when keeping the same pin level state than the pull configuration.

Note: When the device enters into standby mode, the LP pads have the input buffer switched-on. As a consequence, if the pad input voltage VIN is V<sub>SS</sub><V<sub>IN</sub><V<sub>DD\_HV</sub>, an additional consumption can be measured in the VDD\_HV domain. The highest consumption can be seen around mid-range (VIN ~=VDD\_HV/2), 2-3mA depending on process, voltage and



#### temperature.

This situation may occur if the PAD is used as a ADC input channel, and  $V_{SS} < V_{IN} < V_{DD_HV}$ . The applications should ensure that LP pads are always set to VDD\_HV or VSS, to avoid the extra consumption. Please refer to the device pinout IO definition excel file to identify the low-power pads which also have an ADC function.

### 3.8.2 I/O output DC characteristics

Figure 4 provides description of output DC electrical characteristics.



#### Figure 4. I/O output DC electrical characteristics definition

The following tables provide DC characteristics for bidirectional pads:

- *Table 12* provides output driver characteristics for I/O pads when in WEAK/SLOW configuration.
- Table 13 provides output driver characteristics for I/O pads when in MEDIUM configuration.
- *Table 14* provides output driver characteristics for I/O pads when in STRONG/FAST configuration.
- *Table 15* provides output driver characteristics for I/O pads when in VERY STRONG/VERY FAST configuration.

Note:

10%/90% is the default condition for any parameter if not explicitly mentioned differently.



| Symbol               |    | с | Parameter                                               | Conditions                                                                                 |                     | Value |                     | Unit |
|----------------------|----|---|---------------------------------------------------------|--------------------------------------------------------------------------------------------|---------------------|-------|---------------------|------|
| Symbo                | I  | C | Parameter                                               | Conditions                                                                                 | Min                 | Тур   | Max                 | Unit |
| V <sub>ol_W</sub>    | CC | D | Output low<br>voltage for Weak<br>type PADs             | I <sub>ol</sub> = 0.5 mA<br>V <sub>DD</sub> = 5.0 V ± 10%<br>V <sub>DD</sub> = 3.3 V ± 10% | _                   | _     | 0.1*V <sub>DD</sub> | V    |
| V <sub>oh_W</sub>    | CC | D | Output high<br>voltage for Weak<br>type PADs            | I <sub>oh</sub> = 0.5 mA<br>V <sub>DD</sub> = 5.0 V ± 10%<br>V <sub>DD</sub> = 3.3 V ± 10% | 0.9*V <sub>DD</sub> | _     | _                   | V    |
| R_W                  | CC | Ρ | Output                                                  | V <sub>DD</sub> = 5.0 V ± 10%                                                              | 380                 | —     | 1040                | Ω    |
|                      |    |   | impedance for<br>Weak type PADs                         | V <sub>DD</sub> = 3.3 V ± 10%                                                              | 250                 | —     | 700                 |      |
| F <sub>max_W</sub>   | CC |   | Maximum output<br>frequency for<br>Weak type PADs       | CL = 25 pF<br>V <sub>DD</sub> = 5.0 V ± 10%<br>V <sub>DD</sub> = 3.3 V ± 10%               | _                   | —     | 2                   | MHz  |
|                      |    |   |                                                         | CL = 50 pF<br>V <sub>DD</sub> = 5.0 V ± 10%<br>V <sub>DD</sub> = 3.3 V ± 10%               | _                   | _     | 1                   | MHz  |
| t <sub>TR_W</sub>    | CC | Т | Transition time<br>output pin<br>weak<br>configuration, | CL = 25 pF<br>V <sub>DD</sub> = 5.0 V + 10%<br>V <sub>DD</sub> = 3.3 V + 10%               | 25                  | _     | 120                 | ns   |
|                      |    |   | 10%-90%                                                 | CL = 50 pF<br>V <sub>DD</sub> = 5.0 V ± 10%<br>V <sub>DD</sub> = 3.3 V ± 10%               | 50                  | _     | 240                 | ns   |
| t <sub>SKEW_W</sub>  | CC | Т | Difference<br>between rise<br>and fall time,<br>90%-10% | _                                                                                          | _                   | _     | 25                  | %    |
| I <sub>DCMAX_W</sub> | СС | D | Maximum DC current                                      | V <sub>DD</sub> = 5.0 V ± 10%<br>V <sub>DD</sub> = 3.3 V ± 10%                             |                     | —     | 0.5                 | mA   |

Table 12. WEAK/SLOW I/O output characteristics

#### Table 13. MEDIUM I/O output characteristics

| Symbol            | Symbol |   | Parameter                                         | Conditions                                                                                          | Value               |     |                     | Unit |
|-------------------|--------|---|---------------------------------------------------|-----------------------------------------------------------------------------------------------------|---------------------|-----|---------------------|------|
| Symbol            |        | С | Faranieter                                        | contanions                                                                                          | Min                 | Тур | Мах                 | Unit |
| V <sub>ol_M</sub> | СС     | D | Output low<br>voltage for<br>Medium type<br>PADs  | $I_{ol} = 2.0 \text{ mA}$<br>$V_{DD} = 5.0 \text{ V} \pm 10\%$<br>$V_{DD} = 3.3 \text{ V} \pm 10\%$ | —                   | _   | 0.1*V <sub>DD</sub> | V    |
| V <sub>oh_M</sub> | СС     | D | Output high<br>voltage for<br>Medium type<br>PADs | $I_{oh}$ =2.0 mA<br>$V_{DD}$ = 5.0 V ± 10%<br>$V_{DD}$ = 3.3 V ± 10%                                | 0.9*V <sub>DD</sub> | _   | —                   | V    |



| Gumba                | 1  | • | Devementer                                              | Conditions                                                                   |    | Value |     | 11     |
|----------------------|----|---|---------------------------------------------------------|------------------------------------------------------------------------------|----|-------|-----|--------|
| Symbo                | 1  | С | Parameter                                               | Conditions Min                                                               |    | Тур   | Max | – Unit |
| R_M                  | CC | Р | Output                                                  | $V_{DD} = 5.0 \text{ V} \pm 10\%$                                            | 90 | —     | 260 | Ω      |
|                      |    |   | impedance for<br>Medium type<br>PADs                    | V <sub>DD</sub> = 3.3 V ± 10%                                                | 60 | _     | 170 |        |
| F <sub>max_M</sub>   | CC | Т | Madium tuna                                             | CL = 25 pF<br>V <sub>DD</sub> = 5.0 V ± 10%<br>V <sub>DD</sub> = 3.3 V ± 10% | _  | _     | 12  | MHz    |
|                      |    |   | 17,03                                                   | CL = 50 pF<br>V <sub>DD</sub> = 5.0 V ± 10%<br>V <sub>DD</sub> = 3.3 V ± 10% | _  | _     | 6   | MHz    |
| t <sub>TR_M</sub>    | CC | Т | Transition time<br>output pin<br>MEDIUM                 | CL = 25 pF<br>V <sub>DD</sub> = 5.0 V ± 10%<br>V <sub>DD</sub> = 3.3 V ± 10% | 8  | -     | 30  | ns     |
|                      |    |   | configuration,<br>10%-90%                               | CL = 50 pF<br>V <sub>DD</sub> = 5.0 V ± 10%<br>V <sub>DD</sub> = 3.3 V ± 10% | 12 | -     | 60  | ns     |
| It <sub>SKEW_M</sub> | CC | Т | Difference<br>between rise<br>and fall time,<br>90%-10% | _                                                                            | _  | _     | 25  | %      |
| I <sub>DCMAX_M</sub> | СС | D | Maximum DC<br>current                                   | V <sub>DD</sub> = 5.0 V ± 10%<br>V <sub>DD</sub> = 3.3 V ± 10%               | _  | —     | 2   | mA     |

| Table 13. MEDIUM I/O outp | ut characteristics (continued) |
|---------------------------|--------------------------------|
|                           |                                |

### Table 14. STRONG/FAST I/O output characteristics

| Symbol            | 1  | с | Parameter                                         | Conditions                                                | Value                |     |                      | Unit |  |
|-------------------|----|---|---------------------------------------------------|-----------------------------------------------------------|----------------------|-----|----------------------|------|--|
| Symbol            |    | 0 | Falameter                                         | Conditions                                                | Min                  | Тур | Мах                  |      |  |
| V <sub>ol_S</sub> | CC | D | Output low<br>voltage for<br>Strong type<br>PADs  | l <sub>ol</sub> = 8.0 mA<br>V <sub>DD</sub> = 5.0 V ± 10% | _                    | —   | 0.1*V <sub>DD</sub>  | V    |  |
|                   |    |   |                                                   | l <sub>ol</sub> = 5.5 mA<br>V <sub>DD</sub> =3 .3 V ± 10% | _                    | —   | 0.15*V <sub>DD</sub> | V    |  |
| V <sub>oh_S</sub> | CC | D | Output high<br>voltage for<br>Strong type<br>PADs | l <sub>oh</sub> = 8.0 mA<br>V <sub>DD</sub> = 5.0 V ± 10% | 0.9*V <sub>DD</sub>  | —   | —                    | V    |  |
|                   |    |   |                                                   | l <sub>oh</sub> = 5.5 mA<br>V <sub>DD</sub> = 3.3 V ± 10% | 0.85*V <sub>DD</sub> | —   | —                    | V    |  |
| R_s               | CC | Ρ | Output                                            | $V_{DD}$ = 5.0 V ± 10%                                    | 20                   | —   | 65                   | Ω    |  |
|                   |    |   | impedance for<br>Strong type<br>PADs              | V <sub>DD</sub> = 3.3 V ± 10%                             | 28                   | —   | 90                   |      |  |



| Symbol               |      | с    | Parameter                                               | Conditions                                  |                                             | Value                                       |     | Unit |     |    |
|----------------------|------|------|---------------------------------------------------------|---------------------------------------------|---------------------------------------------|---------------------------------------------|-----|------|-----|----|
| Symbol               | I    | C    | Parameter                                               | Conditions                                  | Min                                         | Тур                                         | Max | Unit |     |    |
| F <sub>max_S</sub>   | CC   | Т    | Maximum output<br>frequency for<br>Strong type<br>PADs  | CL = 25 pF<br>V <sub>DD</sub> =5.0 V ± 10%  | —                                           | -                                           | 50  | MHz  |     |    |
|                      |      |      |                                                         | CL = 50 pF<br>V <sub>DD</sub> =5.0 V ± 10%  | _                                           | -                                           | 25  | MHz  |     |    |
|                      |      |      |                                                         | CL = 25 pF<br>V <sub>DD</sub> = 3.3 V ± 10% | _                                           | -                                           | 25  | MHz  |     |    |
|                      |      |      |                                                         |                                             | CL = 50 pF<br>V <sub>DD</sub> = 3.3 V ± 10% | _                                           | _   | 12.5 | MHz |    |
| t <sub>TR_S</sub>    | CC T | CC T | СТ                                                      | СТ                                          | Transition time<br>output pin               | CL = 25 pF<br>V <sub>DD</sub> = 5.0 V ± 10% | 3   | -    | 10  | ns |
|                      |      |      | STRONG<br>configuration,<br>10%-90%                     | CL = 50 pF<br>V <sub>DD</sub> = 5.0 V ± 10% | 5                                           | -                                           | 16  |      |     |    |
|                      |      |      |                                                         | CL = 25 pF<br>V <sub>DD</sub> = 3.3 V ± 10% | 1.5                                         | -                                           | 15  |      |     |    |
|                      |      |      |                                                         | CL = 50 pF<br>V <sub>DD</sub> = 3.3 V ± 10% | 2.5                                         | -                                           | 26  |      |     |    |
| I <sub>DCMAX_S</sub> | CC   | D    | D                                                       | Maximum DC                                  | V <sub>DD</sub> = 5 V ± 10%                 | —                                           | —   | 8    | mA  |    |
|                      |      |      | current                                                 | V <sub>DD</sub> = 3.3 V ± 10%               | —                                           | —                                           | 5.5 |      |     |    |
| t <sub>skew_s</sub>  | СС   | Т    | Difference<br>between rise<br>and fall time,<br>90%-10% | _                                           | _                                           | —                                           | 25  | %    |     |    |

Table 14. STRONG/FAST I/O output characteristics (continued)

#### Table 15. VERY STRONG/VERY FAST I/O output characteristics

| Symbol            |    | с | Parameter                                 | Conditions                                                | Value                |             |                      | Unit |
|-------------------|----|---|-------------------------------------------|-----------------------------------------------------------|----------------------|-------------|----------------------|------|
| Symbol            |    | U | Faranieter                                | conditions                                                | Min                  | Min Typ Max |                      |      |
| V <sub>ol_V</sub> | CC | D | Output low<br>voltage for Very            | l <sub>ol</sub> = 9.0 mA<br>V <sub>DD</sub> =5.0 V ± 10%  | —                    | —           | 0.1*V <sub>DD</sub>  | V    |
|                   |    |   | Strong type<br>PADs                       | I <sub>ol</sub> = 9.0 mA<br>V <sub>DD</sub> =3.3 V ± 10%  | _                    | _           | 0.15*V <sub>DD</sub> | V    |
| V <sub>oh_V</sub> | CC | D | Output high voltage for Very              | I <sub>oh</sub> = 9.0 mA<br>V <sub>DD</sub> = 5.0 V ± 10% | 0.9*V <sub>DD</sub>  | —           | —                    | V    |
|                   |    |   | Strong type<br>PADs                       | l <sub>oh</sub> = 9.0 mA<br>V <sub>DD</sub> = 3.3 V ± 10% | 0.85*V <sub>DD</sub> | _           | _                    | V    |
| R_V               | CC | Ρ | Output                                    | V <sub>DD</sub> = 5.0 V ± 10%                             | 20                   | -           | 60                   | Ω    |
|                   |    |   | impedance for<br>Very Strong type<br>PADs | V <sub>DD</sub> = 3.3 V ± 10%                             | 18                   | _           | 50                   |      |



| 0. matrix                | 1  |      | Demonstern                                                                                                      | O an diti ana                                                | -    | Value |     | 11     |
|--------------------------|----|------|-----------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------|------|-------|-----|--------|
| Symbol                   |    | С    | Parameter                                                                                                       | Conditions                                                   | Min  | Тур   | Мах | – Unit |
| F <sub>max_V</sub>       | CC | Т    | Maximum output<br>frequency for<br>Very Strong type                                                             | CL = 25 pF<br>V <sub>DD</sub> = 5.0 V ± 10%                  | —    | _     | 50  | MHz    |
|                          |    |      | PADs                                                                                                            | CL = 50 pF<br>V <sub>DD</sub> = 5.0 V ± 10%                  | _    | -     | 25  | MHz    |
|                          |    |      | -                                                                                                               | CL = 25 pF<br>V <sub>DD</sub> = 3.3 V ± 10%                  | _    | -     | 50  | MHz    |
|                          |    |      |                                                                                                                 | CL = 50 pF<br>V <sub>DD</sub> = 3.3 V ± 10%                  | —    | -     | 25  | MHz    |
| t <sub>TR_V</sub>        | CC | Т    | 10–90%<br>threshold<br>transition time<br>output pin VERY<br>STRONG<br>configuration                            | CL = 25 pF<br>V <sub>DD</sub> = 5.0 V ± 10%                  | 1    | _     | 6   | ns     |
|                          |    |      |                                                                                                                 | CL = 50 pF<br>V <sub>DD</sub> = 5.0 V ± 10%                  | 3    | _     | 12  |        |
|                          |    |      |                                                                                                                 | CL = 25 pF<br>V <sub>DD</sub> = 3.3 V ± 10%                  | 1.5  | _     | 6   |        |
|                          |    |      |                                                                                                                 | CL = 50 pF<br>V <sub>DD</sub> = 3.3 V ± 10%                  | 3    | _     | 11  |        |
| t <sub>TR20-80_</sub> V  | CC | СС Т | 20–80%<br>threshold                                                                                             | CL = 25 pF<br>V <sub>DD</sub> = 5.0 V ± 10%                  | 0.8  | _     | 4.5 | ns     |
|                          |    |      | transition time<br>output pin VERY<br>STRONG<br>configuration<br>(Flexray<br>Standard)                          | CL = 15 pF<br>V <sub>DD</sub> = 3.3 V ± 10%                  | 1    | _     | 4.5 |        |
| t <sub>trtt_v</sub>      | CC | Т    | TTL threshold<br>transition time<br>for output pin in<br>VERY STRONG<br>configuration<br>(Ethernet<br>standard) | CL = 25 pF<br>V <sub>DD</sub> = 3.3 V ± 10%                  | 0.88 | _     | 5   | ns     |
| Σt <sub>TR20-80_</sub> V | СС | Т    | Sum of<br>transition time                                                                                       | CL = 25 pF<br>V <sub>DD</sub> = 5.0 V ± 10%                  | —    | -     | 9   | ns     |
|                          |    |      | 20–80% output<br>pin VERY<br>STRONG<br>configuration                                                            | CL = 15 pF<br>V <sub>DD</sub> = 3.3 V ± 10%                  | _    | _     | 9   |        |
| t <sub>skew_v</sub>      | СС | Т    | Difference<br>between rise<br>and fall delay                                                                    | CL = 25 pF<br>V <sub>DD</sub> = 5.0 V ± 10%                  | 0    | _     | 1.2 | ns     |
| I <sub>DCMAX_V</sub>     | CC | D    | Maximum DC current                                                                                              | V <sub>DD</sub> = 5.0 V±10%<br>V <sub>DD</sub> = 3.3 V ± 10% | —    | _     | 9   | mA     |

## Table 15. VERY STRONG/VERY FAST I/O output characteristics (continued)



### 3.8.3 I/O pad current specifications

The I/O pads are distributed across the I/O supply segment. Each I/O supply segment is associated to a  $V_{DD}/V_{SS}$  supply pair as described in the device pinout IO definition excel file.

Table 16 provides I/O consumption figures.

In order to ensure device reliability, the average current of the I/O on a single segment should remain below the  ${\sf I}_{\sf RMSSEG}$  maximum value.

In order to ensure device functionality, the sum of the dynamic and static current of the I/O on a single segment should remain below the  $I_{\text{DYNSEG}}$  maximum value.

Pad mapping on each segment can be optimized using the pad usage information provided on the I/O Signal Description table.

| Symbo               | Symbol C |   | Parameter                                             | Conditions                                                         |     | Value |     | Unit |
|---------------------|----------|---|-------------------------------------------------------|--------------------------------------------------------------------|-----|-------|-----|------|
| Symbo               | Л        | C | Falameter                                             | Conditions                                                         | Min | Тур   | Max | Unit |
|                     |          |   | Average co                                            | nsumption <sup>(2)</sup>                                           |     |       |     |      |
| I <sub>RMSSEG</sub> | SR       | D | Sum of all the DC I/O current within a supply segment | _                                                                  | —   | —     | 80  | mA   |
| I <sub>RMS_W</sub>  | CC       | D | RMS I/O current for WEAK configuration                | C <sub>L</sub> = 25 pF, 2 MHz,<br>V <sub>DD</sub> = 5.0 V ± 10 %   | _   | _     | 1.1 | mA   |
|                     |          |   |                                                       | C <sub>L</sub> = 50 pF, 1 MHz,<br>V <sub>DD</sub> = 5.0 V ± 10 %   | _   | _     | 1.1 |      |
|                     |          |   |                                                       | C <sub>L</sub> = 25 pF, 2 MHz,<br>V <sub>DD</sub> = 3.3 V ± 10 %   | —   | _     | 1.0 |      |
|                     |          |   |                                                       | C <sub>L</sub> = 25 pF, 1 MHz,<br>V <sub>DD</sub> = 3.3 V ± 10%    | —   | _     | 1.0 |      |
| I <sub>RMS_M</sub>  | CC       | D | RMS I/O current for MEDIUM configuration              | C <sub>L</sub> = 25 pF, 12 MHz,<br>V <sub>DD</sub> = 5.0 V ± 10%   | —   | _     | 5.5 | mA   |
|                     |          |   |                                                       | C <sub>L</sub> = 50 pF, 6 MHz,<br>V <sub>DD</sub> = 5.0 V ± 10%    | —   | _     | 5.5 |      |
|                     |          |   |                                                       | C <sub>L</sub> = 25 pF, 12 MHz,<br>V <sub>DD</sub> = 3.3 V ± 10%   | —   | _     | 4.2 |      |
|                     |          |   |                                                       | C <sub>L</sub> = 25 pF, 6 MHz,<br>V <sub>DD</sub> = 3.3 V ± 10%    | _   | _     | 4.2 |      |
| I <sub>RMS_S</sub>  | CC       | D | RMS I/O current for STRONG configuration              | C <sub>L</sub> = 25 pF, 50 MHz,<br>V <sub>DD</sub> = 5.0 V ± 10%   | _   | _     | 21  | mA   |
|                     |          |   |                                                       | C <sub>L</sub> = 50 pF, 25 MHz,<br>V <sub>DD</sub> = 5.0 V ± 10%   | _   | _     | 21  |      |
|                     |          |   |                                                       | C <sub>L</sub> = 25 pF, 25 MHz,<br>V <sub>DD</sub> = 3.3 V ± 10%   | _   | _     | 10  |      |
|                     |          |   |                                                       | C <sub>L</sub> = 25 pF, 12.5 MHz,<br>V <sub>DD</sub> = 3.3 V ± 10% | _   | _     | 10  |      |

#### Table 16. I/O consumption<sup>(1)</sup>



| Sympho               |    | с | Deremeter                                        | Conditions                                                       |     | Value |      | Unit |
|----------------------|----|---|--------------------------------------------------|------------------------------------------------------------------|-----|-------|------|------|
| Symbo                | Л  |   | Parameter                                        | Conditions                                                       | Min | Тур   | Мах  | Unit |
| I <sub>RMS_V</sub>   | CC | D | RMS I/O current for VERY<br>STRONG configuration | C <sub>L</sub> = 25 pF, 50 MHz,<br>V <sub>DD</sub> = 5.0 V ± 10% | —   | _     | 23   | mA   |
|                      |    |   |                                                  | $C_L$ = 50 pF, 25 MHz,<br>$V_{DD}$ = 5.0 V ± 10%                 | _   | _     | 23   |      |
|                      |    |   |                                                  | C <sub>L</sub> = 25 pF, 50 MHz,<br>V <sub>DD</sub> = 3.3 V ± 10% | -   | -     | 16   |      |
|                      |    |   |                                                  | C <sub>L</sub> = 25 pF, 25 MHz,<br>V <sub>DD</sub> = 3.3 V ± 10% | —   | —     | 16   |      |
|                      |    |   | Dynamic co                                       | onsumption <sup>(3)</sup>                                        |     |       |      |      |
| I <sub>DYN_SEG</sub> | SR | D | Sum of all the dynamic and DC                    | V <sub>DD</sub> = 5.0 V ± 10%                                    | _   |       | 195  | mA   |
|                      |    |   | I/O current within a supply<br>segment           | V <sub>DD</sub> = 3.3 V ± 10%                                    | _   | _     | 150  |      |
| I <sub>DYN_W</sub>   | СС | D | Dynamic I/O current for WEAK configuration       | $C_L$ = 25 pF, $V_{DD}$ = 5.0 V ± 10%                            | -   | _     | 16.7 | mA   |
|                      |    |   |                                                  | $C_L$ = 50 pF, $V_{DD}$ = 5.0 V ± 10%                            | -   | _     | 16.8 |      |
|                      |    |   |                                                  | $C_L$ = 25 pF, $V_{DD}$ = 3.3 V ± 10%                            | -   | _     | 12.9 |      |
|                      |    |   |                                                  | C <sub>L</sub> = 50 pF, V <sub>DD</sub> = 3.3 V ±<br>10%         | -   | _     | 12.9 |      |
| I <sub>DYN_M</sub>   | СС | D | Dynamic I/O current for<br>MEDIUM configuration  | $C_L$ = 25 pF, $V_{DD}$ = 5.0 V ± 10%                            | -   | _     | 18.2 | mA   |
|                      |    |   |                                                  | $C_L$ = 50 pF, $V_{DD}$ = 5.0 V ± 10%                            | _   | —     | 18.4 |      |
|                      |    |   |                                                  | C <sub>L</sub> = 25 pF, V <sub>DD</sub> = 3.3 V ± 10%            | —   | —     | 14.3 |      |
|                      |    |   |                                                  | $C_L$ = 50 pF, $V_{DD}$ = 3.3 V ± 10%                            | —   | —     | 16.4 |      |
| I <sub>DYN_S</sub>   | CC | D | Dynamic I/O current for<br>STRONG configuration  | $C_L$ = 25 pF, $V_{DD}$ = 5.0 V ± 10%                            | —   | —     | 57   | mA   |
|                      |    |   |                                                  | $C_{L}$ = 50 pF, $V_{DD}$ = 5.0 V ± 10%                          | _   | _     | 63.5 |      |
|                      |    |   |                                                  | C <sub>L</sub> = 25 pF, V <sub>DD</sub> = 3.3 V ± 10%            | _   |       | 31   |      |
|                      |    |   |                                                  | C <sub>L</sub> = 50 pF, V <sub>DD</sub> = 3.3 V ± 10%            | _   | _     | 33.5 |      |

## Table 16. I/O consumption<sup>(1)</sup> (continued)



| Symbo              | Symbol |   | Parameter                                            | Conditions                            | Value |     |     | Unit |
|--------------------|--------|---|------------------------------------------------------|---------------------------------------|-------|-----|-----|------|
| Symbo              | 1      | С | Farameter                                            | Conditions                            | Min   | Тур | Max | onic |
| I <sub>DYN_V</sub> | CC     | D | Dynamic I/O current for VERY<br>STRONG configuration | $C_L$ = 25 pF, $V_{DD}$ = 5.0 V ± 10% | _     | —   | 62  | mA   |
|                    |        |   |                                                      | $C_L$ = 50 pF, $V_{DD}$ = 5.0 V ± 10% | _     | —   | 70  |      |
|                    |        |   |                                                      | $C_L$ = 25 pF, $V_{DD}$ = 3.3 V ± 10% | _     | —   | 52  |      |
|                    |        |   |                                                      | $C_L$ = 50 pF, $V_{DD}$ = 3.3 V ± 10% | —     | —   | 55  |      |

Table 16. I/O consumption<sup>(1)</sup> (continued)

1. I/O current consumption specifications for the 4.5 V  $\leq$  V<sub>DD\_HV\_IO</sub>  $\leq$  5.5 V range are valid for VSIO\_[VSIO\_xx] = 1, and VSIO[VSIO\_xx] = 0 for 3.0 V  $\leq$  V<sub>DD\_HV\_IO</sub>  $\leq$  3.6 V.

2. Average consumption in one pad toggling cycle.

3. Stated maximum values represent peak consumption that lasts only a few ns during I/O transition. When possible (timed output) it is recommended to delay transition between pads by few cycles to reduce noise and consumption.



## 3.9 Reset pad (PORST) electrical characteristics

The device implements dedicated bidirectional reset pins as below specified.  $\overrightarrow{\text{PORST}}$  pin does not require active control. It is possible to implement an external pull-up to ensure correct reset exit sequence. Recommended value is 4.7 K $\Omega$ .



Figure 5. Startup Reset requirements

*Figure 6* describes device behavior depending on supply signal on PORST:

- 1. **PORST** low pulse has too low amplitude: it is filtered by input buffer hysteresis. Device remains in current state.
- 2. **PORST** low pulse has too short duration: it is filtered by low pass filter. Device remains in current state.
- 3. PORST low pulse is generating a reset:
  - a) **PORST** low but initially filtered during at least WFRST. Device remains initially in current state.
  - b) PORST potentially filtered until WNFRST. Device state is unknown. It may either be reset or remains in current state depending on extra condition (temperature, voltage, device).
  - c) PORST asserted for longer than WNFRST. Device is under reset.





Figure 6. Noise filtering on reset signal

#### Table 17. Reset PAD electrical characteristics

| Symbol              |    | с | Parameter                           | Conditions                                                          | Value |     |                               | Unit |  |
|---------------------|----|---|-------------------------------------|---------------------------------------------------------------------|-------|-----|-------------------------------|------|--|
| Symbol              |    | U | Falailletei                         | Conditions                                                          | Min   | Тур | Мах                           | ont  |  |
| V <sub>IHRES</sub>  | SR | Ρ | Input high level<br>TTL             | V <sub>DD_HV</sub> = 5.0 V ± 10%<br>V <sub>DD_HV</sub> = 3.3 V ±10% | 2     | —   | V <sub>DD_HV_IO</sub><br>+0.3 | V    |  |
| V <sub>ILRES</sub>  | SR | Ρ | Input low level                     | $V_{DD_{HV}} = 5.0 \text{ V} \pm 10\%$                              | -0.3  | —   | 0.8                           | V    |  |
|                     |    |   | TTL                                 | $V_{DD_{HV}}$ = 3.3 V ± 10%                                         | -0.3  |     | 0.6                           |      |  |
| V <sub>HYSRES</sub> | СС | С | Input hysteresis                    | $V_{DD_{HV}} = 5.0 \text{ V} \pm 10\%$                              | 0.3   |     | —                             | V    |  |
|                     |    |   | TTL                                 | $V_{DD_{HV}} = 3.3 \text{ V} \pm 10\%$                              | 0.2   |     | —                             |      |  |
| V <sub>DD_POR</sub> | СС | D | Minimum supply                      | $V_{DD_{HV}} = 5.0 \text{ V} \pm 10\%$                              | _     | —   | 1.6                           | V    |  |
|                     |    |   | for strong pull-<br>down activation | $V_{DD_{HV}} = 3.3 \text{ V} \pm 10\%$                              | _     | _   | 1.05                          |      |  |



| 0                  |    |      | Demonster                                   | O an difficure                                                                                       |      | Value |     | 11     |
|--------------------|----|------|---------------------------------------------|------------------------------------------------------------------------------------------------------|------|-------|-----|--------|
| Symbo              | DI | С    | Parameter                                   | Conditions                                                                                           | Min  | Тур   | Мах | – Unit |
| I <sub>OL_R</sub>  | CC | Ρ    | Strong pull-down                            | $V_{DD_{HV}} = 5.0 \text{ V} \pm 10\%$                                                               | 12   | —     | _   | mA     |
|                    |    |      | current <sup>(1)</sup>                      | $V_{DD_{HV}} = 3.3 V \pm 10\%$                                                                       | 8    | —     | —   |        |
| I <sub>WPU</sub>   | CC |      | Weak pull-up<br>current absolute            | V <sub>IN</sub> = 1.1 V <sup>(2)</sup><br>V <sub>DD_HV</sub> = 5.0 V ± 10%                           | _    | —     | 130 | μA     |
|                    |    | Ρ    | - value                                     | V <sub>IN</sub> = 1.1 V<br>V <sub>DD_HV</sub> = 3.3 V ± 10%                                          | _    | —     | 70  |        |
|                    |    | Ρ    |                                             | V <sub>IN</sub> = 0.69 *<br>V <sub>DD_HV_IO</sub> <sup>(3)</sup><br>V <sub>DD_HV</sub> = 5.0 V ± 10% | 15   | -     | —   |        |
|                    |    | Ρ    |                                             | V <sub>IN</sub> = 0.69 * V <sub>DD_HV_IO</sub><br>V <sub>DD_HV</sub> = 3.3 V ± 10%                   | 15   | —     | _   |        |
| I <sub>WPD</sub>   | СС | CC P | Weak pull-down<br>current absolute<br>value | V <sub>IN</sub> = 0.69 *<br>V <sub>DD_HV_IO</sub> <sup>(2)</sup><br>V <sub>DD_HV</sub> = 5.0 V ± 10% | _    | _     | 130 | μA     |
|                    |    | Ρ    |                                             | $V_{IN} = 0.69 *$<br>$V_{DD_HV_IO}^{(2)}$<br>$V_{DD_HV} = 3.3 V \pm 10\%$                            | _    | _     | 80  |        |
|                    |    | Ρ    |                                             | V <sub>IN</sub> = 0.9 V<br>V <sub>DD_HV</sub> = 5.0 V ± 10%                                          | 15   | —     | _   |        |
|                    |    | Ρ    |                                             | V <sub>IN</sub> = 0.9 V<br>V <sub>DD_HVDD_HV</sub> = 3.3 V<br>± 10%                                  | 15   | _     | _   |        |
| W <sub>FRST</sub>  | CC | Р    | Input filtered                              | $V_{DD_{HV}} = 5.0 \text{ V} \pm 10\%$                                                               | _    | -     | 500 | ns     |
|                    |    | Р    | pulse                                       | $V_{DD_{HV}} = 3.3 V \pm 10\%$                                                                       | _    | —     | 600 |        |
| W <sub>NFRST</sub> | СС | Ρ    | Input not filtered                          | $V_{DD_{HV}} = 5.0 \text{ V} \pm 10\%$                                                               | 2000 | _     |     | ns     |
|                    |    | Ρ    | pulse                                       | $V_{DD_{HV}} = 3.3 \text{ V} \pm 10\%$                                                               | 3000 |       | —   |        |

Table 17. Reset PAD electrical characteristics (continued)

 I<sub>ol r</sub> applies to PORST: Strong Pull-down is active on PHASE0 for PORST. Refer to the device pinout IO definition excel file for details regarding pin usage.

2. Maximum current when forcing a change in the pin level opposite to the pull configuration.

3. Minimum current when keeping the same pin level state than the pull configuration.

#### Table 18. Reset Pad state during power-up and reset

| PAD   | POWER-UP State   | RESET state    | DEFAULT state <sup>(1)</sup> | STANDBY state |
|-------|------------------|----------------|------------------------------|---------------|
| PORST | Strong pull-down | Weak pull-down | Weak pull-down               | Weak pull-up  |

1. Before SW Configuration. Please refer to the Device Reference Manual, Reset Generation Module (MC\_RGM) Functional Description chapter for the details of the power-up phases.



#### 3.10 **PLLs**

Two phase-locked loop (PLL) modules are implemented to generate system and auxiliary clocks on the device.

Figure 7 depicts the integration of the two PLLs. Please, refer to device Reference Manual for more detailed schematic.





#### 3.10.1 PLL0

Table 19. PLL0 electrical characteristics

| Symbol                |    | C Parameter |                                                                      | Conditions                                        | Value |     |                                 | Unit |
|-----------------------|----|-------------|----------------------------------------------------------------------|---------------------------------------------------|-------|-----|---------------------------------|------|
| Symbol                |    | C           | Falameter                                                            | Conditions                                        | Min   | Тур | Max                             | Unit |
| f <sub>PLL0IN</sub>   | SR | —           | PLL0 input clock <sup>(1)</sup>                                      | _                                                 | 8     | _   | 44                              | MHz  |
| $\Delta_{PLLOIN}$     | SR | _           | PLL0 input clock duty cycle <sup>(1)</sup>                           | _                                                 | 40    | _   | 60                              | %    |
| f <sub>INFIN</sub>    | SR | _           | PLL0 PFD (Phase<br>Frequency Detector) input<br>clock frequency      | _                                                 | 8     | _   | 20                              | MHz  |
| f <sub>PLL0VCO</sub>  | СС | Ρ           | PLL0 VCO frequency                                                   | —                                                 | 600   | —   | 1400                            | MHz  |
| f <sub>PLL0PHI0</sub> | СС | D           | PLL0 output frequency                                                | _                                                 | 4.762 | _   | F <sub>SYS</sub> <sup>(2)</sup> | MHz  |
| f <sub>PLL0PHI1</sub> | СС | D           | PLL0 output clock PHI1                                               | —                                                 | 20    | —   | 175 <sup>(3)</sup>              | MHz  |
| t <sub>PLL0LOCK</sub> | СС | Р           | PLL0 lock time                                                       | _                                                 | _     | _   | 100                             | μs   |
|                       | сс | D           | PLL0_PHI0 single period<br>jitter<br>fPLL0IN = 20 MHz<br>(resonator) | f <sub>PLL0PHI0</sub> = 400 MHz,<br>6-sigma pk-pk | _     | _   | 200                             | ps   |



| Symbol                                    |                                          | с | Parameter                                                                                                                 | Conditions                                                                             | Value |      |                    | Unit |
|-------------------------------------------|------------------------------------------|---|---------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|-------|------|--------------------|------|
| Symbol                                    |                                          | C | Parameter                                                                                                                 | Conditions                                                                             | Min   | Тур  | Max                | Unit |
| <sup> Δ</sup> PLL0PHI1SPJI <sup>(4)</sup> | сс                                       | т | PLL0_PHI1 single period<br>jitter<br>fPLL0IN = 20 MHz<br>(resonator)                                                      | f <sub>PLL0PHI1</sub> = 40 MHz,<br>6-sigma pk-pk                                       | _     | _    | 300 <sup>(5)</sup> | ps   |
|                                           | Δ <sub>PLLOLTJ</sub> <sup>(4)</sup> CC T |   | PLL0 output long term<br>jitter <sup>(5)</sup><br>f <sub>PLL0IN</sub> = 20 MHz<br>(resonator), VCO<br>frequency = 800 MHz | 10 periods<br>accumulated jitter<br>(80 MHz equivalent<br>frequency), 6-sigma<br>pk-pk | _     | _    | ±250               | ps   |
| $\Delta_{PLLOLTJ}^{(4)}$                  |                                          | т |                                                                                                                           | 16 periods<br>accumulated jitter<br>(50 MHz equivalent<br>frequency), 6-sigma<br>pk-pk |       |      | ±300               | ps   |
|                                           |                                          |   | long term jitter<br>(< 1 MHz equivalent<br>frequency), 6-sigma<br>pk-pk)                                                  | —                                                                                      | —     | ±500 | ps                 |      |
| I <sub>PLL0</sub>                         | СС                                       | Т | PLL0 consumption                                                                                                          | FINE LOCK state                                                                        | _     | —    | 6                  | mA   |

Table 19. PLL0 electrical characteristics (continued)

1. PLLOIN clock retrieved directly from either internal RCOSC or external FXOSC clock. Input characteristics are granted when using internal RCOSC or external oscillator is used in functional mode.

2. Please refer to Section 3.3: Operating conditions for the maximum operating frequency.

 If the PLL0\_PHI1 is used as an input for PLL1, then the PLL0\_PHI1 frequency shall obey the maximum input frequency limit set for PLL1 (87.5 MHz, according to *Table 20*).

4. Jitter values reported in this table refer to the internal jitter, and do not include the contribution of the divider and the path to the output CLKOUT pin.

V<sub>DD\_LV</sub> noise due to application in the range V<sub>DD\_LV</sub> = 1.20 V±5%, with frequency below PLL bandwidth (40 kHz) will be filtered.



#### 3.10.2 PLL1

PLL1 is a frequency modulated PLL with Spread Spectrum Clock Generation (SSCG) support.

|                                   | Table 20. PLL1 electrical characteristics |   |                                                                 |                                             |       |      |                                 |      |  |  |  |  |
|-----------------------------------|-------------------------------------------|---|-----------------------------------------------------------------|---------------------------------------------|-------|------|---------------------------------|------|--|--|--|--|
| Symbol                            |                                           | с | Parameter                                                       | Conditions                                  |       | Unit |                                 |      |  |  |  |  |
| Symbol                            |                                           | C | Falameter                                                       | Conditions                                  | Min   | Тур  | Max                             | Unit |  |  |  |  |
| f <sub>PLL1IN</sub>               | SR                                        | — | PLL1 input clock <sup>(1)</sup>                                 | —                                           | 37.5  | —    | 87.5                            | MHz  |  |  |  |  |
| $\Delta_{PLL1IN}$                 | SR                                        | _ | PLL1 input clock duty cycle <sup>(1)</sup>                      | _                                           | 35    | _    | 65                              | %    |  |  |  |  |
| f <sub>INFIN</sub>                | SR                                        | _ | PLL1 PFD (Phase<br>Frequency Detector)<br>input clock frequency | _                                           | 37.5  |      | 87.5                            | MHz  |  |  |  |  |
| f <sub>PLL1VCO</sub>              | СС                                        | Р | PLL1 VCO frequency                                              | —                                           | 600   | _    | 1400                            | MHz  |  |  |  |  |
| f <sub>PLL1PHI0</sub>             | СС                                        | D | PLL1 output clock PHI0                                          | —                                           | 4.762 | -    | F <sub>SYS</sub> <sup>(2)</sup> | MHz  |  |  |  |  |
| t <sub>PLL1LOCK</sub>             | СС                                        | Р | PLL1 lock time                                                  | —                                           | —     | _    | 50                              | μs   |  |  |  |  |
| f <sub>PLL1MOD</sub>              | сс                                        | Т | PLL1 modulation<br>frequency                                    | —                                           | _     | _    | 250                             | kHz  |  |  |  |  |
| 1 21                              | <u> </u>                                  | т | PLL1 modulation depth                                           | Center spread <sup>(3)</sup>                | 0.25  | _    | 2                               | %    |  |  |  |  |
| <sup> δ</sup> pll1mod             | СС                                        | 1 | (when enabled)                                                  | Down spread                                 | 0.5   | _    | 4                               | %    |  |  |  |  |
| ∆ <sub>PLL1PHI0SPJ</sub>  <br>(4) | сс                                        | Т | PLL1_PHI0 single period peak to peak jitter                     | f <sub>PLL1PHI0</sub> =<br>200 MHz, 6-sigma | _     | _    | 500 <sup>(5)</sup>              | ps   |  |  |  |  |
| I <sub>PLL1</sub>                 | CC                                        | Т | PLL1 consumption                                                | FINE LOCK state                             | _     | _    | 5                               | mA   |  |  |  |  |

| Table 20. PLL1 elect | rical characteristics |   |
|----------------------|-----------------------|---|
|                      |                       | Ξ |

1. PLL1IN clock retrieved directly from either internal PLL0 or external FXOSC clock. Input characteristics are granted when using internal PPL0 or external oscillator is used in functional mode.

2. Please refer to Section 3.3: Operating conditions for the maximum operating frequency.

The device maximum operating frequency  $F_{SYS}$  (max) includes the frequency modulation. If center modulation is selected, the FSYS must be below the maximum by MD (Modulation Depth Percentage), such that FSYS(max)=FSYS(1+MD%). Please refer to the Reference Manual for the PLL programming details. 3.

Jitter values reported in this table refer to the internal jitter, and do not include the contribution of the divider and the path to the output CLKOUT pin. 4.

5. 1.25 V±5%, application noise below 40 kHz at  $V_{\text{DD\_LV}}$  pin - no frequency modulation.



## 3.11 Oscillators

### 3.11.1 Crystal oscillator 40 MHz

#### Table 21. External 40 MHz oscillator electrical specifications

| Gumba                |    | ~ | Deveneeter                                                                | Conditions                                             | V                          | alue                       | l l mit |
|----------------------|----|---|---------------------------------------------------------------------------|--------------------------------------------------------|----------------------------|----------------------------|---------|
| Symbo                | 1  | С | Parameter                                                                 | Conditions                                             | Min                        | Max                        | Unit    |
| f <sub>XTAL</sub>    | CC | D | Crystal Frequency                                                         | —                                                      | 4 <sup>(2)</sup>           | 8                          | MHz     |
|                      |    |   | Range <sup>(1)</sup>                                                      |                                                        | >8                         | 20                         |         |
|                      |    |   |                                                                           |                                                        | >20                        | 40                         |         |
| t <sub>cst</sub>     | СС | Т | Crystal start-up time <sup>(3),(4)</sup>                                  | T <sub>J</sub> = 150 °C                                | —                          | 5                          | ms      |
| t <sub>rec</sub>     | CC | D | Crystal recovery time <sup>(5)</sup>                                      | —                                                      | —                          | 0.5                        | ms      |
| V <sub>IHEXT</sub>   | СС | D | EXTAL input high<br>voltage <sup>(6)</sup> (External<br>Reference)        | V <sub>REF</sub> = 0.29 * V <sub>DD_HV_OSC</sub>       | V <sub>REF</sub> +<br>0.75 | —                          | V       |
| V <sub>ILEXT</sub>   | CC | D | EXTAL input low<br>voltage <sup>(6)</sup> (External<br>Reference)         | V <sub>REF</sub> = 0.29 * V <sub>DD_HV_OSC</sub>       | _                          | V <sub>REF</sub> -<br>0.75 | V       |
| C <sub>S_EXTAL</sub> | СС | D | Total on-chip stray<br>capacitance on EXTAL<br>pin <sup>(7)</sup>         | _                                                      | 3                          | 7                          | pF      |
| C <sub>S_XTAL</sub>  | CC | D | Total on-chip stray<br>capacitance on XTAL<br>pin <sup>(7)</sup>          | _                                                      | 3                          | 7                          | pF      |
| 9 <sub>m</sub>       | CC | Ρ | Oscillator<br>Transconductance                                            | f <sub>XTAL</sub> = 4 - 8 MHz<br>freq_sel[2:0] = 000   | 3.9                        | 13.6                       | mA/V    |
|                      |    | D |                                                                           | f <sub>XTAL</sub> = 5 - 10 MHz<br>freq_sel[2:0] = 001  | 5                          | 17.5                       |         |
|                      |    | D |                                                                           | f <sub>XTAL</sub> = 10 – 15 MHz<br>freq_sel[2:0] = 010 | 8.6                        | 29.3                       |         |
|                      |    | Ρ |                                                                           | f <sub>XTAL</sub> = 15 - 20 MHz<br>freq_sel[2:0] = 011 | 14.4                       | 48                         |         |
|                      |    | D |                                                                           | f <sub>XTAL</sub> = 20 - 25 MHz<br>freq_sel[2:0] = 100 | 21.2                       | 69                         |         |
|                      |    | D |                                                                           | f <sub>XTAL</sub> = 25 – 30 MHz<br>freq_sel[2:0] = 101 | 27                         | 86                         |         |
|                      |    | D |                                                                           | f <sub>XTAL</sub> = 30 - 35 MHz<br>freq_sel[2:0] = 110 | 33.5                       | 115                        |         |
|                      |    | Ρ |                                                                           | f <sub>XTAL</sub> = 35 - 40 MHz<br>freq_sel[2:0] = 111 | 33.5                       | 115                        |         |
| V <sub>EXTAL</sub>   | CC | D | Oscillation Amplitude on<br>the EXTAL pin after<br>startup <sup>(8)</sup> | T <sub>J</sub> = –40 °C to 150 °C                      | 0.5                        | 1.8                        | V       |



| Symbo             | Symbol C |   | vmbol C Parameter Condi         |                                   | Conditions | v   | Unit |
|-------------------|----------|---|---------------------------------|-----------------------------------|------------|-----|------|
| Symbo             | 1        | Ŭ | Falameter                       | Conditions                        | Min        | Мах | Unit |
| V <sub>HYS</sub>  | CC       | D | Comparator Hysteresis           | T <sub>J</sub> = –40 °C to 150 °C | 0.1        | 1.0 | V    |
| I <sub>XTAL</sub> | CC       | D | XTAL current <sup>(8),(9)</sup> | T <sub>J</sub> = –40 °C to 150 °C | —          | 14  | mA   |

#### Table 21. External 40 MHz oscillator electrical specifications (continued)

1. The range is selectable by UTEST miscellaneous DCF client XOSC\_FREQ\_SEL.

2. The XTAL frequency, if used to feed the PPL0 (or PLL1), shall obey the minimum input frequency limit set for PLL0 (or PLL1).

3. This value is determined by the crystal manufacturer and board design, and it can potentially be higher than the maximum provided.

- 4. Proper PC board layout procedures must be followed to achieve specifications.
- 5. Crystal recovery time is the time for the oscillator to settle to the correct frequency after adjustment of the integrated load capacitor value.
- 6. Applies to an external clock input and not to crystal mode.
- 7. See crystal manufacturer's specification for recommended load capacitor (C<sub>L</sub>) values. The external oscillator requires external load capacitors when operating from 8 MHz to 16 MHz. Account for on-chip stray capacitance (C<sub>S EXTAL</sub>/C<sub>S XTAL</sub>) and PCB capacitance when selecting a load capacitor value. When operating at 20 MHz/40 MHz, the integrated load capacitor value is selected via S/W to match the crystal manufacturer's specification, while accounting for on-chip and PCB capacitance.
- 8. Amplitude on the EXTAL pin after startup is determined by the ALC block, that is the Automatic Level Control Circuit. The function of the ALC is to provide high drive current during oscillator startup, but reduce current after oscillation in order to reduce power, distortion, and RFI, and to avoid over driving the crystal. The operating point of the ALC is dependent on the crystal value and loading conditions.
- 9. I<sub>XTAL</sub> is the oscillator bias current out of the XTAL pin with both EXTAL and XTAL pins grounded. This is the maximum current during startup of the oscillator.

### 3.11.2 RC oscillator 16 MHz

| Symbol                 |    | C Parameter |                                                                | Conditions                                |      | Value        |     | Unit |
|------------------------|----|-------------|----------------------------------------------------------------|-------------------------------------------|------|--------------|-----|------|
| Symbol                 |    |             |                                                                | Conditions                                | Min  | Тур          | Max | Onit |
| f <sub>Target</sub>    | СС | D           | IRC target frequency                                           | —                                         | —    | 16           | _   | MHz  |
| δf <sub>var_noT</sub>  | CC | Ρ           | IRC frequency variation<br>without temperature<br>compensation | T < 150 °C                                | -5   | _            | 5   | %    |
| δf <sub>var_T</sub>    | CC | Т           | IRC frequency variation<br>with temperature<br>compensation    | T < 150 °C                                | -3   | —            | 3   | %    |
| δf <sub>var_SW</sub>   |    | Т           | IRC software trimming accuracy                                 | Trimming temperature                      | -0.5 | <u>+</u> 0.3 | 0.5 | %    |
| T <sub>start_noT</sub> | CC | Т           | Startup time to reach within<br>f <sub>var_noT</sub>           | Factory<br>trimming<br>already<br>applied |      |              | 5   | μs   |

#### Table 22. Internal RC oscillator electrical specifications



| Symbol               |    | с | Parameter                                             | Conditions                                |     | Unit |     |      |
|----------------------|----|---|-------------------------------------------------------|-------------------------------------------|-----|------|-----|------|
| Symbol               |    |   | i arameter                                            | Conditions                                | Min | Тур  | Max | Onic |
| T <sub>start_T</sub> | CC | Т | Startup time to reach within f <sub>var_T</sub>       | Factory<br>trimming<br>already<br>applied | _   |      | 120 | μs   |
| I <sub>FIRC</sub>    | СС | Т | Current consumption on HV power supply <sup>(1)</sup> | After T <sub>start_T</sub>                | _   | —    | 600 | μA   |

| Table 22. Internal RC oscillator electrical s | pecifications | (continued) |  |
|-----------------------------------------------|---------------|-------------|--|
|                                               |               |             |  |

1. The consumption reported considers the sum of the RC oscillator 16 MHz IP, and the core logic clocked by the IP during Standby mode.



## 3.11.3 Low power RC oscillator

|                     |    |   |                                                                    |                        |     | Value |     |        |
|---------------------|----|---|--------------------------------------------------------------------|------------------------|-----|-------|-----|--------|
| Symbol              |    | С | Parameter                                                          | Conditions             | Min | Тур   | Max | - Unit |
| F <sub>sirc</sub>   | CC | Т | Slow Internal<br>RC oscillator<br>frequency                        | —                      | —   | 1024  | _   | kHz    |
| δf <sub>var_T</sub> | CC | Ρ | Frequency<br>variation across<br>temperature                       | –40 °C < T <<br>150 °C | -9  | _     | +9  | %      |
| δf <sub>var_V</sub> | CC | Ρ | Frequency<br>variation across<br>voltage                           | –40 °C < T <<br>150 °C | -5  | _     | +5  | %      |
| I <sub>sirc</sub>   | CC | Т | Slow Internal<br>RC oscillator<br>current                          | T = 55 °C              | —   | _     | 6   | μA     |
| T <sub>sirc</sub>   | CC | Т | Start up time,<br>after switching<br>ON the internal<br>regulator. | _                      |     | _     | 12  | μS     |

Table 23. 1024 kHz internal RC oscillator electrical characteristics



### 3.12 ADC system

### 3.12.1 ADC input description

*Figure 8* shows the input equivalent circuit for SARn and SARB channels.



### Figure 8. Input equivalent circuit (Fast SARn and SARB channels)

| Sympol              |    | с | Parameter                                                                                          | Conditions                                                                                                     | Va  | lue | Unit     |  |
|---------------------|----|---|----------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|-----|-----|----------|--|
| Symbol              |    |   | Farameter                                                                                          | Conditions                                                                                                     | Min | Max | Unit     |  |
| R <sub>20KΩ</sub>   | CC | D | Internal voltage reference source impedance.                                                       | _                                                                                                              | 16  | 30  | KΩ       |  |
| I <sub>LKG</sub>    | CC | — | Input leakage current, two ADC channels on input-only pin.                                         | See IO chapter <i>Table 10: I/O input electrical characteristics</i> , parameter I <sub>LKG</sub>              |     |     |          |  |
| I <sub>INJ1</sub>   | SR | _ | Injection current on analog input<br>preserving functionality at full or<br>degraded performances. | See Operating Conditions chapter <i>Table 5:</i><br><i>Operating conditions</i> , I <sub>INJ1</sub> parameter. |     |     |          |  |
| C <sub>HV_ADC</sub> | SR | D | V <sub>DD_HV_ADV</sub> external capacitance.                                                       | See Power Management c<br>components integration, C                                                            | •   |     | External |  |
| C <sub>P1</sub>     | CC | D | Pad capacitance                                                                                    | See IO chapter <i>Table 10: I/O input electrical characteristics</i> , parameter C <sub>P1</sub>               |     |     |          |  |
| C <sub>P2</sub>     | CC | D | Internal routing capacitance                                                                       | — — 2                                                                                                          |     |     | pF       |  |
| C <sub>S</sub>      | СС | D | SAR ADC sampling capacitance                                                                       | —                                                                                                              | —   | 5   | pF       |  |
| R <sub>SWn</sub>    | CC | D | Analog switches resistance                                                                         | — 0 1.8                                                                                                        |     |     | kΩ       |  |

### Table 24. ADC pin specification<sup>(1)</sup>



| Symbol                             |    | с | Parameter                                     | Conditions                                  | Va  | Unit |      |
|------------------------------------|----|---|-----------------------------------------------|---------------------------------------------|-----|------|------|
| Symbol                             |    | C | Faiameter                                     | Conditions                                  | Min | Max  | Onit |
| R <sub>AD</sub>                    | CC | D | ADC input analog switches resistance          | SARn 12bit                                  | _   | 0.8  | kΩ   |
| R <sub>CMSW</sub>                  | СС | D | Common mode switch resistance                 | sum of the two                              | _   | 9    | kΩ   |
| R <sub>CMRL</sub>                  | CC | D | Common mode resistive ladder                  | resistances                                 |     |      | kΩ   |
| R <sub>SAFEPD</sub> <sup>(2)</sup> | СС | D | Discharge resistance for ADC                  | $V_{DD_{HV_{IO}}} = 5.0 \text{ V} \pm 10\%$ | —   | 300  | Ω    |
|                                    |    |   | input-only pins (strong pull-down for safety) | $V_{DD_{HV_{IO}}} = 3.3 V \pm 10\%$         |     | 500  | Ω    |

 Table 24. ADC pin specification<sup>(1)</sup> (continued)

1. All specifications in this table valid for the full input voltage range for the analog inputs.

2. It enables discharge of up to 100 nF from 5 V every 300 ms. Please refer to the device pinout IO definition excel file for the pads supporting it.

### 3.12.2 SAR ADC 12 bit electrical specification

The SARn ADCs are 12-bit Successive Approximation Register analog-to-digital converters with full capacitive DAC. The SARn architecture allows input channel multiplexing.

| Querrahal                |    | • | Parameter                                         | Conditions                                                                                                                                                               | Va                  | lue   | Unit |
|--------------------------|----|---|---------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|-------|------|
| Symbol                   |    | С | Parameter                                         | Conditions                                                                                                                                                               | Min                 | Max   | Unit |
| f <sub>ADCK</sub>        | SR | Ρ | Clock frequency                                   | Standard frequency mode                                                                                                                                                  | 7.5                 | 13.33 | MHz  |
|                          |    | Т |                                                   | High frequency mode                                                                                                                                                      | >13.33              | 16.0  |      |
| t <sub>ADCINIT</sub>     | SR |   | ADC initialization time                           | —                                                                                                                                                                        | 1.5                 | —     | μs   |
| t <sub>ADCBIASINIT</sub> | SR |   | ADC BIAS initialization time                      | _                                                                                                                                                                        | 5                   | _     | μs   |
| t <sub>ADCPRECH</sub>    | SR | Т | ADC decharge time                                 | Fast channel                                                                                                                                                             | 1/f <sub>ADCK</sub> | —     | μs   |
|                          |    |   |                                                   | Standard channel                                                                                                                                                         | 2/f <sub>ADCK</sub> | —     |      |
| ΔV <sub>PRECH</sub>      | SR | D | Decharge voltage precision                        | T <sub>J</sub> < 150 °C                                                                                                                                                  | 0                   | 0.25  | V    |
| R <sub>20KΩ</sub>        | СС | D | Internal voltage<br>reference source<br>impedance | _                                                                                                                                                                        | 16                  | 30    | KΩ   |
| ΔV <sub>INTREF</sub>     | СС | Ρ | Internal reference<br>voltage precision           | Applies to all internal<br>reference points<br>(V <sub>SS_HV_ADR</sub> ,<br>1/3 * V <sub>DD_HV_ADR</sub> ,<br>2/3 * V <sub>DD_HV_ADR</sub> ,<br>V <sub>DD_HV_ADR</sub> ) | -0.20               | 0.20  | V    |

 Table 25. SARn ADC electrical specification<sup>(1)</sup>



| 0h.al                                   |    |   | Demonster                      | O an dittion o                                                                                                             | Val                  | ue   | 11     |
|-----------------------------------------|----|---|--------------------------------|----------------------------------------------------------------------------------------------------------------------------|----------------------|------|--------|
| Symbol                                  |    | С | Parameter                      | Conditions                                                                                                                 | Min                  | Max  | – Unit |
| t <sub>ADCSAMPLE</sub>                  | SR | Ρ | ADC sample time <sup>(2)</sup> | Fast channel – 12-bit configuration                                                                                        | 6/f <sub>ADCK</sub>  | —    | μs     |
|                                         |    | D |                                | Fast channel – 10-bit<br>configuration mode 1 <sup>(3)</sup><br>(Standard frequency mode<br>only)                          | 6/f <sub>ADCK</sub>  |      |        |
|                                         |    |   |                                | Fast channel – 10-bit<br>configuration mode 2 <sup>(4)</sup><br>(Standard frequency mode<br>only)                          | 5/f <sub>ADCK</sub>  |      |        |
|                                         |    |   |                                | Fast channel – 10-bit<br>configuration mode 3 <sup>(5)</sup><br>(High frequency mode only)                                 | 6/f <sub>ADCK</sub>  |      |        |
|                                         |    |   |                                | Standard channel– 12-bit configuration                                                                                     | 12/f <sub>ADCK</sub> |      |        |
|                                         |    |   |                                | Standard channel– 10-bit<br>configuration mode 1 <sup>(3)</sup><br>(Standard frequency mode<br>only)                       | 12/f <sub>ADCK</sub> |      |        |
|                                         |    |   |                                | Standard channel – 10-bit<br>configuration mode 2 <sup>(4)</sup><br>(Standard frequency mode<br>only)                      | 10/f <sub>ADCK</sub> |      |        |
|                                         |    |   |                                | Standard channel – 10-bit<br>configuration mode 3 <sup>(5)</sup><br>(High frequency mode only)                             | 12/f <sub>ADCK</sub> |      |        |
|                                         |    |   |                                | Conversion of BIAS test channels through 20 $k\Omega$ input.                                                               | 40/f <sub>ADCK</sub> |      |        |
| t <sub>ADCEVAL</sub>                    | SR | Ρ | ADC evaluation time            | 12-bit configuration                                                                                                       | 12/f <sub>ADCK</sub> | —    | μs     |
|                                         |    | D |                                | 10-bit configuration                                                                                                       | 10/f <sub>ADCK</sub> | —    |        |
| I <sub>ADCREFH</sub> <sup>(6),(7)</sup> | СС | Т | ADC high reference<br>current  | Run mode<br>(average across all codes)                                                                                     | —                    | 7    | μA     |
|                                         |    |   |                                | Power Down mode                                                                                                            | _                    | 1    |        |
| I <sub>ADCREFL</sub> <sup>(7)</sup>     | CC | D | ADC low reference<br>current   | $\begin{array}{l} \text{Run mode} \\ \text{V}_{\text{DD}\_\text{HV}\_\text{ADR}\_\text{S}} \leq 5.5 \text{ V} \end{array}$ | —                    | 15   | μA     |
|                                         |    |   |                                | Power Down mode $V_{DD_HV_ADR_S} \le 5.5 \text{ V}$                                                                        | —                    | 1    |        |
| I <sub>ADV_S</sub> <sup>(7)</sup>       | СС | Р | V <sub>DD_HV_ADV</sub> power   | Run mode                                                                                                                   | _                    | 4.0  | mA     |
|                                         |    | D | supply current                 | Power Down mode                                                                                                            | _                    | 0.04 |        |

 Table 25. SARn ADC electrical specification<sup>(1)</sup> (continued)



| Symbol            |    | с | Parameter                                                           | Conditions                                                                                                          | Va   | lue | Unit         |
|-------------------|----|---|---------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|------|-----|--------------|
| Symbol            |    | C | Parameter                                                           | Conditions                                                                                                          | Min  | Max | Unit         |
| TUE <sub>12</sub> | CC | Т | Total unadjusted error<br>in 12-bit<br>configuration <sup>(8)</sup> | T <sub>J</sub> < 150 °C,<br>V <sub>DD_HV_ADV</sub> > 3 V,<br>V <sub>DD_HV_ADR_S</sub> > 3 V                         | -4   | 4   | LSB<br>(12b) |
|                   |    | Ρ |                                                                     | T <sub>J</sub> < 150 °C,<br>V <sub>DD_HV_ADV</sub> > 3 V,<br>V <sub>DD_HV_ADR_S</sub> > 3 V                         | -6   | 6   |              |
|                   |    | Т |                                                                     | T <sub>J</sub> < 150 °C,<br>V <sub>DD_HV_ADV</sub> > 3 V,<br>3 V > V <sub>DD_HV_ADR_S</sub> > 2 V                   | -6   | 6   |              |
|                   |    | D |                                                                     | High frequency mode,<br>T <sub>J</sub> < 150 °C,<br>V <sub>DD_HV_ADV</sub> > 3 V,<br>V <sub>DD_HV_ADR_S</sub> > 3 V | -12  | 12  |              |
| TUE <sub>10</sub> | СС | D | Total unadjusted error<br>in 10-bit<br>configuration <sup>(8)</sup> | Mode 1, T <sub>J</sub> < 150 °C,<br>V <sub>DD_HV_ADV</sub> > 3 V<br>V <sub>DD_HV_ADR_S</sub> > 3 V                  | -1.5 | 1.5 | LSB<br>(10b) |
|                   |    | D |                                                                     | Mode 1, T <sub>J</sub> < 150 °C,<br>V <sub>DD_HV_ADV</sub> > 3 V,<br>3 V > V <sub>DD_HV_ADR_S</sub> > 2 V           | -2.0 | 2.0 |              |
|                   |    | С |                                                                     | Mode 2, T <sub>J</sub> < 150 °C,<br>V <sub>DD_HV_ADV</sub> > 3 V<br>V <sub>DD_HV_ADR_S</sub> > 3 V                  | -3.0 | 3.0 |              |
|                   |    | С |                                                                     | Mode 3, T <sub>J</sub> < 150 °C,<br>V <sub>DD_HV_ADV</sub> > 3 V<br>V <sub>DD_HV_ADR_S</sub> > 3 V                  | -4.0 | 4.0 |              |

 Table 25. SARn ADC electrical specification<sup>(1)</sup> (continued)



| 0h.s.l             |    |   | Demonster                                                     | O a malifica ma                                                                                     | Va   | lue | 11           |
|--------------------|----|---|---------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|------|-----|--------------|
| Symbol             |    | С | Parameter                                                     | Conditions                                                                                          | Min  | Max | – Unit       |
| ∆TUE <sub>12</sub> | CC | D | TUE degradation due to $V_{DD_HV_ADR}$ offset with respect to | $V_{IN} < V_{DD_HV_ADV}$ $V_{DD_HV_ADR} - V_{DD_HV_ADV}$ $\in [0:25 \text{ mV}]$                    | -1   | 1   | LSB<br>(12b) |
|                    |    |   | Vdd_hv_adv                                                    | $V_{IN} < V_{DD_HV_ADV}$ $V_{DD_HV_ADR} - V_{DD_HV_ADV}$ $\in [25:50 \text{ mV}]$                   | -2   | 2   |              |
|                    |    |   |                                                               | $V_{IN} < V_{DD_HV_ADV}$ $V_{DD_HV_ADR} - V_{DD_HV_ADV}$ $\in [50:75 \text{ mV}]$                   | -4   | 4   |              |
|                    |    |   |                                                               | $V_{IN} < V_{DD_HV_ADV}$ $V_{DD_HV_ADR} - V_{DD_HV_ADV}$ $\in [75:100 \text{ mV}]$                  | -6   | 6   |              |
|                    |    |   |                                                               | $V_{DD_HV_ADV} < V_{IN} < V_{DD_HV_ADR} V_{DD_HV_ADR} - V_{DD_HV_ADV} \in [0:25 \text{ mV}]$        | -2.5 | 2.5 |              |
|                    |    |   |                                                               | $V_{DD_HV_ADV} < V_{IN} < V_{DD_HV_ADR} V_{DD_HV_ADR} - V_{DD_HV_ADV} \in [25:50 mV]$               | -4   | 4   |              |
|                    |    |   |                                                               | $V_{DD_HV_ADV} < V_{IN} < V_{DD_HV_ADR} V_{DD_HV_ADR} V_{DD_HV_ADR} - V_{DD_HV_ADV} \in [50:75 mV]$ | -7   | 7   |              |
|                    |    |   |                                                               | $V_{DD_HV_ADV} < V_{IN} < V_{DD_HV_ADR} V_{DD_HV_ADR} - V_{DD_HV_ADV} \in [75:100 mV]$              | -12  | 12  |              |
| DNL <sup>(8)</sup> | СС | Ρ | Differential non-<br>linearity                                | Standard frequency mode,<br>V <sub>DD_HV_ADV</sub> > 4 V<br>V <sub>DD_HV_ADR_S</sub> > 4 V          | -1   | 2   | LSB<br>(12b) |
|                    |    | Т |                                                               | High frequency mode,<br>$V_{DD_HV_ADV} > 4 V$<br>$V_{DD_HV_ADR_S} > 4 V$                            | -1   | 2   |              |

 Table 25. SARn ADC electrical specification<sup>(1)</sup> (continued)

1. Functional operating conditions are given in the DC electrical specifications. Absolute maximum ratings are stress ratings only, and functional operation at the maxima is not guaranteed. Stress beyond the listed maxima may affect device reliability or cause permanent damage to the device.

2. Minimum ADC sample times are dependent on adequate charge transfer from the external driving circuit to the internal sample capacitor. The time constant of the entire circuit must allow the sampling capacitor to charge within 1/2 LSB within the sampling window. Please refer to Figure 8 for models of the internal ADC circuit, and the values to use in external RC sizing and calculating the sampling window duration.

- 3. Mode1: 6 sampling cycles + 10 conversion cycles at 13.33 MHz.
- 4. Mode2: 5 sampling cycles + 10 conversion cycles at 13.33 MHz.
- 5. Mode3: 6 sampling cycles + 10 conversion cycles at 16 MHz.



- 6. I<sub>ADCREFH</sub> and I<sub>ADCREFL</sub> are independent from ADC clock frequency. It depends on conversion rate: consumption is driven by the transfer of charge between internal capacitances during the conversion.
- 7. Current parameter values are for a single ADC.
- 8. TUE and DNL are granted with injection current within the range defined in Table 24, for parameters classified as T and D.



### 3.13 **Power management**

The power management module monitors the different power supplies as well as it generates the required internal supplies. The device can operate in the following configurations:

| Device    | External<br>regulator | Internal<br>SMPS<br>regulator | Internal<br>linear<br>regulator<br>external<br>ballast | Internal<br>linear<br>regulator<br>internal<br>ballast | Auxiliary<br>regulator | Clamp<br>regulator | Internal<br>standby<br>regulator <sup>(1)</sup> |
|-----------|-----------------------|-------------------------------|--------------------------------------------------------|--------------------------------------------------------|------------------------|--------------------|-------------------------------------------------|
| SPC582Bxx | _                     | _                             | _                                                      | Х                                                      | _                      | _                  | Х                                               |

| Table 26. | Power | management | regulators |
|-----------|-------|------------|------------|
|-----------|-------|------------|------------|

1. Standby regulator is automatically activated when the device enters standby mode.

### 3.13.1 Power management integration

Use the integration schemes provided below to ensure the proper device function, according to the selected regulator configuration.

The internal regulators are supplied by  $V_{DD\_HV\_IO\_MAIN}$  supply and are used to generate  $V_{DD\_LV}$  supply.

Place capacitances on the board as near as possible to the associated pins and limit the serial inductance of the board to less than 5 nH.

It is recommended to use the internal regulators only to supply the device itself.





Figure 9. Internal regulator with internal ballast mode





### Figure 10. Standby regulator with internal ballast mode

### Table 27. External components integration

| Symbol           | Symbol            |   | Parameter                                                                               | Conditions <sup>(1)</sup>                 | Value |     |     | Unit |
|------------------|-------------------|---|-----------------------------------------------------------------------------------------|-------------------------------------------|-------|-----|-----|------|
| Symbol           |                   |   | Falameter                                                                               | Conditions                                | Min   | Тур | Max | Unit |
|                  | Common Components |   |                                                                                         |                                           |       |     |     |      |
| C <sub>E</sub>   | SR                | D | Internal voltage regulator stability external capacitance <sup>(2) (3)</sup>            | _                                         | _     | 1   |     | μF   |
| R <sub>E</sub>   | SR                | D | Stability capacitor equivalent serial resistance                                        | Total resistance including<br>board track | _     | _   | 50  | mΩ   |
| C <sub>LVn</sub> | SR                | D | Internal voltage regulator<br>decoupling external<br>capacitance <sup>(3) (4) (5)</sup> | Each $V_{DD_LV}/V_{SS}$ pair              | Ι     | 47  | —   | nF   |
| R <sub>LVn</sub> | SR                | D | Stability capacitor equivalent serial resistance                                        | —                                         |       | _   | 50  | mΩ   |



| Symbo            |    | с | Parameter                                                 | Conditions <sup>(1)</sup>                                         |     | Unit        |   |      |
|------------------|----|---|-----------------------------------------------------------|-------------------------------------------------------------------|-----|-------------|---|------|
| Symbo            |    | C | Farameter                                                 | Conditions                                                        | Min | Min Typ Max |   | Unit |
| C <sub>BV</sub>  | SR | D | Bulk capacitance for HV supply <sup>(3)</sup>             | —                                                                 | —   | 4.7         |   | μF   |
| C <sub>HVn</sub> | SR | D | Decoupling capacitance for ballast and IOs <sup>(3)</sup> | on all $V_{DD\_HV\_IO}/V_{SS}$ and $V_{DD\_HV\_ADR}/V_{SS}$ pairs | -   | 100         | — | nF   |
| C <sub>FLA</sub> | SR | D | Decoupling capacitance for Flash supply <sup>(6)</sup>    | —                                                                 | _   | 10          | _ | nF   |
| C <sub>ADC</sub> | SR | D | ADC supply external capacitance <sup>(2)</sup>            | V <sub>DD_HV_ADV/</sub> V <sub>SS_HV_ADV</sub><br>pair            | _   | 0.5         | _ | μF   |

 Table 27. External components integration (continued)

1. V<sub>DD</sub> = 3.3 V  $\pm$  10% / 5.0 V  $\pm$  10%, T<sub>J</sub> = –40 / 150 °C, unless otherwise specified.

2. Recommended X7R or X5R ceramic -50% / +35% variation across process, temperature, voltage and after aging.

3. CE capacitance is required both in internal and external regulator mode.

4. For noise filtering, add a high frequency bypass capacitance of 10 nF.

5. For applications it is recommended to implement at least 5  $C_{LV}$  capacitances.

6. Recommended X7R capacitors. For noise filtering, add a high frequency bypass capacitance of 100 nF.



### 3.13.2 Voltage regulators

| Cumhal               |    | с | Devenation                                                                                                                                                                                                                                                           | Conditions                            |      | Value |      | 11   |
|----------------------|----|---|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|------|-------|------|------|
| Symbol               |    | C | Parameter                                                                                                                                                                                                                                                            | Conditions                            | Min  | Тур   | Max  | Unit |
| V <sub>MREG</sub>    | СС | Ρ | Main regulator output voltage                                                                                                                                                                                                                                        | Power-up, before<br>trimming, no load | 1.13 | 1.21  | 1.29 | V    |
|                      | СС | Ρ |                                                                                                                                                                                                                                                                      | After trimming,<br>maximum load       | 1.09 | 1.19  | 1.26 |      |
| IDD <sub>MREG</sub>  | CC | Т | Main regulator current provided to $V_{DD_LV}$ domain<br>The maximum current required by the device ( $I_{DD_LV}$ ) may exceed the maximum current which can be provided by the internal linear regulator. In this case, the internal regulator mode cannot be used. | _                                     |      | _     | 85   | mA   |
| IDD <sub>CLAMP</sub> | CC | D | Main regulator rush current<br>sinked from V <sub>DD_HV_IO_MAIN</sub><br>domain during V <sub>DD_LV</sub> domain<br>loading                                                                                                                                          | Power-up condition                    |      | _     | 40   | mA   |
|                      | СС | Т | Main regulator output current variation                                                                                                                                                                                                                              | 20 µs observation<br>window           | -50  | —     | 50   | mA   |
| I <sub>MREGINT</sub> | СС | D | Main regulator current                                                                                                                                                                                                                                               | I <sub>MREG</sub> = max               | —    | _     | 1.1  | mA   |
|                      |    | D | consumption                                                                                                                                                                                                                                                          | I <sub>MREG</sub> = 0 mA              | _    |       | 1.1  |      |

#### Table 28. Linear regulator specifications

#### Table 29. Standby regulator specifications

| Symbol             |    | с | Parameter                                                       | Conditions                      |             | Value |      | Unit |
|--------------------|----|---|-----------------------------------------------------------------|---------------------------------|-------------|-------|------|------|
| Symbol             |    | U | Faiance                                                         | Conditions                      | Min Typ Max |       | onnt |      |
| V <sub>SBY</sub>   | СС | Ρ | Standby regulator output voltage                                | After trimming,<br>maximum load | 0.92        | 0.98  | 1.19 | V    |
| IDD <sub>SBY</sub> | СС | Т | Standby regulator current provided to V <sub>DD_LV</sub> domain | —                               | _           | 0.984 | 5    | mA   |

### 3.13.3 Voltage monitors

The monitors and their associated levels for the device are given in Table 30. Figure 11 illustrates the workings of voltage monitoring threshold.





| Figure 11 | . Voltage | monitor | threshold | definition |
|-----------|-----------|---------|-----------|------------|
|-----------|-----------|---------|-----------|------------|

| Gumbal                  |    | ~ | C Supply/Parameter                      | Conditions |      | Value <sup>(1)</sup> |      | Unit |
|-------------------------|----|---|-----------------------------------------|------------|------|----------------------|------|------|
| Symbol                  |    | С | Supply/Parameter                        | Conditions | Min  | Тур                  | Max  | Unit |
|                         |    |   | PowerOn Rese                            | t HV       |      |                      |      |      |
| V <sub>POR200_C</sub>   | CC | Ρ | V <sub>DD_HV_IO_MAIN</sub>              | _          | 1.80 | 2.02                 | 2.40 | V    |
|                         |    |   | Minimum Voltage Det                     | tectors HV |      |                      |      | -    |
| V <sub>MVD270_C</sub>   | CC | Ρ | V <sub>DD_HV_IO_MAIN</sub>              | —          | 2.71 | 2.76                 | 2.80 | V    |
| V <sub>MVD270_F</sub>   | CC | Ρ | V <sub>DD_HV_FLA</sub>                  | —          | 2.71 | 2.76                 | 2.80 | V    |
| V <sub>MVD270_SBY</sub> | CC | Ρ | V <sub>DD_HV_IO_MAIN</sub> (in Standby) | —          | 2.68 | 2.76                 | 2.84 | V    |
|                         |    |   | Low Voltage Detec                       | tors HV    |      |                      |      |      |
| V <sub>LVD290_C</sub>   | CC | Ρ | V <sub>DD_HV_IO_MAIN</sub>              | —          | 2.89 | 2.94                 | 2.99 | V    |
| V <sub>LVD290_F</sub>   | CC | Ρ | V <sub>DD_HV_FLA</sub>                  | —          | 2.89 | 2.94                 | 2.99 | V    |
| V <sub>LVD290_AS</sub>  | CC | Ρ | V <sub>DD_HV_ADV</sub> (ADCSAR pad)     | —          | 2.89 | 2.94                 | 2.99 | V    |
| V <sub>LVD400_AS</sub>  | CC | Ρ | V <sub>DD_HV_ADV</sub> (ADCSAR pad)     | —          | 4.15 | 4.23                 | 4.31 | V    |
| V <sub>LVD400_IM</sub>  | CC | Ρ | V <sub>DD_HV_IO_MAIN</sub>              |            | 4.15 | 4.23                 | 4.31 | V    |

| Table 30. Voltage monitor electrica | I characteristics |
|-------------------------------------|-------------------|
|-------------------------------------|-------------------|



| Curren el                    |    | ~ | Cumulu/Devenenter                     | Conditions |      | Value <sup>(1)</sup> |      | Unit |  |  |  |
|------------------------------|----|---|---------------------------------------|------------|------|----------------------|------|------|--|--|--|
| Symbol                       |    | С | Supply/Parameter                      | Conditions | Min  | Тур                  | Max  |      |  |  |  |
| Minimum Voltage Detectors LV |    |   |                                       |            |      |                      |      |      |  |  |  |
| V <sub>MVD082_C</sub>        | CC | Ρ | V <sub>DD_LV</sub>                    | —          | 0.85 | 0.88                 | 0.91 | V    |  |  |  |
| V <sub>MVD094_C</sub>        | CC | Ρ | V <sub>DD_LV</sub>                    | _          | 0.98 | 1.00                 | 1.02 | V    |  |  |  |
| V <sub>MVD094_FA</sub>       | CC | Ρ | V <sub>DD_LV</sub> (Flash)            | _          | 1.00 | 1.02                 | 1.04 | V    |  |  |  |
| V <sub>MVD094_FB</sub>       | CC | Ρ | V <sub>DD_LV</sub> (Flash)            | —          | 1.00 | 1.02                 | 1.04 | V    |  |  |  |
|                              |    |   | Low Voltage Detec                     | tors LV    |      |                      |      |      |  |  |  |
| V <sub>LVD100_C</sub>        | CC | Ρ | V <sub>DD_LV</sub>                    |            | 1.06 | 1.08                 | 1.11 | V    |  |  |  |
| $V_{LVD100}_{SB}$            | СС | Ρ | V <sub>DD_LV</sub> (In Standby)       | _          | 0.91 | 0.93                 | 0.95 | V    |  |  |  |
| V <sub>LVD100_F</sub>        | CC | Ρ | V <sub>DD_LV</sub> (Flash)            |            | 1.08 | 1.10                 | 1.12 | V    |  |  |  |
|                              |    |   | High Voltage Detec                    | ctors LV   |      |                      |      |      |  |  |  |
| V <sub>HVD134_C</sub>        | CC | Ρ | V <sub>DD_LV</sub>                    | —          | 1.28 | 1.31                 | 1.33 | V    |  |  |  |
|                              |    |   | Upper Voltage Dete                    | ctors LV   |      |                      |      |      |  |  |  |
| V <sub>UVD140_C</sub>        | CC | Ρ | V <sub>DD_LV</sub>                    | _          | 1.34 | 1.37                 | 1.39 | V    |  |  |  |
|                              |    |   | Common                                |            |      |                      |      |      |  |  |  |
| T <sub>VMFILTER</sub>        | CC | D | Voltage monitor filter <sup>(2)</sup> |            | 5    | _                    | 25   | μS   |  |  |  |

#### Table 30. Voltage monitor electrical characteristics (continued)

1. The values reported are Trimmed values, where applicable.

See Figure 11. Transitions shorter than minimum are filtered. Transitions longer than maximum are not filtered, and will be delayed by T<sub>VMFILTER</sub> time. Transitions between minimum and maximum can be filtered or not filtered, according to temperature, process and voltage variations.



-

## 3.14 Flash

1

The following table shows the Wait State configuration.

| Table 31. Wait State configuration | State configuration |
|------------------------------------|---------------------|
|------------------------------------|---------------------|

| RWSC | CORE FREQUENCY (MHZ) |
|------|----------------------|
| 2    | 80                   |
| 1    | 54                   |
| 0    | 27                   |

The following table shows the Program/Erase Characteristics.

| Table 32. | Flash men | ory program | and erase | specifications |
|-----------|-----------|-------------|-----------|----------------|
|           |           |             |           |                |

|                          |                                                                               |                    |   |              |                    | Val | ue                            |                                |                             |      |      |      |    |   |    |
|--------------------------|-------------------------------------------------------------------------------|--------------------|---|--------------|--------------------|-----|-------------------------------|--------------------------------|-----------------------------|------|------|------|----|---|----|
| Symbol                   | Characteristics <sup>(1)(2)</sup>                                             |                    |   | Initial max  |                    |     | Typical                       | Lifetime<br>max <sup>(5)</sup> |                             |      | Unit |      |    |   |    |
|                          |                                                                               | Тур <sup>(3)</sup> | С | 25 °C<br>(6) | All<br>temp<br>(7) | с   | end of<br>life <sup>(4)</sup> | < 1 K<br>cycles                | <u>&lt;</u> 250 K<br>cycles | С    |      |      |    |   |    |
| t <sub>dwprogram</sub>   | Double Word (64 bits)<br>program time (Partition 0, 2 &<br>3) [Packaged part] | 43                 | с | 130          | _                  | _   | 140                           | 5                              | 00                          | с    | μs   |      |    |   |    |
| t <sub>pprogram</sub>    | Page (256 bits) program time                                                  | 72                 | С | 240          |                    | -   | 240                           | 1(                             | 000                         | С    | μs   |      |    |   |    |
| t <sub>pprogrameep</sub> | Page (256 bits) program time<br>(partition 0, 2 & 3) [Packaged<br>part]       | 83                 | с | 264          | _                  | _   | 276                           | 1000                           |                             | с    | μs   |      |    |   |    |
| t <sub>qprogram</sub>    | Quad Page (1024 bits)<br>program time                                         | 220                | с | 1040         | 1200               | Ρ   | 850                           | 2000                           |                             | 2000 |      | С    | μs |   |    |
| t <sub>qprogrameep</sub> | Quad Page (1024 bits)<br>program time (partition 0, 2 &<br>3) [Packaged part] | 245                | с | 1140         | 1320               | Ρ   | 978                           | 2000                           |                             | 2000 |      | 2000 |    | с | μs |
| t <sub>16kpperase</sub>  | 16 KB block pre-program and erase time                                        | 190                | с | 450          | 500                | Р   | 190                           | 1000                           | _                           | С    | ms   |      |    |   |    |
| t <sub>32kpperase</sub>  | 32 KB block pre-program and erase time                                        | 250                | с | 520          | 600                | Р   | 230                           | 1200                           | _                           | С    | ms   |      |    |   |    |
| t <sub>64kpperase</sub>  | 64 KB block pre-program and erase time                                        | 360                | с | 700          | 750                | Р   | 420                           | 1600                           | _                           | С    | ms   |      |    |   |    |
| t <sub>128kpperase</sub> | 128 KB block pre-program and erase time                                       | 600                | с | 1300         | 1600               | Ρ   | 800                           | 4000                           | _                           | С    | ms   |      |    |   |    |
| t <sub>256kpperase</sub> | 256 KB block pre-program and erase time                                       | 1050               | с | 1800         | 2400               | Ρ   | 1600                          | 4000                           | _                           | С    | ms   |      |    |   |    |
| t <sub>16kprogram</sub>  | 16 KB block program time                                                      | 25                 | С | 45           | 50                 | Ρ   | 40                            | 1000                           | —                           | С    | ms   |      |    |   |    |
| t <sub>32kprogram</sub>  | 32 KB block program time                                                      | 50                 | С | 90           | 100                | Ρ   | 75                            | 1200                           | _                           | С    | ms   |      |    |   |    |



|                            |                                                                       |                    |   |              |                    | Val | ue                            |                 |                             |   |          |   |  |   |          |
|----------------------------|-----------------------------------------------------------------------|--------------------|---|--------------|--------------------|-----|-------------------------------|-----------------|-----------------------------|---|----------|---|--|---|----------|
| Symbol                     | Characteristics <sup>(1)(2)</sup>                                     | (2)                |   | Init         | ial max            |     | Typical                       |                 |                             |   | Unit     |   |  |   |          |
|                            |                                                                       | Тур <sup>(3)</sup> | С | 25 °C<br>(6) | All<br>temp<br>(7) | с   | end of<br>life <sup>(4)</sup> | < 1 K<br>cycles | <u>&lt;</u> 250 K<br>cycles | С |          |   |  |   |          |
| t <sub>64kprogram</sub>    | 64 KB block program time                                              | 100                | С | 175          | 200                | Ρ   | 150                           | 1600            | _                           | С | ms       |   |  |   |          |
| t <sub>128kprogram</sub>   | 128 KB block program time                                             | 200                | С | 350          | 430                | Ρ   | 300                           | 2000            |                             | С | ms       |   |  |   |          |
| t <sub>256kprogram</sub>   | 256 KB block program time                                             | 400                | С | 700          | 850                | Ρ   | 590                           | 4000            | _                           | С | ms       |   |  |   |          |
| t <sub>64kprogrameep</sub> | Program 64 KB Data Flash -<br>EEPROM (partition 2)<br>[Packaged part] | 140                | с | 200          | 230                | Ρ   | 256                           | 1               | 750                         | с | ms       |   |  |   |          |
| t <sub>64keraseeep</sub>   | Erase 64 KB Data Flash -<br>EEPROM (partition 2)<br>[Packaged part]   | 300                | с | 700          | 825                | Ρ   | 800                           | 30              | 600                         | с | ms       |   |  |   |          |
| t <sub>tr</sub>            | Program rate <sup>(8)</sup>                                           | 2.2                | с | 2.8          | 3.40               | с   | 2.4                           |                 |                             | _ |          | — |  | с | s/M<br>B |
| t <sub>pr</sub>            | Erase rate <sup>(8)</sup>                                             | 4.8                | с | 7.2          | 9.6                | с   | 6.4                           | _               |                             | _ |          | _ |  | С | s/M<br>B |
| t <sub>tprfm</sub>         | Program rate Factory Mode <sup>(8)</sup>                              | 1.12               | с | 1.4          | 1.6                | С   | _                             |                 |                             | _ |          | _ |  | С | s/M<br>B |
| t <sub>erfm</sub>          | Erase rate Factory Mode <sup>(8)</sup>                                | 4.0                | с | 5.2          | 5.8                | с   | _                             |                 | _                           | С | s/M<br>B |   |  |   |          |
| t <sub>ffprogram</sub>     | Full flash programming time <sup>(9)</sup>                            | 19.8               | С | 29.3         | 36.3               | Ρ   | 25.4                          | _               | —                           | С | S        |   |  |   |          |
| t <sub>fferase</sub>       | Full flash erasing time <sup>(9)</sup>                                | 41.2               | С | 66.0         | 82.4               | Ρ   | 66.0                          | —               | —                           | С | s        |   |  |   |          |
| t <sub>ESRT</sub>          | Erase suspend request rate <sup>(10)</sup>                            | 200                | т | _            | _                  | _   | _                             |                 |                             | _ | μs       |   |  |   |          |
| t <sub>PSRT</sub>          | Program suspend request rate <sup>(10)</sup>                          | 30                 | т |              | _                  | —   | _                             | -               |                             |   | μs       |   |  |   |          |
| t <sub>AMRT</sub>          | Array Integrity Check - Margin Read suspend request rate              | 15                 | т | _            | _                  | _   | _                             |                 |                             |   | μs       |   |  |   |          |
| t <sub>PSUS</sub>          | Program suspend latency <sup>(11)</sup>                               | _                  | — | _            | _                  | —   | _                             |                 | 12                          | Т | μs       |   |  |   |          |
| t <sub>ESUS</sub>          | Erase suspend latency <sup>(11)</sup>                                 | _                  | — |              | _                  | —   | _                             |                 | 22                          | Т | μs       |   |  |   |          |
| t <sub>AICOS</sub>         | Array Integrity Check (10.0 MB, sequential) <sup>(12)</sup>           | 70                 | т | _            | _                  | _   | _                             | _               | _                           | _ | ms       |   |  |   |          |
| t <sub>AIC256KS</sub>      | Array Integrity Check (256<br>KB, sequential) <sup>(12)</sup>         | 1.5                | т | _            | _                  |     | _                             | _               | _                           |   | ms       |   |  |   |          |
| t <sub>AICOP</sub>         | Array Integrity Check (6.0 MB, proprietary) <sup>(12)</sup>           | 4.0                | Т | _            | _                  | —   | _                             | _               | _                           |   | S        |   |  |   |          |



|                      |                                                     | Value              |   |              |                    |   |                               |                                |                             |   |      |
|----------------------|-----------------------------------------------------|--------------------|---|--------------|--------------------|---|-------------------------------|--------------------------------|-----------------------------|---|------|
| Symbol               | Characteristics <sup>(1)(2)</sup>                   | (2)                |   | Initial max  |                    |   | Typical                       | Lifetime<br>max <sup>(5)</sup> |                             |   | Unit |
|                      |                                                     | Тур <sup>(3)</sup> | С | 25 °C<br>(6) | All<br>temp<br>(7) | С | end of<br>life <sup>(4)</sup> | < 1 K<br>cycles                | <u>&lt;</u> 250 K<br>cycles | С |      |
| t <sub>MR0S</sub>    | Margin Read (6.0 MB, sequential) <sup>(12)</sup>    | 200                | Т | _            | —                  | — | —                             | —                              | _                           |   | ms   |
| t <sub>MR256KS</sub> | Margin Read (256 KB,<br>sequential) <sup>(12)</sup> | 4.0                | т | _            |                    |   | _                             |                                | _                           |   | ms   |

#### Table 32. Flash memory program and erase specifications (continued)

1. Characteristics are valid both for Data Flash and Code Flash, unless specified in the characteristics column.

2. Actual hardware operation times; this does not include software overhead.

- 3. Typical program and erase times assume nominal supply values and operation at 25 °C.
- 4. Typical End of Life program and erase times represent the median performance and assume nominal supply values. Typical End of Life program and erase values may be used for throughput calculations. These values are characteristic, but not tested.
- 5. Lifetime maximum program & erase times apply across the voltages and temperatures and occur after the specified number of program/erase cycles. These maximum values are characterized but not tested or guaranteed.
- Initial factory condition: < 100 program/erase cycles, 25 °C typical junction temperature and nominal (± 5%) supply voltages.
- Initial maximum "All temp" program and erase times provide guidance for time-out limits used in the factory and apply for less than or equal to 100 program or erase cycles, –40 °C < TJ < 150 °C junction temperature and nominal (± 5%) supply voltages.
- 8. Rate computed based on 256 KB sectors.
- 9. Only code sectors, not including EEPROM.
- 10. Time between suspend resume and next suspend. Value stated actually represents Min value specification.
- 11. Timings guaranteed by design.
- 12. AIC is done using system clock, thus all timing is dependent on system frequency and number of wait states. Timing in the table is calculated at max frequency.

All the Flash operations require the presence of the system clock for internal synchronization. About 50 synchronization cycles are needed: this means that the timings of the previous table can be longer if a low frequency system clock is used.

| Symbol               | Characteristics <sup>(1) (2)</sup>         |     | Unit |     |   |         |
|----------------------|--------------------------------------------|-----|------|-----|---|---------|
| Symbol               | Characteristics                            | Min | С    | Тур | С | Unit    |
| N <sub>CER16K</sub>  | 16 KB CODE Flash endurance                 | 10  | —    | 100 | — | Kcycles |
| N <sub>CER32K</sub>  | 32 KB CODE Flash endurance                 | 10  | _    | 100 | — | Kcycles |
| N <sub>CER64K</sub>  | 64 KB CODE Flash endurance                 | 10  | —    | 100 | — | Kcycles |
| N <sub>CER128K</sub> | 128 KB CODE Flash endurance                | 1   | _    | 100 | — | Kcycles |
| N                    | 256 KB CODE Flash endurance                | 1   | —    | 100 | — | Kcycles |
| N <sub>CER256K</sub> | 256 KB CODE Flash endurance <sup>(3)</sup> | 10  | —    | 100 | — | Kcycles |
| N <sub>DER64K</sub>  | 64 KB DATA EEPROM Flash endurance          | 250 | —    | —   | — | Kcycles |

#### Table 33. Flash memory Life Specification



| Symbol              | Characteristics <sup>(1) (2)</sup>                              |     | Unit |     |   |       |
|---------------------|-----------------------------------------------------------------|-----|------|-----|---|-------|
|                     | Characteristics                                                 | Min | С    | Тур | С | Gint  |
| t <sub>DR1k</sub>   | Minimum data retention Blocks with 0 - 1,000 P/E cycles         | 25  | —    | —   | — | Years |
| t <sub>DR10k</sub>  | Minimum data retention Blocks with 1,001 - 10,000 P/E cycles    | 20  | _    | _   |   | Years |
| t <sub>DR100k</sub> | Minimum data retention Blocks with 10,001 - 100,000 P/E cycles  | 15  | _    | _   |   | Years |
| t <sub>DR250k</sub> | Minimum data retention Blocks with 100,001 - 250,000 P/E cycles | 10  | _    | _   | _ | Years |

#### Table 33. Flash memory Life Specification (continued)

1. Program and erase cycles supported across specified temperature specs.

2. It is recommended that the application enables the core chace memory.

3. 10K cycles on 4-256 KB blocks is not intended for production. Reduced reliability and degraded erase time are possible.



### 3.15 AC Specifications

All AC timing specifications are valid up to 150 °C, except where explicitly noted.

### 3.15.1 Debug and calibration interface timing

#### 3.15.1.1 JTAG interface timing

| #  | # Symbol                             |    | с | Characteristic                                         | Va  | lue                | Unit |
|----|--------------------------------------|----|---|--------------------------------------------------------|-----|--------------------|------|
| #  | Symbol                               |    | C | Characteristic                                         | Min | Max                | Unit |
| 1  | t <sub>JCYC</sub>                    | CC | D | TCK cycle time                                         | 100 | —                  | ns   |
| 2  | t <sub>JDC</sub>                     | СС | Т | TCK clock pulse width                                  | 40  | 60                 | %    |
| 3  | t <sub>TCKRISE</sub>                 | СС | D | TCK rise and fall times (40%–70%)                      | —   | 3                  | ns   |
| 4  | t <sub>TMSS,</sub> t <sub>TDIS</sub> | СС | D | TMS, TDI data setup time                               | 5   | —                  | ns   |
| 5  | t <sub>TMSH,</sub> t <sub>TDIH</sub> | СС | D | TMS, TDI data hold time                                | 5   | —                  | ns   |
| 6  | t <sub>TDOV</sub>                    | СС | D | TCK low to TDO data valid                              | —   | 15 <sup>(3)</sup>  | ns   |
| 7  | t <sub>TDOI</sub>                    | СС | D | TCK low to TDO data invalid                            | 0   | —                  | ns   |
| 8  | t <sub>TDOHZ</sub>                   | СС | D | TCK low to TDO high impedance                          | —   | 15                 | ns   |
| 9  | t <sub>JCMPPW</sub>                  | СС | D | JCOMP assertion time                                   | 100 | —                  | ns   |
| 10 | t <sub>JCMPS</sub>                   | СС | D | JCOMP setup time to TCK low                            | 40  | —                  | ns   |
| 11 | t <sub>BSDV</sub>                    | СС | D | TCK falling edge to output valid                       | —   | 600 <sup>(4)</sup> | ns   |
| 12 | t <sub>BSDVZ</sub>                   | СС | D | TCK falling edge to output valid out of high impedance | —   | 600                | ns   |
| 13 | t <sub>BSDHZ</sub>                   | СС | D | TCK falling edge to output high impedance              | —   | 600                | ns   |
| 14 | t <sub>BSDST</sub>                   | СС | D | Boundary scan input valid to TCK rising edge           | 15  | —                  | ns   |
| 15 | t <sub>BSDHT</sub>                   | СС | D | TCK rising edge to boundary scan input invalid         | 15  |                    | ns   |

### Table 34. JTAG pin AC electrical characteristics<sup>(1),(2)</sup>

1. These specifications apply to JTAG boundary scan only. See Table 35 for functional specifications.

2. JTAG timing specified at V<sub>DD\_HV\_IO\_JTAG</sub> = 4.0 to 5.5 V and max. loading per pad type as specified in the I/O section of the datasheet.

3. Timing includes TCK pad delay, clock tree delay, logic delay and TDO output pad delay.

4. Applies to all pins, limited by pad slew rate. Refer to IO delay and transition specification and add 20 ns for JTAG delay.





Figure 12. JTAG test clock input timing













#### Figure 15. JTAG boundary scan timing

### 3.15.1.2 Nexus interface timing

### Table 35. Nexus debug port timing<sup>(1)</sup>

| #  | Symbol              |    | с | Characteristic                                                                 | Val                  | Unit |                                 |
|----|---------------------|----|---|--------------------------------------------------------------------------------|----------------------|------|---------------------------------|
| #  | Symbo               | JI | C | Characteristic                                                                 | Min                  | Max  | Unit                            |
| 7  | t <sub>EVTIPW</sub> | CC | D | EVTI pulse width                                                               | 4                    | —    | t <sub>CYC</sub> <sup>(2)</sup> |
| 8  | t <sub>EVTOPW</sub> | СС | D | EVTO pulse width                                                               | 40                   | _    | ns                              |
| 9  | t <sub>TCYC</sub>   | СС | D | TCK cycle time                                                                 | 2 <sup>(3),(4)</sup> | _    | t <sub>CYC</sub> <sup>(2)</sup> |
| 9  | t <sub>TCYC</sub>   | СС | D | Absolute minimum TCK cycle time <sup>(5)</sup> (TDO sampled on posedge of TCK) | 40 <sup>(6)</sup>    |      | ns                              |
|    |                     |    |   | Absolute minimum TCK cycle time <sup>(7)</sup> (TDO sampled on negedge of TCK) | 20 <sup>(6)</sup>    |      |                                 |
| 11 | t <sub>NTDIS</sub>  | СС | D | TDI data setup time                                                            | 5                    |      | ns                              |



| #  | Symbol             |    |   | Characteristic                                                                 | Va   | Unit |      |
|----|--------------------|----|---|--------------------------------------------------------------------------------|------|------|------|
| #  | # Symbol           |    | С |                                                                                |      | Max  | Onit |
| 12 | t <sub>NTDIH</sub> | CC | D | TDI data hold time                                                             | 5    | —    | ns   |
| 13 | t <sub>NTMSS</sub> | СС | D | TMS data setup time                                                            | 5    | _    | ns   |
| 14 | t <sub>NTMSH</sub> | СС | D | TMS data hold time                                                             | 5    | _    | ns   |
| 15 | _                  | СС | D | TDO propagation delay from falling edge of TCK <sup>(8)</sup>                  | _    | 16   | ns   |
| 16 |                    | СС | D | TDO hold time with respect to TCK falling edge (minimum TDO propagation delay) | 2.25 |      | ns   |

### Table 35. Nexus debug port timing<sup>(1)</sup> (continued)

1. Nexus timing specified at V<sub>DD\_HV\_IO\_JTAG</sub> = 3.0 V to 5.5 V, and maximum loading per pad type as specified in the I/O section of the data sheet.

2. t<sub>CYC</sub> is system clock period.

3. Achieving the absolute minimum TCK cycle time may require a maximum clock speed (system frequency / 8) that is less than the maximum functional capability of the design (system frequency / 4) depending on the actual peripheral frequency being used. To ensure proper operation TCK frequency should be set to the peripheral frequency divided by a number greater than or equal to that specified here.

- 4. This is a functionally allowable feature. However, it may be limited by the maximum frequency specified by the Absolute minimum TCK period specification.
- 5. This value is TDO propagation time 36 ns + 4 ns setup time to sampling edge.
- 6. This may require a maximum clock speed (system frequency / 8) that is less than the maximum functional capability of the design (system frequency / 4) depending on the actual system frequency being used.
- 7. This value is TDO propagation time 16n s + 4 ns setup time to sampling edge.
- 8. Timing includes TCK pad delay, clock tree delay, logic delay and TDO output pad delay.



#### Figure 16. Nexus output timing





### Figure 17. Nexus event trigger and test clock timings







### 3.15.1.3 External interrupt timing (IRQ pin)

| Characteristic                       | Symbol            | Min | Мах | Unit             |
|--------------------------------------|-------------------|-----|-----|------------------|
| IRQ Pulse Width Low                  | t <sub>IPWL</sub> | 3   | —   | t <sub>cyc</sub> |
| IRQ Pulse Width High                 | t <sub>IPWH</sub> | 3   | —   | t <sub>cyc</sub> |
| IRQ Edge to Edge Time <sup>(1)</sup> | t <sub>ICYC</sub> | 6   | —   | t <sub>cyc</sub> |

Table 36. External interrupt timing

1. Applies when IRQ pins are configured for rising edge or falling edge events, but not both.



#### Figure 19. External interrupt timing

#### Figure 20. External interrupt timing



### 3.15.2 DSPI timing with CMOS pads

DSPI channel frequency support is shown in *Table 37*. Timing specifications are shown in tables below.



DS11597 Rev 3

|                    | Max usable<br>frequency<br>(MHz) <sup>(2),(3)</sup>     |                                    |    |
|--------------------|---------------------------------------------------------|------------------------------------|----|
| CMOS (Master mode) | Full duplex – Classic timing (Table 38)                 | DSPI_0, DSPI_1,<br>DSPI_2, DSPI_3, | 10 |
|                    | Full duplex – Modified timing (Table 39)                | DSPI_0, DSPI_1,<br>DSPI_2, DSPI_3, | 10 |
|                    | Output only mode (SCK/SOUT/PCS) (Table 38 and Table 39) | DSPI_0, DSPI_1,<br>DSPI_2, DSPI_3, | 10 |
|                    | Output only mode TSB mode (SCK/SOUT/PCS)                | DSPI_0, DSPI_1,<br>DSPI_2, DSPI_3, | 10 |
| CMOS (Slave mode   | 10                                                      |                                    |    |

#### Table 37. DSPI channel frequency support<sup>(1)</sup>

1. Each DSPI module can be configured to use different pins for the interface. Please see the device pinout IO definition excel file for the available combinations. It is not possible to reach the maximum performance with every possible combination of pins.

2. Maximum usable frequency can be achieved if used with fastest configuration of the highest drive pads.

3. Maximum usable frequency does not take into account external device propagation delay.

#### 3.15.2.1 DSPI master mode full duplex timing with CMOS pads

#### 3.15.2.1.1 DSPI CMOS master mode — classic timing

|   | -                |                                  |   |                |                                 |                            |                                       |        |                                       |                  |    |        |       |                                       |   |  |
|---|------------------|----------------------------------|---|----------------|---------------------------------|----------------------------|---------------------------------------|--------|---------------------------------------|------------------|----|--------|-------|---------------------------------------|---|--|
| # | Symbol           |                                  |   | ~              | _                               | Chavesteristic             | Cone                                  | dition | Valu                                  | e <sup>(2)</sup> | 11 |        |       |                                       |   |  |
| # |                  |                                  | С | Characteristic | Pad drive <sup>(3)</sup>        | Load (C <sub>L</sub> )     | Min                                   | Мах    | – Unit                                |                  |    |        |       |                                       |   |  |
| 1 | t <sub>SCK</sub> | CC                               | D | SCK cycle time | SCK drive stren                 | gth                        |                                       |        |                                       |                  |    |        |       |                                       |   |  |
|   |                  |                                  |   |                | Very strong                     | 25 pF                      | 59.0                                  |        | ns                                    |                  |    |        |       |                                       |   |  |
|   |                  |                                  |   |                |                                 |                            |                                       |        |                                       |                  |    | Strong | 50 pF | 80.0                                  |   |  |
|   |                  |                                  |   |                | Medium                          | 50 pF                      | 200.0                                 |        |                                       |                  |    |        |       |                                       |   |  |
| 2 | t <sub>CSC</sub> | t <sub>CSC</sub> CC D PCS to SCK |   |                | SCK and PCS of                  | drive strength             |                                       |        |                                       |                  |    |        |       |                                       |   |  |
|   |                  |                                  |   |                |                                 | delay                      | Very strong                           | 25 pF  | $(N^{(4)} \times t_{SYS}^{(5)}) - 16$ | _                | ns |        |       |                                       |   |  |
|   |                  |                                  |   |                |                                 |                            |                                       |        |                                       |                  |    | Strong | 50 pF | $(N^{(4)} \times t_{SYS}^{(5)}) - 16$ | _ |  |
|   |                  |                                  |   |                | Medium                          | 50 pF                      | $(N^{(4)} \times t_{SYS}^{(5)}) - 16$ | _      |                                       |                  |    |        |       |                                       |   |  |
|   |                  |                                  |   |                | PCS medium<br>and SCK<br>strong | PCS = 50 pF<br>SCK = 50 pF | $(N^{(4)} \times t_{SYS}^{(5)}) - 29$ |        |                                       |                  |    |        |       |                                       |   |  |

# Table 38. DSPI CMOS master classic timing (full duplex and output only) MTFE = 0, CPHA = 0 or $1^{(1)}$



| щ | •                | <b>b</b> - 1 | _        | Characteristic                           | Cond                            | dition                    | Valu                                  | e <sup>(2)</sup>       | 11     |      |   |    |
|---|------------------|--------------|----------|------------------------------------------|---------------------------------|---------------------------|---------------------------------------|------------------------|--------|------|---|----|
| # | Symbol           |              | С        | Characteristic                           | Pad drive <sup>(3)</sup>        | Load (C <sub>L</sub> )    | Min                                   | Max                    | – Unit |      |   |    |
| 3 | t <sub>ASC</sub> | CC           | D        | After SCK delay                          | SCK and PCS of                  | Irive strength            |                                       |                        |        |      |   |    |
|   |                  |              |          |                                          | Very strong                     | PCS = 0 pF<br>SCK = 50 pF | $(M^{(6)} \times t_{SYS}^{(5)}) - 35$ | _                      | ns     |      |   |    |
|   |                  |              |          |                                          | Strong                          | PCS = 0 pF<br>SCK = 50 pF | $(M^{(6)} \times t_{SYS}^{(5)}) - 35$ | _                      |        |      |   |    |
|   |                  |              |          |                                          | Medium                          | PCS = 0 pF<br>SCK = 50 pF | $(M^{(6)} \times t_{SYS}^{(5)}) - 35$ | _                      |        |      |   |    |
|   |                  |              |          |                                          | PCS medium<br>and SCK<br>strong | PCS = 0 pF<br>SCK = 50 pF | $(M^{(6)} \times t_{SYS}^{(5)}) - 35$ | _                      |        |      |   |    |
| 4 | t <sub>SDC</sub> | СС           | D        | SCK duty                                 | SCK drive stren                 | gth                       |                                       |                        |        |      |   |    |
|   |                  |              |          | cycle <sup>(7)</sup>                     | Very strong                     | 0 pF                      | $^{1}/_{2}t_{SCK} - 2$                | $^{1}/_{2}t_{SCK} + 2$ | ns     |      |   |    |
|   |                  |              |          |                                          | Strong                          | 0 pF                      | $^{1}/_{2}t_{SCK} - 2$                | $^{1}/_{2}t_{SCK} + 2$ |        |      |   |    |
|   |                  |              |          |                                          | Medium                          | 0 pF                      | $^{1}/_{2}t_{SCK} - 5$                | $^{1}/_{2}t_{SCK} + 5$ |        |      |   |    |
|   |                  |              |          |                                          | PCS s                           | trobe timing              |                                       |                        |        |      |   |    |
| 5 | t <sub>PCS</sub> | СС           | D        | PCSx to PCSS                             | PCS and PCSS                    | drive strength            |                                       |                        |        |      |   |    |
|   | С                |              |          | time <sup>(8)</sup>                      | Strong                          | 25 pF                     | 16.0                                  |                        | ns     |      |   |    |
| 6 | t <sub>PAS</sub> | СС           | D        | PCSS to PCSx                             | PCS and PCSS                    | drive strength            |                                       |                        |        |      |   |    |
|   | С                |              |          | time <sup>(8)</sup>                      | Strong                          | 25 pF                     | 16.0                                  | _                      | ns     |      |   |    |
|   |                  |              |          |                                          | SIN                             | setup time                |                                       |                        |        |      |   |    |
| 7 | t <sub>SUI</sub> | СС           | D        | SIN setup time to                        | SCK drive stren                 | gth                       |                                       |                        | _      |      |   |    |
|   |                  |              |          |                                          |                                 |                           | SCK <sup>(9)</sup>                    | Very strong            | 25 pF  | 25.0 | _ | ns |
|   |                  |              |          |                                          | Strong                          | 50 pF                     | 31.0                                  | _                      |        |      |   |    |
|   |                  |              |          |                                          |                                 |                           | Medium                                | 50 pF                  | 52.0   | _    |   |    |
|   | -                |              | _        |                                          | SIN                             | hold time                 |                                       |                        |        |      |   |    |
| 8 | t <sub>HI</sub>  | СС           | D        | SIN hold time<br>from SCK <sup>(9)</sup> | SCK drive stren                 | gth                       |                                       |                        |        |      |   |    |
|   |                  |              |          |                                          | Very strong                     | 0 pF                      | -1.0                                  |                        | ns     |      |   |    |
|   |                  |              |          |                                          | Strong                          | 0 pF                      | -1.0                                  | _                      |        |      |   |    |
|   |                  |              |          |                                          | Medium                          | 0 pF                      | -1.0                                  |                        |        |      |   |    |
|   | 1                |              | <b>1</b> |                                          | SOUT data valid                 | time (after SCK           | edge)                                 |                        |        |      |   |    |
| 9 | t <sub>SUO</sub> | СС           | D        | SOUT data valid                          | SOUT and SCK                    | drive strength            |                                       |                        |        |      |   |    |
|   |                  |              |          | time from<br>SCK <sup>(10)</sup>         | Very strong                     | 25 pF                     |                                       | 7.0                    | ns     |      |   |    |
|   |                  |              |          |                                          | Strong                          | 50 pF                     | —                                     | 8.0                    |        |      |   |    |
|   |                  |              |          |                                          | Medium                          | 50 pF                     | —                                     | 16.0                   |        |      |   |    |

### Table 38. DSPI CMOS master classic timing (full duplex and output only) MTFE = 0, CPHA = 0 or $1^{(1)}$ (continued)



### Table 38. DSPI CMOS master classic timing (full duplex and output only) MTFE = 0, CPHA = 0 or $1^{(1)}$ (continued)

| щ  | # Symb                               | vmbal | vmbol |                                   | Characteristic | Cond           | dition | Valu           | e <sup>(2)</sup>         | Unit                   |     |     |
|----|--------------------------------------|-------|-------|-----------------------------------|----------------|----------------|--------|----------------|--------------------------|------------------------|-----|-----|
| #  |                                      | 100   | C     | C                                 | С              | C              | C      | Characteristic | Pad drive <sup>(3)</sup> | Load (C <sub>L</sub> ) | Min | Мах |
|    | SOUT data hold time (after SCK edge) |       |       |                                   |                |                |        |                |                          |                        |     |     |
| 10 | t <sub>HO</sub>                      | CC    |       | SOUT data hold                    | SOUT and SCK   | drive strength |        |                |                          |                        |     |     |
|    |                                      |       |       | time after<br>SCK <sup>(10)</sup> | Very strong    | 25 pF          | -7.7   | _              | ns                       |                        |     |     |
|    |                                      |       |       |                                   | Strong         | 50 pF          | -11.0  | —              |                          |                        |     |     |
|    |                                      |       |       |                                   | Medium         | 50 pF          | -15.0  | —              |                          |                        |     |     |

1. All output timing is worst case and includes the mismatching of rise and fall times of the output pads.

2. All timing values for output signals in this table are measured to 50% of the output voltage.

3. Timing is guaranteed to same drive capabilities for all signals, mixing of pad drives may reduce operating speeds and may cause incorrect operation.

7. t<sub>SDC</sub> is only valid for even divide ratios. For odd divide ratios the fundamental duty cycle is not 50:50. For these odd divide ratios cases, the absolute spec number is applied as jitter/uncertainty to the nominal high time and low time.

8. PCSx and PCSS using same pad configuration.

9. Input timing assumes an input slew rate of 1 ns (10% – 90%) and uses TTL voltage thresholds.

10. SOUT Data Valid and Data hold are independent of load capacitance if SCK and SOUT load capacitances are the same value.



<sup>4.</sup> N is the number of clock cycles added to time between PCS assertion and SCK assertion and is software programmable using DSPI\_CTARx[PSSCK] and DSPI\_CTARx[CSSCK]. The minimum value is 2 cycles unless TSB mode or Continuous SCK clock mode is selected, in which case, N is automatically set to 0 clock cycles (PCS and SCK are driven by the same edge of DSPI\_CLKn).

t<sub>SYS</sub> is the period of DSPI\_CLKn clock, the input clock to the DSPI module. Maximum frequency is 100 MHz (min t<sub>SYS</sub> = 10 ns).

<sup>6.</sup> M is the number of clock cycles added to time between SCK negation and PCS negation and is software programmable using DSPI\_CTARx[PASC] and DSPI\_CTARx[ASC]. The minimum value is 2 cycles unless TSB mode or Continuous SCK clock mode is selected, in which case, M is automatically set to 0 clock cycles (PCS and SCK are driven by the same edge of DSPI\_CLKn).



Figure 21. DSPI CMOS master mode — classic timing, CPHA = 0









### Figure 23. DSPI PCS strobe (PCSS) timing (master mode)

### 3.15.2.1.2 DSPI CMOS master mode — modified timing

| Table 39. DSPI CMOS master modified timing (full duplex and output only) |
|--------------------------------------------------------------------------|
| MTFE = 1, CPHA = 0 or 1 <sup>(1)</sup>                                   |

| # | ¢ Symbol         |    | 6 | Charactariatia                | Cond                            | dition                     | Value                                            | (2)                                              | Unit |
|---|------------------|----|---|-------------------------------|---------------------------------|----------------------------|--------------------------------------------------|--------------------------------------------------|------|
| # |                  |    | С | Characteristic                | Pad drive <sup>(3)</sup>        | Load (C <sub>L</sub> )     | Min                                              | Мах                                              | Unit |
| 1 | t <sub>SCK</sub> | CC | D | SCK cycle time                | SCK drive stre                  | ength                      |                                                  |                                                  |      |
|   |                  |    |   |                               | Very strong                     | 25 pF                      | 33.0                                             | —                                                | ns   |
|   |                  |    |   |                               | Strong                          | 50 pF                      | 80.0                                             | —                                                |      |
|   |                  |    |   |                               | Medium                          | 50 pF                      | 200.0                                            | —                                                |      |
| 2 | t <sub>CSC</sub> | СС | D | PCS to SCK<br>delay           | SCK and PCS strength            | S drive                    |                                                  |                                                  |      |
|   |                  |    |   |                               | Very strong                     | 25 pF                      | $(N^{(4)} \times t_{SYS}^{(5)}) - 16$            | —                                                | ns   |
|   |                  |    |   |                               | Strong                          | 50 pF                      | $(N^{(4)} \times t_{SYS}^{(5)}) - 16$            | —                                                |      |
|   |                  |    |   |                               | Medium                          | 50 pF                      | $(N^{(4)} \times t_{SYS}^{(5)}) - 16$            | —                                                |      |
|   |                  |    |   |                               | PCS<br>medium and<br>SCK strong | PCS = 50 pF<br>SCK = 50 pF | $(N^{(4)} \times t_{SYS}^{(5)}) - 29$            | _                                                |      |
| 3 | t <sub>ASC</sub> | СС | D | After SCK delay               | SCK and PCS strength            | S drive                    |                                                  |                                                  |      |
|   |                  |    |   |                               | Very strong                     | PCS = 0 pF<br>SCK = 50 pF  | $(M^{(6)} \times t_{SYS}^{(5)}) - 35$            | _                                                | ns   |
|   |                  |    |   |                               | Strong                          | PCS = 0 pF<br>SCK = 50 pF  | $(M^{(6)} \times t_{SYS}^{(5)}) - 35$            | _                                                |      |
|   |                  |    |   |                               | Medium                          | PCS = 0 pF<br>SCK = 50 pF  | $(M^{(6)} \times t_{SYS}^{(5)}) - 35$            | _                                                |      |
|   |                  |    |   |                               | PCS<br>medium and<br>SCK strong | PCS = 0 pF<br>SCK = 50 pF  | $(M^{(6)} \times t_{SYS}^{(5)}) - 35$            | _                                                | -    |
| 4 | t <sub>SDC</sub> | СС | D | SCK duty cycle <sup>(7)</sup> | SCK drive stre                  | ength                      |                                                  |                                                  |      |
|   |                  |    |   |                               | Very strong                     | 0 pF                       | $^{1}/_{2}t_{SCK} - 2$                           | $^{1}/_{2}t_{SCK} + 2$                           | ns   |
|   |                  |    |   |                               | Strong                          | 0 pF                       | $^{1}/_{2}t_{SCK} - 2$                           | $^{1}/_{2}t_{SCK} + 2$                           |      |
|   |                  |    |   |                               | Medium                          | 0 pF                       | <sup>1</sup> / <sub>2</sub> t <sub>SCK</sub> – 5 | <sup>1</sup> / <sub>2</sub> t <sub>SCK</sub> + 5 |      |



| " | Current           | !   | •         | Chavastavistis                      | Cone                     | dition                 | Value <sup>(</sup>                     | 2)                                     | Unit   |  |
|---|-------------------|-----|-----------|-------------------------------------|--------------------------|------------------------|----------------------------------------|----------------------------------------|--------|--|
| # | Symb              | 001 | С         | Characteristic                      | Pad drive <sup>(3)</sup> | Load (C <sub>L</sub> ) | Min                                    | Max                                    | — Unit |  |
|   |                   |     |           |                                     | PCS                      | strobe timing          |                                        |                                        |        |  |
| 5 | t <sub>PCSC</sub> | СС  | D         | PCSx to PCSS<br>time <sup>(8)</sup> | PCS and PCS strength     | SS drive               |                                        |                                        |        |  |
|   |                   |     |           |                                     | Strong                   | 25 pF                  | 16.0                                   | _                                      | ns     |  |
| 6 | t <sub>PASC</sub> | СС  | D         | PCSS to PCSx<br>time <sup>(8)</sup> | PCS and PCS strength     | SS drive               |                                        |                                        |        |  |
|   |                   |     |           |                                     | Strong                   | 25 pF                  | 16.0                                   | _                                      | ns     |  |
|   |                   |     |           |                                     | SIN                      | l setup time           |                                        |                                        |        |  |
| 7 | t <sub>SUI</sub>  | СС  | D         | SIN setup time to                   | SCK drive stre           | ength                  |                                        |                                        |        |  |
|   |                   |     |           | SCK<br>CPHA = 0 <sup>(9)</sup>      | Very strong              | 25 pF                  | $25 - (P^{(10)} \times t_{SYS}^{(5)})$ | —                                      | ns     |  |
|   |                   |     |           |                                     | Strong                   | 50 pF                  | $31 - (P^{(10)} \times t_{SYS}^{(5)})$ | _                                      |        |  |
|   |                   |     |           |                                     |                          | Medium                 | 50 pF                                  | $52 - (P^{(10)} \times t_{SYS}^{(5)})$ | _      |  |
|   |                   |     |           | SIN setup time to                   | SCK drive stre           | ength                  |                                        |                                        |        |  |
|   |                   |     |           | SCK<br>CPHA = 1 <sup>(9)</sup>      | Very strong              | 25 pF                  | 25.0                                   | _                                      | ns     |  |
|   |                   |     |           |                                     | Strong                   | 50 pF                  | 31.0                                   | _                                      |        |  |
|   |                   |     |           |                                     | Medium                   | 50 pF                  | 52.0                                   | _                                      |        |  |
|   |                   |     |           |                                     | SI                       | N hold time            |                                        |                                        |        |  |
| 8 | t <sub>HI</sub>   | СС  | D         | SIN hold time                       | SCK drive stre           | ength                  |                                        |                                        |        |  |
|   |                   |     |           | from SCK<br>CPHA = 0 <sup>9</sup>   | Very strong              | 0 pF                   | $-1 + (P^{(9)} \times t_{SYS}^{(4)})$  | —                                      | ns     |  |
|   |                   |     |           |                                     | Strong                   | 0 pF                   | $-1 + (P^{(9)} \times t_{SYS}^{(4)})$  | _                                      |        |  |
|   |                   |     |           |                                     | Medium                   | 0 pF                   | $-1 + (P^{(9)} \times t_{SYS}^{(4)})$  | —                                      |        |  |
|   |                   |     |           | SIN hold time                       | SCK drive stre           | ength                  |                                        |                                        |        |  |
|   |                   |     | fro<br>CP | from SCK<br>CPHA = 1 <sup>9</sup>   | Very strong              | 0 pF                   | -1.0                                   | _                                      | ns     |  |
|   |                   |     |           |                                     | Strong                   | 0 pF                   | -1.0                                   | _                                      |        |  |
|   |                   |     |           |                                     | Medium                   | 0 pF                   | -1.0                                   | _                                      |        |  |

## Table 39. DSPI CMOS master modified timing (full duplex and output only) MTFE = 1, CPHA = 0 or $1^{(1)}$ (continued)



| #  | Symb             |     | с | Characteristic                   | Cond                     | dition                 | Value                                   | (2)                                    | Unit |  |
|----|------------------|-----|---|----------------------------------|--------------------------|------------------------|-----------------------------------------|----------------------------------------|------|--|
| #  | Syind            | 101 |   | Characteristic                   | Pad drive <sup>(3)</sup> | Load (C <sub>L</sub> ) | Min                                     | Мах                                    | Unit |  |
|    |                  |     |   | S                                | OUT data vali            | d time (after S        | CK edge)                                |                                        |      |  |
| 9  | t <sub>SUO</sub> | СС  | D | SOUT data valid<br>time from SCK | SOUT and SO strength     | CK drive               |                                         |                                        |      |  |
|    |                  |     |   | CPHA = 0 <sup>(10)</sup>         | Very strong              | 25 pF                  | —                                       | 7.0 + t <sub>SYS</sub> <sup>(5)</sup>  | ns   |  |
|    |                  |     |   |                                  | Strong                   | 50 pF                  | —                                       | 8.0 + t <sub>SYS</sub> <sup>(5)</sup>  |      |  |
|    |                  |     |   |                                  | Medium                   | 50 pF                  | —                                       | 16.0 + t <sub>SYS</sub> <sup>(5)</sup> |      |  |
|    |                  |     |   | SOUT data valid<br>time from SCK | SOUT and SO strength     | CK drive               |                                         |                                        |      |  |
|    |                  |     |   | CPHA = 1 <sup>(10)</sup>         | Very strong              | 25 pF                  | —                                       | 7.0                                    | ns   |  |
|    |                  |     |   |                                  | Strong                   | 50 pF                  | —                                       | 8.0                                    |      |  |
|    |                  |     |   |                                  | Medium                   | 50 pF                  | —                                       | 16.0                                   |      |  |
|    |                  |     |   | S                                | SOUT data hol            | d time (after S        | CK edge)                                |                                        |      |  |
| 10 | t <sub>HO</sub>  | СС  | D | SOUT data hold<br>time after SCK | SOUT and SO strength     | CK drive               |                                         |                                        |      |  |
|    |                  |     |   | CPHA = 0 <sup>(11)</sup>         | Very strong              | 25 pF                  | $-7.7 + t_{SYS}^{(5)}$                  | _                                      | ns   |  |
|    |                  |     |   |                                  | Strong                   | 50 pF                  | –11.0 + t <sub>SYS</sub> <sup>(5)</sup> | —                                      |      |  |
|    |                  |     |   |                                  | Medium                   | 50 pF                  | –15.0 + t <sub>SYS</sub> <sup>(5)</sup> |                                        |      |  |
|    |                  |     |   | SOUT data hold<br>time after SCK | SOUT and SO strength     | CK drive               |                                         |                                        |      |  |
|    |                  |     |   | CPHA = 1 <sup>(11)</sup>         | Very strong              | 25 pF                  | -7.7                                    |                                        | ns   |  |
|    |                  |     |   |                                  | Strong                   | 50 pF                  | -11.0                                   | _                                      |      |  |
|    |                  |     |   |                                  | Medium                   | 50 pF                  | -15.0                                   |                                        |      |  |

### Table 39. DSPI CMOS master modified timing (full duplex and output only) MTFE = 1, CPHA = 0 or $1^{(1)}$ (continued)

1. All output timing is worst case and includes the mismatching of rise and fall times of the output pads.

2. All timing values for output signals in this table are measured to 50% of the output voltage.

3. Timing is guaranteed to same drive capabilities for all signals, mixing of pad drives may reduce operating speeds and may cause incorrect operation.

- 4. N is the number of clock cycles added to time between PCS assertion and SCK assertion and is software programmable using DSPI\_CTARx[PSSCK] and DSPI\_CTARx[CSSCK]. The minimum value is 2 cycles unless TSB mode or Continuous SCK clock mode is selected, in which case, N is automatically set to 0 clock cycles (PCS and SCK are driven by the same edge of DSPI\_CLKn).
- t<sub>SYS</sub> is the period of DSPI\_CLKn clock, the input clock to the DSPI module. Maximum frequency is 100 MHz (min t<sub>SYS</sub> = 10 ns).
- 6. M is the number of clock cycles added to time between SCK negation and PCS negation and is software programmable using DSPI\_CTARx[PASC] and DSPI\_CTARx[ASC]. The minimum value is 2 cycles unless TSB mode or Continuous SCK clock mode is selected, in which case, M is automatically set to 0 clock cycles (PCS and SCK are driven by the same edge of DSPI\_CLKn).
- 7. t<sub>SDC</sub> is only valid for even divide ratios. For odd divide ratios the fundamental duty cycle is not 50:50. For these odd divide ratios cases, the absolute spec number is applied as jitter/uncertainty to the nominal high time and low time.

8. PCSx and PCSS using same pad configuration.

9. Input timing assumes an input slew rate of 1 ns (10% – 90%) and uses TTL voltage thresholds.



- 10. P is the number of clock cycles added to delay the DSPI input sample point and is software programmable using DSPI\_MCR[SMPL\_PT]. The value must be 0, 1 or 2. If the baud rate divide ratio is /2 or /3, this value is automatically set to 1.
- 11. SOUT Data Valid and Data hold are independent of load capacitance if SCK and SOUT load capacitances are the same value.



Figure 25. DSPI CMOS master mode — modified timing, CPHA = 1







## Figure 26. DSPI PCS strobe (PCSS) timing (master mode)

## 3.15.2.2 Slave mode timing

| Table 40. DSPI CMOS slave timing — full duplex — normal and modified transfer formats |
|---------------------------------------------------------------------------------------|
| (MTFE = 0/1)                                                                          |

| #  | # Symbol         |     | с | Characteristic                                                         | Cond           | ition | Min  | Мах   | Unit |
|----|------------------|-----|---|------------------------------------------------------------------------|----------------|-------|------|-------|------|
| #  | Synn             | 001 | C | Characteristic                                                         | Pad Drive      | Load  | WIII | IVIAX | Unit |
| 1  | t <sub>SCK</sub> | CC  | D | SCK Cycle Time <sup>(1)</sup>                                          | —              | —     | 62   | —     | ns   |
| 2  | t <sub>CSC</sub> | SR  | D | SS to SCK Delay <sup>(1)</sup>                                         | —              |       | 16   | _     | ns   |
| 3  | t <sub>ASC</sub> | SR  | D | SCK to SS Delay <sup>(1)</sup>                                         | —              | _     | 16   |       | ns   |
| 4  | t <sub>SDC</sub> | СС  | D | SCK Duty Cycle <sup>(1)</sup>                                          | —              | —     | 30   |       | ns   |
| 5  | t <sub>A</sub>   | СС  | D | Slave Access Time <sup>(1) (2) (3)</sup><br>(SS active to SOUT driven) | Very<br>strong | 25 pF | —    | 50    | ns   |
|    |                  |     |   |                                                                        | Strong         | 50 pF | _    | 50    | ns   |
|    |                  |     |   |                                                                        | Medium         | 50 pF | _    | 60    | ns   |
| 6  | t <sub>DIS</sub> | CC  | D | Slave SOUT Disable Time <sup>(1)</sup>                                 | Very<br>strong | 25 pF | —    | 5     | ns   |
|    |                  |     |   | (SS inactive to SOUT High-<br>Z or invalid)                            | Strong         | 50 pF | _    | 5     | ns   |
|    |                  |     |   | ,                                                                      | Medium         | 50 pF | _    | 10    | ns   |
| 9  | t <sub>SUI</sub> | СС  | D | Data Setup Time for<br>Inputs <sup>(1)</sup>                           | —              | —     | 10   | —     | ns   |
| 10 | t <sub>HI</sub>  | СС  | D | Data Hold Time for Inputs <sup>(1)</sup>                               | —              | _     | 10   | _     | ns   |
| 11 | t <sub>suo</sub> | СС  | D | SOUT Valid Time <sup>(1) (2) (3)</sup><br>(after SCK edge)             | Very<br>strong | 25 pF | —    | 30    | ns   |
|    |                  |     |   |                                                                        | Strong         | 50 pF | _    | 30    | ns   |
|    |                  |     |   |                                                                        | Medium         | 50 pF | _    | 50    | ns   |
| 12 | t <sub>HO</sub>  | СС  | D | SOUT Hold Time <sup>(1) (2) (3)</sup><br>(after SCK edge)              | Very<br>strong | 25 pF | 2.5  | _     | ns   |
|    |                  |     |   |                                                                        | Strong         | 50 pF | 2.5  | —     | ns   |
|    |                  |     |   |                                                                        | Medium         | 50 pF | 2.5  | _     | ns   |

1. Input timing assumes an input slew rate of 1 ns (10% - 90%) and uses TTL voltage thresholds.

2. All timing values for output signals in this table, are measured to 50% of the output voltage.

3. All output timing is worst case and includes the mismatching of rise and fall times of the output pads.





Figure 27. DSPI slave mode — modified transfer format timing (MFTE = 0/1) CPHA = 0





# 3.15.3 CAN timing

The following table describes the CAN timing.



| Symbol                  | l                        | с                        | Parameter                  | Condition                               |     | Value |     | - Unit |
|-------------------------|--------------------------|--------------------------|----------------------------|-----------------------------------------|-----|-------|-----|--------|
| Gymbol                  |                          | C                        | Falametei                  | Condition                               | Min | Тур   | Мах | Unit   |
| t <sub>P(RX:TX)</sub>   | . (                      |                          | Medium type pads 25pF load | —                                       | —   | 70    | ns  |        |
|                         | CC                       | D controller propagation |                            | Medium type pads 50pF load              | _   | —     | 80  |        |
|                         | CC D delay time standard |                          | delay time<br>standard     | STRONG, VERY STRONG type pads 25pF load | _   | _     | 60  |        |
|                         | СС                       | D                        | pads                       | STRONG, VERY STRONG type pads 50pF load |     | —     | 65  |        |
| t <sub>PLP(RX:TX)</sub> | CC                       | D                        | CAN                        | Medium type pads 25pF load              | _   | _     | 90  | ns     |
|                         | CC                       | D                        | controller<br>propagation  | Medium type pads 50pF load              | _   | —     | 100 |        |
|                         | СС                       | D                        | delay time<br>low power    | STRONG, VERY STRONG type pads           |     | _     | 80  |        |
|                         | CC                       | D                        | pads                       | STRONG, VERY STRONG type pads 50pF load |     | —     | 85  |        |

### Table 41. CAN timing

# 3.15.4 UART timing

UART channel frequency support is shown in the following table.

|                                              |                   | nedwone) eabbere                        |                                 |
|----------------------------------------------|-------------------|-----------------------------------------|---------------------------------|
| LINFlexD clock<br>frequency LIN_CLK<br>(MHz) | Oversampling rate | Voting scheme                           | Max usable frequency<br>(Mbaud) |
| 80                                           | 16                | 3:1 majority voting                     | 5                               |
|                                              | 8                 |                                         | 10                              |
|                                              | 6                 | Limited voting on one                   | 13.33                           |
|                                              | 5                 | sample with configurable sampling point | 16                              |
|                                              | 4                 |                                         | 20                              |
| 100                                          | 16                | 3:1 majority voting                     | 6.25                            |
|                                              | 8                 |                                         | 12.5                            |
|                                              | 6                 | Limited voting on one                   | 16.67                           |
|                                              | 5                 | sample with configurable sampling point | 20                              |
|                                              | 4                 |                                         | 25                              |

### Table 42. UART frequency support

# 3.15.5 I2C timing

The I<sup>2</sup>C AC timing specifications are provided in the following tables.



| No. | Symbol C |    | с | Parameter                                                      | Value |               | Unit                            |  |  |  |
|-----|----------|----|---|----------------------------------------------------------------|-------|---------------|---------------------------------|--|--|--|
| NO. | Sy       |    | C | Falameter                                                      | Min   | Max           | onit                            |  |  |  |
| 1   | —        | СС | D | Start condition hold time                                      | 2 —   |               | PER_CLK<br>Cycle <sup>(2)</sup> |  |  |  |
| 2   | —        | СС | D | Clock low time 8 —                                             |       | PER_CLK Cycle |                                 |  |  |  |
| 3   |          | СС | D | Bus free time between Start and Stop condition 4.7 —           |       | μs            |                                 |  |  |  |
| 4   | _        | СС | D | Data hold time                                                 | 0.0   |               | ns                              |  |  |  |
| 5   | _        | СС | D | Clock high time                                                | 4     |               | PER_CLK Cycle                   |  |  |  |
| 6   | _        | СС | D | Data setup time                                                | 0.0   |               | ns                              |  |  |  |
| 7   | _        | СС | D | Start condition setup time (for repeated start condition only) | 2 —   |               | PER_CLK Cycle                   |  |  |  |
| 8   |          | СС | D | Stop condition setup time                                      | 2     | _             | PER_CLK Cycle                   |  |  |  |

Table 43. I2C input timing specifications — SCL and SDA<sup>(1)</sup>

 I<sup>2</sup>C input timing is valid for Automotive and TTL inputs levels, hysteresis enabled, and an input edge rate no slower than 1 ns (10% - 90%).

 PER\_CLK is the SoC peripheral clock, which drives the I<sup>2</sup>C BIU and module clock inputs. See the Clocking chapter in the device reference manual for more detail.

| No. | Sv | ymbol C Par |   | Parameter                                                           | Va  | ue                              | Unit          |  |
|-----|----|-------------|---|---------------------------------------------------------------------|-----|---------------------------------|---------------|--|
| NO. |    |             | 0 | r al allietei                                                       | Min | Max                             | Ont           |  |
| 1   | _  | СС          | D | Start condition hold time 6 —                                       |     | PER_CLK<br>Cycle <sup>(5)</sup> |               |  |
| 2   | —  | СС          | D | Clock low time 10 —                                                 |     | PER_CLK Cycle                   |               |  |
| 3   | —  | СС          | D | Bus free time between Start and Stop condition 4.7 —                |     | μs                              |               |  |
| 4   |    | СС          | D | Data hold time                                                      | 7   |                                 | PER_CLK Cycle |  |
| 5   | _  | СС          | D | Clock high time                                                     | 10  |                                 | PER_CLK Cycle |  |
| 6   | —  | СС          | D | Data setup time                                                     | 2   | _                               | PER_CLK Cycle |  |
| 7   | _  | СС          | D | Start condition setup time (for repeated start condition only) 20 — |     | PER_CLK Cycle                   |               |  |
| 8   |    | СС          | D | Stop condition setup time                                           | 10  | _                               | PER_CLK Cycle |  |

Table 44. I2C output timing specifications — SCL and  $SDA^{(1),(2),(3),(4)}$ 

1. All output timing is worst case and includes the mismatching of rise and fall times of the output pads.

2. Output parameters are valid for CL = 25 pF, where CL is the external load to the device (lumped). The internal package capacitance is accounted for, and does not need to be subtracted from the 25 pF value.

3. Timing is guaranteed to same drive capabilities for all signals, mixing of pad drives may reduce operating speeds and may cause incorrect operation.

4. Programming the IBFD register (I<sup>2</sup>C bus Frequency Divider) with the maximum frequency results in the minimum output timings listed. The I<sup>2</sup>C interface is designed to scale the data transition time, moving it to the middle of the SCL low period. The actual position is affected by the pre-scale and division values programmed in the IBC field of the IBFD register.

 PER\_CLK is the SoC peripheral clock, which drives the I<sup>2</sup>C BIU and module clock inputs. See the Clocking chapter in the device reference manual for more detail.









# 4 Package information

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK<sup>®</sup> packages, depending on their level of environmental compliance. ECOPACK<sup>®</sup> specifications, grade definitions and product status are available at: *www.st.com*. ECOPACK<sup>®</sup> is an ST trademark.

The following table lists the case numbers for SPC582Bxx.

| Package Type            | Device Type | Package reference |  |  |  |  |  |
|-------------------------|-------------|-------------------|--|--|--|--|--|
| eTQFP64                 | Production  | 7278840           |  |  |  |  |  |
| eTQFP100                | Production  | 7357321           |  |  |  |  |  |
| eTQFP144 <sup>(1)</sup> | Emulation   | 7386636           |  |  |  |  |  |

### Table 45. Package case numbers

1. eTQFP144 package is for emulation purpose only and not suitable for production. This package is not AEC-Q100 qualified.



# 4.1 eTQFP64 package information



Figure 30. eTQFP64 package outline



|                       |           |             | Dime | nsions |                          |        |  |
|-----------------------|-----------|-------------|------|--------|--------------------------|--------|--|
| Symbol                |           | Millimeters |      |        | Inches <sup>(1)</sup>    |        |  |
|                       | Min       | Тур         | Max  | Min    | Тур                      | Max    |  |
| A <sup>(2)</sup>      | _         | _           | 1.20 | _      | _                        | 0.047  |  |
| A1 <sup>(3)</sup>     | 0.05      | _           | 0.15 | 0.002  | —                        | 0.006  |  |
| A2 <sup>(2)</sup>     | 0.95      | 1.00        | 1.05 | 0.037  | 0.039                    | 0.041  |  |
| b <sup>(4),(5)</sup>  | 0.17      | 0.22        | 0.27 | 0.007  | 0.009                    | 0.0106 |  |
| b1 <sup>(5)</sup>     | 0.17      | 0.20        | 0.23 | 0.007  | 0.0079                   | 0.0091 |  |
| c <sup>(5)</sup>      | 0.9       | _           | 0.20 | 0.0354 | _                        | 0.0079 |  |
| c1 <sup>(5)</sup>     | 0.9       | _           | 0.16 | 0.0354 | —                        | 0.0062 |  |
| D <sup>(6)</sup>      | 12 0.4724 |             |      |        |                          |        |  |
| D1 <sup>(7),(8)</sup> |           | 10          |      |        | 0.3937 <sup>(2)(5)</sup> |        |  |
| D2 <sup>(9)</sup>     | —         | —           | 4.65 | _      | _                        | 0.1830 |  |
| D3 <sup>(10)</sup>    | 2.90      | _           | _    | 0.1141 | _                        | _      |  |
| е                     |           | 0.5         |      |        | 0.0197                   |        |  |
| E <sup>(6)</sup>      |           | 12          |      | 0.4724 |                          |        |  |
| E1 <sup>(7),(8)</sup> |           | 10          |      |        | 0.3937                   |        |  |
| E2 <sup>(9)</sup>     | _         | _           | 4.65 | _      | —                        | 0.1830 |  |
| E3 <sup>(10)</sup>    | 2.90      | _           | _    | 0.1141 | _                        | _      |  |
| L                     | 0.45      | 0.60        | 0.75 | 0.0177 | 0.0236                   | 0.0295 |  |
| L1                    |           | 1           |      |        | 0.0394                   |        |  |
| Ν                     |           | 64          |      |        | 2.5197                   |        |  |
| R1                    | 0.08      | _           |      | 0.0031 | _                        | _      |  |
| R2                    | 0.08      | —           | 0.20 | 0.0031 | _                        | 0.0079 |  |
| S                     | 0.20      | —           | _    | 0.0079 | _                        | —      |  |

#### Table 46. eTQFP64 package mechanical data

1. Values in inches are converted from millimeters (mm) and rounded to four decimal digits.

2. The optional exposed pad is generally coincident with the top or bottom side of the package and not allowed to protrude beyond that surface.

3. A1 is defined as the distance from the seating plane to the lowest point on the package body.

4. Dimension "b" does not include dambar protrusion. Allowable dambar protrusion shall not cause the lead width to exceed the maximum "b" dimension by more than 0.08 mm. Dambar cannot be located on the lower radius or the foot. Minimum space between protrusion and an adjacent lead is 0.07 mm for 0.4 mm and 0.5 mm pitch packages.

5. These dimensions apply to the flat section of the lead between 0.10 mm and 0.25 mm from the lead tip.

6. To be determined at setting datum plane C.

7. Dimensions D1 and E1 do not include mold flash or protrusions. Allowable mold flash or protrusions is "0.25 mm" per side. D1 and E1 are Maximum plastic body size dimensions including mold mismatch.

8. The Top package body size may be smaller than the bottom package size by much as 0.15 mm.

9. Dimensions D2 and E2 show the maximum exposed metal area on the package surface where the exposed pad is located. It includes all metal protrusions from exposed pad itself.



10. Dimensions D3 and E3 show the minimum solderable area, defined as the portion of exposed pad which is guaranteed to be free from resin flashes/bleeds, bordered by internal edge of inner groove.



# 4.2 eTQFP100 package information



Figure 31. eTQFP100 package outline



### **Package information**

|                          |       |             | Dime | nsions |                       |        |  |
|--------------------------|-------|-------------|------|--------|-----------------------|--------|--|
| Symbol                   |       | Millimeters |      |        | Inches <sup>(1)</sup> |        |  |
|                          | Min   | Тур         | Мах  | Min    | Тур                   | Max    |  |
| A <sup>(2)</sup>         | _     | _           | 1.20 | _      | —                     | 0.0472 |  |
| A1 <sup>(3)</sup>        | 0.05  | —           | 0.15 | 0.0019 | _                     | 0.0059 |  |
| A2 <sup>(2)</sup>        | 0.95  | 1.00        | 1.05 | 0.0374 | 0.0394                | 0.0413 |  |
| b <sup>(4),(5)</sup>     | 0.17  | 0.22        | 0.27 | 0.0067 | 0.0087                | 0.0106 |  |
| b1 <sup>(5)</sup>        | 0.17  | 0.20        | 0.23 | 0.0067 | 0.0079                | 0.0091 |  |
| c <sup>(5)</sup>         | 0.09  | —           | 0.20 | 0.0035 | —                     | 0.0079 |  |
| c1 <sup>(5)</sup>        | 0.09  | _           | 0.16 | 0.0035 | —                     | 0.0063 |  |
| D <sup>(6)</sup>         |       | 16.00       |      |        | 0.6299                |        |  |
| D1 <sup>(7),(8)</sup>    | 14.00 |             |      |        | 0.5512                |        |  |
| D2 <sup>(9)</sup>        |       | _           | 5.35 | _      | _                     | 0.2106 |  |
| D3 <sup>(10)</sup>       | 3.6   | _           | _    | 0.1417 | _                     | _      |  |
| E <sup>(6)</sup>         |       | 16.00       |      |        | 0.6299                |        |  |
| E1 <sup>(7),(8)</sup>    |       | 14.00       |      | 0.5512 |                       |        |  |
| E2 <sup>(9)</sup>        | _     | —           | 5.35 | —      | —                     | 0.2106 |  |
| E3 <sup>(10)</sup>       | 3.6   | —           |      | 0.1417 | —                     | _      |  |
| е                        |       | 0.50        |      |        | 0.0197                |        |  |
| L <sup>(11)</sup>        | 0.45  | 0.60        | 0.75 | 0.0178 | 0.0236                | 0.0295 |  |
| L1                       |       | 1.00        |      |        | 0.0394                | •      |  |
| aaa <sup>(12),(13)</sup> |       | 0.20        |      |        | 0.0079                |        |  |
| bbb <sup>(12),(13)</sup> |       | 0.20        |      |        | 0.0079                |        |  |
| ccc <sup>(12),(13)</sup> |       | 0.08        |      |        | 0.0031                |        |  |
| ddd <sup>(12),(13)</sup> |       | 0.08        |      |        | 0.0031                |        |  |

### Table 47. eTQFP100 package mechanical data

1. Values in inches are converted from millimeters (mm) and rounded to four decimal digits.

2. The optional exposed pad is generally coincident with the top or bottom side of the package and not allowed to protrude beyond that surface.

3. A1 is defined as the distance from the seating plane to the lowest point on the package body.

4. Dimension "b" does not include dambar protrusion. Allowable dambar protrusion shall not cause the lead width to exceed the maximum "b" dimension by more than 0.08 mm. Dambar cannot be located on the lower radius or the foot. Minimum space between protrusion and an adjacent lead is 0.07 mm for 0.4 mm and 0.5 mm pitch packages.

5. These dimensions apply to the flat section of the lead between 0.10 mm and 0.25 mm from the lead tip.

6. To be determined at seating datum plane C.

7. The Top package body size may be smaller than the bottom package size by as much as 0.15 mm.

8. Dimensions D1 and E1 do not include mold flash or protrusions. Allowable mold flash or protrusions is "0.25 mm" per side. D1 and E1 are maximum plastic body size dimensions including mold mismatch.

9. Dimensions D2 and E2 show the maximum exposed metal area on the package surface where the exposed pad is located. It includes all metal protrusions from exposed pad itself.



- 10. Dimensions D3 and E3 show the minimum solderable area, defined as the portion of exposed pad which is guaranteed to be free from resin flashes/bleeds, bordered by internal edge of inner groove.
- 11. L dimension is measured at gauge plane at 0.25 above the seating plane.
- 12. Dimensioning and tolerancing schemes conform to ASME Y14.5M-1994.
- 13. Tolerance.



# 4.3 eTQFP144 package information



Figure 32. eTQFP144 package outline



|                    |       |             | Dime  | nsions |                       |       |
|--------------------|-------|-------------|-------|--------|-----------------------|-------|
| Symbol             |       | Millimeters |       |        | Inches <sup>(1)</sup> |       |
|                    | Min   | Тур         | Max   | Min    | Тур                   | Max   |
| А                  | _     | _           | 1.20  | —      | —                     | 0.047 |
| A1                 | 0.05  | _           | 0.15  | 0.002  | _                     | 0.006 |
| A2                 | 0.95  | 1.00        | 1.05  | 0.037  | 0.039                 | 0.041 |
| b                  | 0.17  | 0.22        | 0.27  | 0.007  | 0.009                 | 0.011 |
| С                  | 0.09  | _           | 0.20  | 0.004  | _                     | 0.008 |
| D                  | 21.80 | 22.00       | 22.20 | 0.858  | 0.866                 | 0.874 |
| D1                 | 19.80 | 20.00       | 20.20 | 0.780  | 0.787                 | 0.795 |
| D2 <sup>(2)</sup>  | 5.1   | 6.5         | 6.77  | _      | _                     | 0.262 |
| D3                 | _     | 17.50       |       | —      | 0.689                 | _     |
| E                  | 21.80 | 22.00       | 22.20 | 0.858  | 0.866                 | 0.874 |
| E1                 | 19.80 | 20.00       | 20.20 | 0.780  | 0.787                 | 0.795 |
| E2                 | 5.1   | 6.5         | 6.77  | —      | _                     | 0.262 |
| E3 <sup>(2)</sup>  | _     | 17.50       | _     | —      | 0.689                 | _     |
| е                  | _     | 0.50        |       | —      | 0.020                 | _     |
| L <sup>(3)</sup>   | 0.45  | 0.60        | 0.75  | 0.018  | 0.024                 | 0.030 |
| L1                 | _     | 1.00        |       | —      | 0.039                 | —     |
| k                  | 0.0°  | 3.5°        | 7.0°  | 0.0°   | 3.5°                  | 7.0°  |
| ccc <sup>(4)</sup> |       | 0.08        | 1     |        | 0.003                 | •     |

Table 48. eTQFP144 package mechanical data

1. Values in inches are converted from millimeters (mm) and rounded to four decimal digits.

2. The size of exposed pad is variable depending of leadframe design pad size.

3. L dimension is measured at gauge plane at 0.25 above the seating plane.

4. Tolerance.



# 4.4 Package thermal characteristics

The following tables describe the thermal characteristics of the device. The parameters in this chapter have been evaluated by considering the device consumption configuration reported in the *Section 3.7: Device consumption* 

## 4.4.1 eTQFP64

| Symbol C              |    | С | Parameter                                              | Conditions                                                                    | Value | Unit |
|-----------------------|----|---|--------------------------------------------------------|-------------------------------------------------------------------------------|-------|------|
| $R_{	ext{	heta}JA}$   | CC | D | Junction-to-Ambient, Natural Convection <sup>(2)</sup> | unction-to-Ambient, Natural Convection <sup>(2)</sup> Four layer board (2s2p) |       | °C/W |
| $R_{	ext{	heta}JB}$   | СС | D | Junction-to-board <sup>(3)</sup>                       | Junction-to-board <sup>(3)</sup> —                                            |       | °C/W |
| $R_{\theta JCtop}$    | СС | D | Junction-to-case top <sup>(4)</sup>                    | —                                                                             | 28.9  | °C/W |
| $R_{\theta JCbottom}$ | СС | D | Junction-to-case bottom <sup>(5)</sup>                 | - 1                                                                           |       | °C/W |
| $\Psi_{\text{JT}}$    | СС | D | Junction-to-package top <sup>(6)</sup>                 | Natural convection                                                            | 11.5  | °C/W |

1. Junction temperature is a function of die size, on-chip power dissipation, package thermal resistance, mounting site (board) temperature, ambient temperature, air flow, power dissipation of other components on the board, and board thermal resistance.

- 2. Per JEDEC JESD51-6 with the board (JESD51-7) horizontal.
- 3. Thermal resistance between the die and the printed circuit board per JEDEC JESD51-8. Board temperature is measured on the top surface of the board near the package.
- 4. Thermal resistance between the die and the case top surface as measured by the cold plate method (MIL SPEC-883 Method 1012.1).
- 5. Thermal resistance between the die and the exposed pad ground on the bottom of the package based on simulation without any interface resistance.
- 6. Thermal characterization parameter indicating the temperature difference between package top and the junction temperature per JEDEC JESD51-2.

# 4.4.2 eTQFP100

### Table 50. Thermal characteristics for 100 exposed pad eTQFP package<sup>(1)</sup>

| Symbo                 | Symbol C |   | Parameter                                                 | Conditions                                                                  | Value | Unit |
|-----------------------|----------|---|-----------------------------------------------------------|-----------------------------------------------------------------------------|-------|------|
| $R_{	hetaJA}$         | СС       | D | Junction-to-Ambient, Natural Convection <sup>(2)</sup>    | ction-to-Ambient, Natural Convection <sup>(2)</sup> Four layer board (2s2p) |       | °C/W |
| $R_{\theta JB}$       | СС       | D | Junction-to-board <sup>(3)</sup> —                        |                                                                             | 26.1  | °C/W |
| $R_{\theta JCtop}$    | СС       | D | Junction-to-case top <sup>(4)</sup>                       | Junction-to-case top <sup>(4)</sup> —                                       |       | °C/W |
| $R_{\theta JCbottom}$ | СС       | D | Junction-to-case bottom <sup>(5)</sup> —                  |                                                                             | 12.6  | °C/W |
| $\Psi_{\text{JT}}$    | СС       | D | Junction-to-package top <sup>(6)</sup> Natural convection |                                                                             | 11.4  | °C/W |

1. Junction temperature is a function of die size, on-chip power dissipation, package thermal resistance, mounting site (board) temperature, ambient temperature, air flow, power dissipation of other components on the board, and board thermal resistance.

2. Per JEDEC JESD51-6 with the board (JESD51-7) horizontal.

3. Thermal resistance between the die and the printed circuit board per JEDEC JESD51-8. Board temperature is measured on the top surface of the board near the package.

- 4. Thermal resistance between the die and the case top surface as measured by the cold plate method (MIL SPEC-883 Method 1012.1).
- 5. Thermal resistance between the die and the exposed pad ground on the bottom of the package based on simulation without any interface resistance.



6. Thermal characterization parameter indicating the temperature difference between package top and the junction temperature per JEDEC JESD51-2.

### 4.4.3 General notes for specifications at maximum junction temperature

An estimation of the chip junction temperature,  $T_J$ , can be obtained from the equation:

#### Equation 1 $T_{1} = T_{2} + (P_{1}) + *$

 $\mathbf{T}_{\mathbf{J}} = \mathbf{T}_{\mathbf{A}} + (\mathbf{R}_{\mathbf{\theta}\mathbf{J}\mathbf{A}} * \mathbf{P}_{\mathbf{D}})$ 

where:

 $T_A$  = ambient temperature for the package (°C)

 $R_{\theta JA}$  = junction-to-ambient thermal resistance (°C/W)

P<sub>D</sub> = power dissipation in the package (W)

The thermal resistance values used are based on the JEDEC JESD51 series of standards to provide consistent values for estimations and comparisons. The differences between the values determined for the single-layer (1s) board compared to a four-layer board that has two signal layers, a power and a ground plane (2s2p), demonstrate that the effective thermal resistance is not a constant. The thermal resistance depends on the:

- Construction of the application board (number of planes)
- Effective size of the board which cools the component
- Quality of the thermal and electrical connections to the planes
- Power dissipated by adjacent components

Connect all the ground and power balls to the respective planes with one via per ball. Using fewer vias to connect the package to the planes reduces the thermal performance. Thinner planes also reduce the thermal performance. When the clearance between the vias leaves the planes virtually disconnected, the thermal performance is also greatly reduced.

As a general rule, the value obtained on a single-layer board is within the normal range for the tightly packed printed circuit board. The value obtained on a board with the internal planes is usually within the normal range if the application board has:

- One oz. (35 micron nominal thickness) internal planes
- Components are well separated
- Overall power dissipation on the board is less than 0.02 W/cm<sup>2</sup>

The thermal performance of any component depends on the power dissipation of the surrounding components. In addition, the ambient temperature varies widely within the application. For many natural convection and especially closed box applications, the board temperature at the perimeter (edge) of the package is approximately the same as the local air temperature near the device. Specifying the local ambient conditions explicitly as the board temperature provides a more precise description of the local ambient conditions that determine the temperature of the device.

At a known board temperature, the junction temperature is estimated using the following equation:

Equation 2  $T_J = T_B + (R_{\theta JB} * P_D)$ 



where:

 $T_B$  = board temperature for the package perimeter (°C)

R<sub>0JB</sub> = junction-to-board thermal resistance (°C/W) per JESD51-8

 $P_D$  = power dissipation in the package (W)

When the heat loss from the package case to the air does not factor into the calculation, the junction temperature is predictable if the application board is similar to the thermal test condition, with the component soldered to a board with internal planes.

The thermal resistance is expressed as the sum of a junction-to-case thermal resistance plus a case-to-ambient thermal resistance:

### Equation 3

 $R_{\theta JA} = R_{\theta JC} + R_{\theta CA}$ 

where:

 $R_{\theta JA}$  = junction-to-ambient thermal resistance (°C/W)

 $R_{\theta JC}$  = junction-to-case thermal resistance (°C/W)

 $R_{\theta CA}$  = case to ambient thermal resistance (°C/W)

 $R_{\theta JC}$  is device related and is not affected by other factors. The thermal environment can be controlled to change the case-to-ambient thermal resistance,  $R_{\theta CA}$ . For example, change the air flow around the device, add a heat sink, change the mounting arrangement on the printed circuit board, or change the thermal dissipation on the printed circuit board surrounding the device. This description is most useful for packages with heat sinks where 90% of the heat flow is through the case to heat sink to ambient. For most packages, a better model is required.

A more accurate two-resistor thermal model can be constructed from the junction-to-board thermal resistance and the junction-to-case thermal resistance. The junction-to-case thermal resistance describes when using a heat sink or where a substantial amount of heat is dissipated from the top of the package. The junction-to-board thermal resistance describes the thermal performance when most of the heat is conducted to the printed circuit board. This model can be used to generate simple estimations and for computational fluid dynamics (CFD) thermal models. More accurate compact Flotherm models can be generated upon request.

To determine the junction temperature of the device in the application on a prototype board, use the thermal characterization parameter ( $\Psi_{JT}$ ) to determine the junction temperature by measuring the temperature at the top center of the package case using the following equation:

### Equation 4

 $\mathbf{T}_{\mathsf{J}} = \mathbf{T}_{\mathsf{T}} + (\Psi_{\mathsf{J}\mathsf{T}} \times \mathbf{P}_{\mathsf{D}})$ 

where:

 $T_T$  = thermocouple temperature on top of the package (°C)

 $\Psi_{JT}$  = thermal characterization parameter (°C/W)

 $P_D$  = power dissipation in the package (W)

The thermal characterization parameter is measured in compliance with the JESD51-2 specification using a 40-gauge type T thermocouple epoxied to the top center of the package case. Position the thermocouple so that the thermocouple junction rests on the package. Place a small amount of epoxy on the thermocouple junction and approximately 1



mm of wire extending from the junction. Place the thermocouple wire flat against the package case to avoid measurement errors caused by the cooling effects of the thermocouple wire.

When board temperature is perfectly defined below the device, it is possible to use the thermal characterization parameter ( $\Psi_{JPB}$ ) to determine the junction temperature by measuring the temperature at the bottom center of the package case (exposed pad) using the following equation:

Equation 5 T<sub>J</sub> = T<sub>B</sub> + ( $\Psi_{JPB} \times P_D$ )

where:

 $T_T$  = thermocouple temperature on bottom of the package (°C)

 $\Psi_{JT}$  = thermal characterization parameter (°C/W)

 $P_D$  = power dissipation in the package (W)



# 5 Ordering information







| SPC582B60 (1M) | SPC582B54<br>(768K) | SPC582B50<br>(512K) | Partition | Start address | End address |
|----------------|---------------------|---------------------|-----------|---------------|-------------|
| 16             | 16                  | 16                  | 0         | 0x00FC0000    | 0x00FC3FFF  |
| 16             | 16                  | 16                  | 0         | 0x00FC4000    | 0x00FC7FFF  |
| 16             | 16                  | 16                  | 0         | 0x00FC8000    | 0x00FCBFFF  |
| 16             | 16                  | 16                  | 0         | 0x00FCC000    | 0x00FCFFFF  |
| 32             | 32                  | 32                  | 0         | 0x00FD0000    | 0x00FD7FFF  |
| 32             | 32                  | 32                  | 0         | 0x00FD8000    | 0x00FDFFFF  |
| 64             | 64                  | 64                  | 0         | 0x00FE0000    | 0x00FEFFFF  |
| 64             | 64                  | 64                  | 0         | 0x00FF0000    | 0x00FFFFFF  |
| 128            | 128                 | 128                 | 0         | 0x01000000    | 0x0101FFFF  |
| 128            | 128                 | 128                 | 0         | 0x01020000    | 0x0103FFFF  |
| 128            | 128                 | NA                  | 0         | 0x01040000    | 0x0105FFFF  |
| 128            | 128                 | NA                  | 0         | 0x01060000    | 0x0107FFFF  |
| 128            | NA                  | NA                  | 0         | 0x01080000    | 0x0109FFFF  |
| 128            | NA                  | NA                  | 0         | 0x010A0000    | 0x010BFFFF  |

Table 51. Code Flash options

### Table 52. RAM options

| SPC582B60<br>96 <sup>(1)</sup> | SPC582B54<br>80 <sup>(1)</sup> | SPC582B50<br>64 <sup>(1)</sup> | Туре              | Start address | End address |
|--------------------------------|--------------------------------|--------------------------------|-------------------|---------------|-------------|
| 8                              | 8                              | 8                              | PRAMC_2<br>(STBY) | 0x400A8000    | 0x400A9FFF  |
| 24                             | 24                             | 24                             | PRAMC_2<br>(STBY) | 0x400AA000    | 0x400AFFFF  |
| 32                             | 32                             | 32                             | PRAMC_2<br>(STBY) | 0x400B0000    | 0x400B7FFF  |
| 16                             | 16                             | NA                             | PRAMC_2           | 0x400B8000    | 0x400BBFFF  |
| 16                             | NA                             | NA                             | PRAMC_2           | 0x400BC000    | 0x400BFFFF  |

1. Total KRAM (SRAM).



# 6 Revision history

| Date          | Revision | Changes                                                                                                                                                                     |
|---------------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 07-April-2016 | 1        | Initial version.                                                                                                                                                            |
|               |          | The following are the changes in this version of the Datasheet.                                                                                                             |
|               |          | <ul> <li>Removed QFN32 package from the document.</li> <li>Replaced RPNs SPC582B60E1, SPC582B60E3, and SPC582B60Q2 with "SPC582B60x, SPC582B54x, and SPC582B50x"</li> </ul> |
|               |          | Table 1: Device summary:                                                                                                                                                    |
|               |          | <ul> <li>Updated the table.</li> </ul>                                                                                                                                      |
|               |          | Section 3.1: Introduction:                                                                                                                                                  |
|               |          | <ul> <li>Removed text "The IPs andfor the details".</li> </ul>                                                                                                              |
|               |          | <ul> <li>Removed the two notes.</li> </ul>                                                                                                                                  |
|               |          | Table 3: Parameter classifications:                                                                                                                                         |
|               |          | <ul> <li>Updated the description of classification tag "T".</li> </ul>                                                                                                      |
|               |          | Table 4: Absolute maximum ratings:                                                                                                                                          |
|               |          | <ul> <li>For parameter "I<sub>INJ</sub>", text "DC" removed from description.</li> </ul>                                                                                    |
|               |          | <ul> <li>Added text "Exposure to absolute reliability"</li> </ul>                                                                                                           |
|               |          | <ul> <li>Added text "even momentarily"</li> </ul>                                                                                                                           |
|               |          | <ul> <li>Updated values in conditions column.</li> </ul>                                                                                                                    |
| 29-Jun-2017   | 2        | – Added parameter T <sub>TRIN.</sub>                                                                                                                                        |
|               |          | <ul> <li>For parameter "T<sub>STG</sub>", maximum value updated from "175" to "125"</li> <li>Added new parameter "T<sub>PAS</sub>"</li> </ul>                               |
|               |          | <ul> <li>For parameter "I<sub>INJ</sub>", description updated from "maximumPAD" to<br/>"maximum DCpad"</li> </ul>                                                           |
|               |          | Table 5: Operating Conditions:                                                                                                                                              |
|               |          | <ul> <li>Footnote "1.260 V - 1.290 V range temperature profile" updated to Text</li> <li>" average supply value below or equal to 1.236 V"</li> </ul>                       |
|               |          | <ul> <li>For parameter "I<sub>INJ1</sub>" description, text "DC" removed.</li> </ul>                                                                                        |
|               |          | - For parameter "V <sub>DD LV</sub> ", changed the classification from "D" to "P"                                                                                           |
|               |          | - Removed note "Core voltage as"                                                                                                                                            |
|               |          | – Added parameter I <sub>INJ2.</sub>                                                                                                                                        |
|               |          | <ul> <li>Removed parameter "V<sub>RAMP_LV</sub>".</li> </ul>                                                                                                                |
|               |          | - Updated the table footnote "Positive and negative Dynamic current"                                                                                                        |
|               |          | Table 6: Device supply relation during power-up/power-down sequence:                                                                                                        |
|               |          | - "V <sub>DD_HV_PMC</sub> " updated to "V <sub>DD_HV_OSC</sub> ".                                                                                                           |
|               |          | – Parameter "V <sub>DD_LV</sub> " removed                                                                                                                                   |
|               |          | Section 3.4: Electromagnetic emission characteristics:                                                                                                                      |
|               |          | <ul> <li>Updated this section.</li> </ul>                                                                                                                                   |

| Table 53. D | ocument | revision | history |
|-------------|---------|----------|---------|
|-------------|---------|----------|---------|



| Date        | Revision  | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|-------------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 29-Jun-2017 | 2 (cont') | Table 8: Device consumption:         – Updated the table and its values.         Section 3.8.2: I/O output DC characteristics:         – "WEAK" to "WEAK/SLOW"         – "STRONG" to "STRONG/FAST"         – VERY STRONG to "VERY STRONG / VERY FAST"         – Added note "10%/90% is the"         Table 14: I/O input electrical characteristics:         – Parameter "I <sub>LKG</sub> " (Medium Pads (P), TJ=150°C/360 mA) removed.         Table 11: I/O pull-up/pull-down electrical characteristics:         – Added note "When the device enters into standby mode an ADC function."         Table 12: WEAK/SLOW I/O output characteristics:         – Added "10%-90% in description of parameter "trR_w".         – For parameter "T <sub>RAS</sub> ", changed min value (25 pF load) to "CL=25pF"         – For parameter "ItsKEW_WI", changed max value from "30" to "25".         Table 13: MEDIUM I/O output characteristics:         – Added "10%-90% in description of parameter "trR_M".         – For parameter "ItsKEW_WI", changed max value from "30" to "25".         Table 13: MEDIUM I/O output characteristics:         – Added "10%-90% in description of parameter "trR_S".         – Parameter "ItsKEW_WI", changed max value from "30" to "25".         Table 14: STRONG/FAST I/O output characteristics:         – Added "10%-90% in description of parameter "trR_S".         – Parameter "ItsKEW_WI", changed max value from "30" to "25". |

| Table 53. | Document | revision  | history | (continued) | ) |
|-----------|----------|-----------|---------|-------------|---|
| 14010 001 | Booanion | 101101011 | motory  | (oonanaoa)  | , |



| Date        | Revision  | Changes                                                                                                                                                                                                                                              |
|-------------|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|             |           | Table 21: External 40 MHz oscillator electrical specifications:                                                                                                                                                                                      |
|             |           | <ul> <li>Footnote "I<sub>xatl</sub> is the oscillatorTest circuit is shown in Figure 8" modified<br/>to "I<sub>xatl</sub> is the oscillatorstartup of the oscillator".</li> </ul>                                                                    |
|             |           | <ul> <li>Minimum value of parameter "V<sub>IHEXT</sub>" updated from "V<sub>REF</sub>+0.6" to<br/>"V<sub>REF</sub>+0.75"</li> </ul>                                                                                                                  |
|             |           | <ul> <li>Maximum value of parameter "V<sub>ILEXT</sub>" updated from "V<sub>REF</sub>-0.6" to<br/>"V<sub>REF</sub>-0.75"</li> </ul>                                                                                                                  |
|             |           | <ul> <li>Parameter "g<sub>m</sub>", value "D" updated to "P" for "f<sub>XTAL</sub> ≤ 8 MHz", and "D" for<br/>others.</li> </ul>                                                                                                                      |
|             |           | <ul> <li>Footnote "This parameter is100% tested" updated to "Applies to anto<br/>crystal mode". Also added to parameter "V<sub>1</sub></li> </ul>                                                                                                    |
|             |           | <ul> <li>For parameters "V<sub>IHEXT</sub>" and "V<sub>ILEXT</sub>", Condition "-" updated to "V<sub>REF</sub> = 0.29 * V<sub>DD_HV_OSC</sub>"</li> </ul>                                                                                            |
|             |           | <ul> <li>Classification for parameters "C<sub>S_EXTAL</sub>" and "C<sub>S_EXTAL</sub>" changed from<br/>"T" to "D".</li> </ul>                                                                                                                       |
|             |           | <ul> <li>Updated classification, conditions, min and max values for parameter<br/>"gm".</li> </ul>                                                                                                                                                   |
|             |           | <ul> <li>Min and Max value of parameters C<sub>S_EXTAL</sub> and C<sub>S_XTAL</sub> updated to "3"<br/>(min) and "7" (max).</li> </ul>                                                                                                               |
|             |           | Renamed the section "RC oscillator 1024 kHz" to Section 3.11.3: Low power RC oscillator                                                                                                                                                              |
| 29-Jun-2017 | 2 (conť)  | Table 22: Internal RC oscillator electrical specifications:                                                                                                                                                                                          |
|             | - (00.11) | – For parameter "I <sub>FIRC</sub> ", replaced max value of 300 with 600.                                                                                                                                                                            |
|             |           | - Added footnote to the description.                                                                                                                                                                                                                 |
|             |           | <ul> <li>For parameter I<sub>FIRC</sub>, changed the max value to 600 and added footnote.</li> <li>Min, Typ and Max value of "\delta f<sub>var_SW</sub>" updated from "-1", "-", "1" to "-0.5",<br/>"<u>+0</u>.3" and "0.5" respectively.</li> </ul> |
|             |           | Table 23: 1024 kHz internal RC oscillator electrical characteristics:                                                                                                                                                                                |
|             |           | <ul> <li>For parameter "δf<sub>var_V</sub>", minimum and maximum value updated from "-<br/>0.05" and "+0.05" to<sup></sup>-5" and "+5".</li> </ul>                                                                                                   |
|             |           | – For parameter " $\delta f_{var_T}$ ", and " $\delta f_{var_V}$ " changed the cassification to "P". <i>Table 24: ADC pin specification</i> :                                                                                                        |
|             |           | – For I <sub>LKG</sub> changed condition "C" to "—".                                                                                                                                                                                                 |
|             |           | - For parameter $C_{P2}$ , updated the max value to "1".                                                                                                                                                                                             |
|             |           | Table 25: SARn ADC electrical specification:                                                                                                                                                                                                         |
|             |           | <ul> <li>Classification for parameter "I<sub>ADCREFH</sub>" changed from "C" to "T".</li> </ul>                                                                                                                                                      |
|             |           | <ul> <li>For parameter f<sub>ADCK</sub> (High frequency mode), changed min value from<br/>"7.5" to "&gt; 13.33".</li> </ul>                                                                                                                          |
|             |           | <ul> <li>Deleted footnote "Values are subject to change (possibly improved to ±2<br/>LSB) after characterization"</li> </ul>                                                                                                                         |
|             |           | Table 28: Linear regulator specifications:                                                                                                                                                                                                           |
|             |           | – Updated the min and typ values of parameter $V_{MREG}$ (After trimming, maximum load).                                                                                                                                                             |

# Table 53. Document revision history (continued)



| Date        | Revision  | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|-------------|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 29-Jun-2017 | 2 (cont') | Table 29: Standby regulator specifications:         - Updated the min and max values for parameter V <sub>SBY</sub> .         - For parameter IDD <sub>SBY</sub> , added "0.984" to typ column.         Table 30: Voltage monitor electrical characteristics:         - Updated the Typ value of parameter V <sub>POR200_C</sub> - Updated the min, typ, and max values of parameter V <sub>LVD100_SB</sub> .         - Updated the min and max values for parameter V <sub>MVD270_SBY</sub> .         - Removed "PowerOn Reset LV"         Updated Section 3.14: Flash         Updated Figure 8: Input equivalent circuit (Fast SARn and SARB channels)         Updated Figure 22: DSPI CMOS master mode — classic timing, CPHA = 1         Table 35: Nexus debug port timing:         - Classification of parameters "t <sub>EVTIPW</sub> " and "t <sub>EVTOPW</sub> " changed from "P" to "D".         Table 38: DSPI CMOS master classic timing (full duplex and output only) — MTFE = 0, CPHA = 0 or 1:         - Changed the Min value of tsck (very strong) from 33 to 59.         Added Section 3.15.3: CAN timing         Table 46: eTQFP64 package mechanical data:         - Updated the values.         Table 37: DSPI channel frequency support:         - Added column to show slower and faster frequencies         Table 47: eTQFP144 package mechanical data:         - Updated the values.         Table 37: DSPI channel frequency support:         - Added column to show slower and faster frequencies |

Table 53. Document revision history (continued)



| Table 53. Document revision history (continued) |          |                                                                                                                                                                       |  |  |
|-------------------------------------------------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Date                                            | Revision | Changes                                                                                                                                                               |  |  |
|                                                 |          | The following are the changes in this version of the Datasheet.                                                                                                       |  |  |
|                                                 |          | Replaced reference to IO_definition excel file by "the device pin out IO                                                                                              |  |  |
|                                                 |          | definition excel file", throughout the document.                                                                                                                      |  |  |
|                                                 |          | Minor formatting changes throughout the document.                                                                                                                     |  |  |
|                                                 |          | Section 2: Package pinouts and signal descriptions:                                                                                                                   |  |  |
|                                                 |          | Changed introduction sentence since the pinout excel file will no longer be attached to the Datasheet.                                                                |  |  |
|                                                 |          | Table 6: Device supply relation during power-up/power-down sequence:Added a note "The application" to parameter VDD HV OSC                                            |  |  |
|                                                 |          | Table 8: Device consumption:                                                                                                                                          |  |  |
|                                                 |          | – "I <sub>DD_LKG</sub> ": added footnote "I <sub>DD_LKG</sub> and I <sub>DD_LV</sub> are reported as"                                                                 |  |  |
|                                                 |          | - "I <sub>DD LV</sub> ": added Footnote "I <sub>DD LKG</sub> and I <sub>DD LV</sub> are reported as"                                                                  |  |  |
|                                                 |          | - Updated table footnote 4.                                                                                                                                           |  |  |
|                                                 |          | - Updated all the typical and maximum values for I <sub>DD_LKG</sub> , I <sub>DDSTBY8</sub> , and                                                                     |  |  |
|                                                 |          | I <sub>DDSTBY64</sub> parameters.<br>Table 9: I/O pad specification descriptions:                                                                                     |  |  |
|                                                 |          | Removed latest sentence at Standby pads description.                                                                                                                  |  |  |
|                                                 |          | Table 14: STRONG/FAST I/O output characteristics:                                                                                                                     |  |  |
|                                                 |          | Updated values for $t_{TR}$ s for condition CL = 25 pF and CL = 50 pF                                                                                                 |  |  |
| 04-Jun-2018                                     | 3        | Table 15: VERY STRONG/VERY FAST I/O output characteristics:                                                                                                           |  |  |
|                                                 |          | - "tTR20-80" replaced by "tTR20-8 V"                                                                                                                                  |  |  |
|                                                 |          | - "tTRTTL" replaced by "tTRTTL_V"                                                                                                                                     |  |  |
|                                                 |          | - " $\Sigma t_{R20-80}$ " replaced by " $\Sigma t_{R20-80}$ V"                                                                                                        |  |  |
|                                                 |          | Table 19: PLL0 electrical characteristics:                                                                                                                            |  |  |
|                                                 |          | – Added "f <sub>INFIN</sub> "                                                                                                                                         |  |  |
|                                                 |          | – Symbol "f <sub>INFIN</sub> " : changed "C" by "—" in column "C"                                                                                                     |  |  |
|                                                 |          | $- \Delta_{PLL0PHI0SPJ} $ : changed "T" by "D" and added pk-pk to Conditions value                                                                                    |  |  |
|                                                 |          | $- \Delta_{PLL0PH1SPJ} $ : added pk-pk to Conditions value                                                                                                            |  |  |
|                                                 |          | <ul> <li>The maximum value of f<sub>PLL0PHI0</sub> is changed from "400" to "FSYS" with a footnote.</li> </ul>                                                        |  |  |
|                                                 |          | Table 20: PLL1 electrical characteristics:                                                                                                                            |  |  |
|                                                 |          | Added "f <sub>INFIN</sub> ".                                                                                                                                          |  |  |
|                                                 |          | Table 21: External 40 MHz oscillator electrical specifications:                                                                                                       |  |  |
|                                                 |          | - Changed "i.e." by "that is" in note "Amplitude on the EXTAL                                                                                                         |  |  |
|                                                 |          | <ul> <li>Changed table footnote 3 by: This value is determined by the crystal<br/>manufacturer and board design, and it can potentially be higher than the</li> </ul> |  |  |
|                                                 |          | maximum provided.<br>– Table footnote 1 updated: "DCF clients XOSC LF EN and                                                                                          |  |  |
|                                                 |          | XOSC_EN_40MHZ" changed by "XOSC_FREQ_SEL"                                                                                                                             |  |  |

Table 53. Document revision history (continued)



| Date        | Revision  | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|-------------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 04-Jun-2018 | 3 (conťd) | Table 24: ADC pin specification:- Updated Max value for $C_S$ - For parameter $C_{P2}$ , updated the max value from "1" to "2" Changed Max value = 1 by 2 for Cp2 SARB channelsTable 25: SARn ADC electrical specification:- Added symbols tADCINIT and tADCBIASINIT- Column "C" splitted and added "D" for $I_{ADV_S}$ Figure 11: Voltage monitor threshold definition:Right blue line adjusted on the top figure.Section 3.13.1: Power management integration:Added sentence "It is recommendeddevice itself".Table 28: Linear regulator specifications:Updated values for symbol " $\Delta IDD_{MREG"}$ , Min: 50 changed to -50.Section 3.14: Flash:Updated the section.Table 41: CAN timing:Added columns for "CC" and "D".Section 4.4: Package thermal characteristics:Removed table "Thermal characteristics for 144 exposed pad eTQFPpackage"Figure 33: Ordering information scheme:For Packing, replaced "R" with "X" and removed description related to "R".Updated the description of "X".Added Table 52: RAM options and Table 51: Code Flash options. |

Table 53. Document revision history (continued)



### IMPORTANT NOTICE – PLEASE READ CAREFULLY

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

© 2018 STMicroelectronics – All rights reserved

