# **High Efficiency Boost Charge Pump Regulator** # **FEATURES** - Ideal for Li Ion or 3V to 5V Conversion - Low Profile, Inductorless Regulator - Up To 96% Power Efficiency - +2.7V to +5.5V Input Voltage Range - 5.0V, 50mA Output, 4% Accuracy - Low EMI Design - Low Quiescent Current: 175μA - Low Shutdown Current: 4μA - Optional External Clock: 32.768kHz - Thermal Shutdown Protection - Programmable Frequencies: 8.192kHz, 32.768kHz, or 262.14kHz - Internal Oscillator: 16kHz or 130kHz, when CLK Pin Is Held High - Ultra small 10-Pin MSOP Package # **APPLICATIONS** - GSM SIM Card Power Supplies - 3V to 5V Boost Applications - Li Ion to 5.0V Boost Applications - White LED Driver - Smart Card Readers # **DESCRIPTION** The SP6681 is a charge pump ideal for converting a +3.6V Li-Ion battery input to a +5.0V regulated output. An input voltage range of +2.7V to +5.5V is converted to a regulated output of 5.0V. The SP6681 device will operate at three different switching frequencies corresponding to three different output resistances and load current ranges. An external 32.768kHz nominal clock signal is used to produce three synchronized pump frequencies through the use an internal phase lock loop to drive the charge pump. Two control inputs can adjust the internal pump frequency on the fly to 8.192kHz ( $f_{INPUT}/4$ ), 32.768kHz ( $f_{INPUT}x$ 1), or 262.14kHz ( $f_{INPUT}x$ 8). The charge pump configuration dynamically changes to optimize power efficiency. At low input voltages the charge pump doubles the input while at higher inputs the output is 1.5 times the input. The SP6681 can deliver high power efficiencies up to 96% with low quiescent currents from $175\mu$ A to $800\mu$ A. The SP6681 is offered in a 10-Pin $\mu$ SOIC package. # **ABSOLUTE MAXIMUM RATINGS** These are stress ratings only and functional operation of the device at these ratings or any other above those indicated in the operation sections of the specifications below is not implied. Exposure to absolute maximum rating conditions for extended periods of time may affect reliability. | V <sub>IN</sub> | 0.3V to +6.0V | |---------------------|---------------| | V <sub>OUT</sub> | 0.3V to +6.0V | | I <sub>OUT</sub> | | | Storage Temperature | | Power Dissipation Per Package 10-pin mSOIC (derate 8.84mW/°C above +70°C)......720mW Junction Temperature......125°C # **SPECIFICATIONS** $V_{_{IN}}$ = +2.75 to +5.5V, $f_{_{CLK}}$ = 32.768kHz, $C_{_{IN}}$ = 4.7 $\mu$ F (ceramic), CF1 = CF2 = $C_{_{OUT}}$ = 2.2 $\mu$ F, (ESR = 0.03 $\Omega$ ) and $T_{_{AMB}}$ = -40°C to +85°C unless otherwise noted. | PARAMETER | CONDIT | IONS | | MIN. | TYP. | MAX. | UNITS | |-----------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------|---|--------------|---------------------------------------------------|--------------------|-------| | Supply Voltage, V <sub>IN</sub> | | | | 2.75 | 3.6 | 5.5 | V | | Quiescent Current, I <sub>Q</sub> | $f_{PUMP} = f_{CLK}/4$ $f_{CLK} = f_{PUMP}$ $f_{PUMP} = f_{CLK}/8$ | | | | 175<br>230<br>580 | 250<br>300<br>1500 | μΑ | | In-Rush Current into V <sub>IN</sub> , IN <sub>RUSH</sub> | 2.7V V <sub>IN</sub> 5.5V, No | оте 1 | | | 500 | | mA | | Off Current, I <sub>OFF</sub> | clock not present | | | | 8 | 15 | μΑ | | Input Clock Freq., f <sub>CLK</sub> | Operational (suppl | ied externally) | | | 32.768 | | kHz | | Pump Frequency, f <sub>PUMP</sub> | no input Present L Present H Present High L High L | n input Cx8pin ir X X ow Low ligh Low X High ow Low ow High igh Low | | | 0<br>32.768<br>8.192<br>262.140<br>16<br>130<br>0 | | kHz | | Input Threshold Voltage V IL V IH | Digital inputs = f <sub>CL</sub> | | | 1.3 | | 0.4 | V | | Input Current I <sub>IN(low)</sub> I <sub>IN(high)</sub> | Digital inputs = $f_{CLK}$ , $f_{CLK}/4$ , $f_{CLK} \times 8$ | | 3 | | 0.1<br>1.0 | 10<br>10 | μА | | Mode Transition Voltage, | X1.5 to X2, $V_{IN}$ falling<br>$f_{pump} = f_{CLK}/4$ , $I_{LOAD} = 1mA$<br>$f_{pump}$ , $f_{CLK}$ , $I_{LOAD} = 5mA$ | | | 3.55<br>3.55 | 3.70<br>3.70 | 3.85<br>3.85 | V | | Hysteresis for Mode<br>Transition Voltage | V <sub>IN</sub> rising to V <sub>IN</sub> falling | | | | 50 | | mVpp | | Transient Response: | Max. Transient Amplitude; t=5μs I <sub>LOAD</sub> f <sub>PUMP</sub> 100μA to 2mA 8.192kHz 2mA to 20mA 32.768kHz 20mA to 50mA 262.14kHz | | | | 1.5<br>1.5<br>1.5 | | % | # **SPECIFICATIONS (CONT)** $V_{_{\rm IN}}$ = +2.75 to +5.5V, $f_{_{\rm CLK}}$ = 32.768kHz, $C_{_{\rm IN}}$ = $4.7\mu F$ (ceramic), CF1 = CF2 = $C_{_{\rm OUT}}$ = 2.2 $\mu F$ , (ESR = 0.03 $\Omega$ ) and $T_{_{\rm AMB}}$ = -40°C to +85°C unless otherwise noted. | PARAMETER | CONDITIONS | MIN. | TYP. | MAX. | UNITS | |-------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|--------------------------|--------------------------|--------------------------|-------| | Output Resistance, R <sub>OUT</sub> | Mode: X2, V <sub>IN</sub> =3.85V | | | | | | 00. | I <sub>LOAD</sub> =2mA f <sub>PUMP</sub> =8.192kHz<br>10mA 32.768kHz<br>50mA 262.14kHz | | 60<br>20<br>12.5 | | | | Average Output Voltage:<br>Ave V <sub>OUT</sub> | f <sub>PUMP</sub> =8.192kHz; I <sub>LOAD</sub> =2mA<br>V <sub>IN</sub> Mode | | | | | | | 3.0V X2<br>3.55V X2<br>3.85V X1.5<br>3.5V X1.5 | 4.8<br>4.8<br>4.8<br>4.8 | 5.0<br>5.0<br>5.0<br>5.0 | 5.2<br>5.2<br>5.2<br>5.2 | V | | | f <sub>PUMP</sub> =32.768kHz; I <sub>LOAD</sub> =10mA<br>V <sub>IN</sub> Mode | | | | | | | 3.0V X2<br>3.55V X2<br>3.85V X1.5<br>3.5V X1.5 | 4.8<br>4.8<br>4.8<br>4.8 | 5.0<br>5.0<br>5.0<br>5.0 | 5.2<br>5.2<br>5.2<br>5.2 | V | | | f <sub>PUMP</sub> =262.14kHz; I <sub>LOAD</sub> =50mA | | | | | | | V <sub>IN</sub> Mode<br>3.0V X2<br>3.55V X2<br>3.85V X1.5<br>3.5V X1.5 | 4.8<br>4.8<br>4.8<br>4.8 | 5.0<br>5.0<br>5.0<br>5.0 | 5.2<br>5.2<br>5.2<br>5.2 | V | | Power Efficiency P <sub>EFF</sub> | f <sub>PUMP</sub> =8.192kHz; I <sub>LOAD</sub> =2mA | | 0.0 | | | | | V <sub>IN</sub> Mode<br>3.0V X2<br>3.55V X2<br>3.85V X1.5<br>3.5V X1.5<br>f <sub>PUMP</sub> =32.768kHz; I <sub>LOAD</sub> =10mA | | 93<br>80<br>92<br>54 | | % | | | V <sub>IN</sub> Mode<br>3.0V X2<br>3.55V X2<br>3.85V X1.5<br>3.5V X1.5<br>f <sub>PUMP</sub> =262.14kHz; I <sub>LOAD</sub> =50mA | | 96<br>80<br>92<br>57 | | % | | | V <sub>IN</sub> Mode<br>3.0V X2<br>3.55V X2<br>3.85V X1.5<br>3.5V X1.5 | | 92<br>81<br>91<br>60 | | % | NOTE 1: F<sub>CLK</sub> applied 10ms after V<sub>IN</sub> is present. ### **PINOUT** # **PIN ASSIGNMENTS** Pin 1— $V_{OUT}$ —5.0V regulated charge pump. Pin 2 — CF1P — Positive terminal to the charge pump flying capacitor, CF1. Pin 3 — $V_{IN}$ — Input pin for the +2.7V to +5.5V supply voltage. Pin 4 — C/4 — This is a control line for the internal charge pump frequency. When this control line is forced to a logic high, the internal charge pump frequency is set to <sup>1</sup>/<sub>4</sub> of the CLK frequency, provided that Cx8 is low. Pin 5 — Cx8 — This is a control line for the internal charge pump frequency. When this control line is forced to a logic high, the internal charge pump frequency is set to x8 of the CLK frequency. Pin 6 — CLK — 32.768kHz Clock. Connect this input pin to an external 32.768kHz clock to drive the frequency of the charge pump. Logic low inputs on the C/4 and Cx8 pins sets the internal charge pump frequency according to *Table 1*. Shutdown mode for the device is set when there is no clock signal present on this input pin, or when it is pulled to ground. Pin 7 — CF2N — Negative terminal to the charge pump flying capacitor, CF2. Pin 8 — GND — Ground reference. Pin 9 — CF2P — Positive terminal to the charge pump flying capacitor, CF2. Pin 10 — CF1N — Negative terminal to the charge pump flying capacitor, CF2. #### DESCRIPTION The SP6681 device is a regulated CMOS charge pump voltage converter that can be used to convert a +2.7V to +5.5V input voltage to a nominal +5.0V output. These devices are ideal for cellular phone designs involving battery-powered and/or board level voltage conversion applications. An external clock signal with a frequency of 32.768kHz nominal is required for device operation. A designer can set the SP6681 device to operate at 3 different charge pump frequencies: 8.192kHz (f<sub>INPUT</sub> / 4), 32.768kHz (f<sub>INPUT</sub> x 1), and 262.14kHz (f<sub>INPUT</sub> x 8). The three frequencies correspond to three nominal load current ranges: 2mA, 20mA, and 50mA, respectively. The SP6681 device optimizes for high power efficiency with a low quiescent current of 175μA at 8.198kHz, 230μA at 32.768kHz, and 800μA at 262.14kHz. When there is no external clock signal input, the device is in a low-power shutdown mode drawing 4.4μA (typical) current. The SP6681 device is ideal for designs using +3.6V lithium ion batteries such as cell phones, PDAs, medical instruments, and other portable equipment. For designs involving power sources above +2.7V up to +5.5V, the internal charge pump switch architecture dynamically selects an operational mode that optimizes efficiency. The SP6681 device regulates the maximum output voltage to +5.0V. #### THEORY OF OPERATION There are seven major circuit blocks for the SP6681 device. Refer to *Figure 1*. - 1) The Voltage Reference contains a band gap and other circuits that provide the proper current biases and voltage references used in the other blocks. - 2) The Clock Manager accepts the digital input voltage levels (including the input clock) and translates them to $V_{\rm CC}$ and 0V. It also determines if a clock is present in which case the device is powered up. If the CLK input is left floating or pulled near ground, the device shuts down and $V_{\rm IN}$ is shorted to $V_{\rm OUT}$ . The worst case digital low is 0.4V and the worst case digital high is 1.3V. This block contains a synthesizer that generates the internal pump clock which runs at the frequency controlled with the C/4 and Cx8 logic pins. - 3) The Charge Pump Switch Configuration Control determines the pump configuration depending upon V<sub>IN</sub> as described earlier and programs the Clock Phase Control. For an input supply voltage from +2.7V to +3.7V, an X2 doubling architecture is enabled. This mode requires one flying capacitor and one output capacitor. For an input supply voltage greater than +3.7V up to +5.5V, an X1.5 multiplier architecture is enabled. This mode requires two flying capacitors and one output capacitor. Figure 1. Internal Block Diagram of the SP6681 - 4) The Clock Phase Control accepts the clock and mode control generated by the Clock Manager and the Charge Pump Switch Configuration Control. This block then provides several clock phases going to the Drivers block. - 5) The $V_{\rm OUT}$ Control regulates the Clock Phase Control to ensure $V_{\rm OUT}$ is regulated to 5.0V. - The Drivers block drives the clock phase information to the gates of the large pump transistors. - 7) The Charge Pump Switch block contains the large transistors that transfer charge to the fly and load capacitors. In normal operation of the device $V_{\rm IN}$ is connected between +2.7 and 5.5V. Refer to Figure 2 for a typical application circuit. When no clock is present (CLK is floating or near ground) the device is in shutdown and the output is connected to the input. This shutdown feature will work either in start up or after the device is pumping. Once a clock is present, the band gap is activated, but only if $V_{\rm IN} > 2.3 {\rm V}$ . Otherwise the device remains in shutdown mode. Once the reference voltage is stable, the device begins the pumping operation. If $V_{IN}$ < 3.70V, the device is configured as a doubler. However, as the output reaches 5.0V, the doubler action is truncated. If $V_{\rm IN}$ is above 3.70V, the device is reconfigured and multiplies the input by a factor of 1.5. This mode reduces the current drawn from the supply and hence increases the power efficiency. As the output reaches 5.0V, the charge transfer to the load capacitor is truncated. # **APPLICATION INFORMATION** Refer to Figure 3 for a typical SIM card application circuit with the SP6681. ## **Oscillator Control** The external clock frequency required to drive the internal charge pump oscillator is 32.768kHz (nominal) at the CLK pin. When there is no clock signal present at the CLK pin, the SP6681 device is in a low-power shutdown mode. C/4 and Cx8 are two control lines for the internal charge pump oscillator. When the C/4 control line is forced to a logic high and the Cx8 control line is at a low, the internal charge pump oscillator is set to 8.192kHz. When both the C/4 and Cx8 control lines are at a logic low, the internal charge pump oscillator is set to the input clock signal, 32.768kHz. When the C/4 control line is forced to a logic high, the internal charge pump oscillator is set to 262.14kHz. Figure 2. Typical Application for the SP6681 Figure 3. Typical SIM Card Application Circuit for the SP6681 Any standard CMOS logic output is suitable for driving the C/4 or Cx8 control lines as long as logic low is less than 0.4V and logic high is greater than 1.3V. | CLK pin | C/4 pin | Cx8 pin | f <sub>PUMP</sub> | |-------------|---------|---------|-------------------| | not present | Х | Х | 0 | | 32.768kHz | low | low | 32.768kHz | | 32.768kHz | low | high | 262.14kHz | | 32.768kHz | high | low | 8.192kHz | | 32.768kHz | high | high | 262.14kHz | Table 1. Control Line Logic for the Internal Charge Pump Oscillator ## Efficiency Power efficiency with the SP6681 charge pump regulator is improved over standard charge pumps doubler circuits by the inclusion of an 1.5X output mode, as described in the Theory of Operation section. The net result is an increase in efficiency at battery inputs greater than 3.7 to 3.8V where the SP6681 switches to the 1.5X mode. Figure 4. Capacitor Selection Test Circuit # **Capacitor Selection** In order to maintain the lowest output resistance, input ripple voltage and output ripple voltage, multi-layer ceramic capacitors with inherently low ESR are recommended. Refer to Table 2 for some suggested low ESR capacitors. Tables of output resistance and ripple voltages for a variety of input, output and pump capacitors are included here to use as a guide in capacitor selection. Measured conditions are with CLK = 32kHz, 5mA output load and all capacitors are 2.2uF except when stated otherwise. A DC power supply with added 0.25ohm output ESR was used to simulate a Lithium Ion Battery as shown in figure 4. # **Board Layout** PC board layout is an important design consideration to mitigate switching current effects. High frequency operation makes PC layout important for minimizing ground bounc and noise. Components should be place as close to the IC as possible with connections made through short, low impedance traces. To maximize output ripple voltage, use a ground plane and solder the IC's GND pin directly to the ground plane. | MANUFACTURER / TELEPHONE # | PART NUMBER | CAPACITANCE /<br>VOLTAGE | MAX ESR<br>@ 100kHz | CAPACITOR<br>SIZE / TYPE | |----------------------------|----------------|--------------------------|---------------------|--------------------------| | TDK / 847-803-6100 | C2012X5R1A225K | 2.2μF / 10V | 0.030Ω | 0805 / X5R | | TDK / 847-803-6100 | C3216X5R1C475K | 4.7μF / 10V | 0.020Ω | 1206 / X5R | | AVX / 843-448-9411 | 1206ZC225K | 2.2μF / 10V | 0.030Ω | 1206 / X7R | | Taiyo Yuden / 847-925-0888 | LMK212BJ225MG | 2.2μF / 10V | 0.030Ω | 0805 / X5R | | Taiyo Yuden / 847-925-0888 | LMK316BJ475ML | 4.7μF / 10V | 0.020Ω | 1206 / X7R | Table 2. Suggested Low ESR Cermic Surface Mount Capacitors. The SP6681 circuit shown in figure 5 acts as a 3.3V in to 5V out for biasing the two 5V Logic Level N-channel MOSFETs used in a step-down DC/DC converter. The high current switching path is from the +3.3V bus through the N-channel MOSFETs and inductor L1 to the output capacitors. To fully enhance Logic-Level N-channel MOSFETs, +5V is needed from the SP6681 output to the SP6120 VCC pin, which supplies the low-side MOSFET MN1 with a 0V to 5V gate pulse through the GL pin. For the top-side MOSFET MN2 (which has a floating gate driver biased at the BST pin), the boost pin BST is charge pumped up from the 0 to 3.3V switching at the switch node pin SWN, with an additional 5V from SP6681 output, through the DBST diode to a total of 8.3V when the SWN is at 3.3V, or a total of 5V from gate to source to fully enhance the MOSFET MN2. For a more detailed schematic of a step-down DC/DC converter, see the SP6120 datasheet. Figure 5. SP6681 Circuit as a 3.3V to 5.0V Boost for 5V N-Channel MOSFETs in Buck DC/DC Converter Circuit. # PACKAGE: 10-PIN MSOP (ALL DIMENSIONS IN MILLIMETERS) Gauge Plane Pin #1 indentifier must be indicated within this shaded area (D/2 \* E1/2) | Dimensions in (mm) | 10-PIN MSOP<br>JEDEC MO-187<br>(BA) Variation | | | | | |--------------------|-----------------------------------------------|---------|------|--|--| | | MIN | NOM | MAX | | | | A | - | - | 1.1 | | | | A1 | 0 | - | 0.15 | | | | A2 | 0.75 | 0.85 | 0.95 | | | | b | 0.17 | - | 0.27 | | | | С | 0.08 | - | 0.23 | | | | D | 3.00 BSC | | | | | | Е | 4.90 BSC | | | | | | E1 | 3.00 BSC | | | | | | e | 0.50 BSC | | | | | | e1 | | 2.00 BS | С | | | | L | 0.4 | 0.60 | 0.80 | | | | L1 | - | 0.95 | - | | | | L2 | - | 0.25 | - | | | | N | - | 10 | - | | | | R | 0.07 | - | - | | | | R1 | 0.07 | - | - | | | | Ø | 0° 8° | | | | | | Ø1 | 0° | - | 15° | | | | ORDERING INFORMATION | | | | | |----------------------|------------------------|--------------|--|--| | Model | Temperature Range | Package Type | | | | | -40°C to +85°C(tape ar | | | | ### SIGNAL PROCESSING EXCELLENCE **Sipex Corporation** Headquarters and Sales Office 22 Linnell Circle Billerica, MA 01821 TEL: (978) 667-8700 FAX: (978) 670-9001 e-mail: sales@sipex.com **Sales Office**233 South Hillview Drive Milpitas, CA 95035 TEL: (408) 934-7500 FAX: (408) 935-7600 Sipex Corporation reserves the right to make changes to any products described herein. Sipex does not assume any liability arising out of the application or use of any product or circuit described hereing; neither does it convey any license under its patent rights nor the rights of others.