SLLS153 - D4067, JANUARY 1993

- Single-Ended Driver for Request Line With Improved Characteristics
- Single-Ended Receiver for ACKNOWLEDGE Line With Improved Characteristics
- Controlled Driver Rise and Fall Times 10 ns Typ
- High Receiver Input Hysteresis 600 mV Typ
- Receiver Input Noise Pulse Filter 2.5 ns Max
- Request and Acknowledge Meet ANSI X3.131-1986 (SCSI)
- Packaged in Thin Shrink-Small-Outline Package With 25-mil Pin Pitches
- Designed to Operate at 5 Million Transfers Per Second
- Power Up/Down Glitch Protection
- High Impedance With V<sub>CC</sub> = 0 V

#### description

The SN75C08 is an input/output SCSI buffer with eight channels. One channel, REQ (request), is an open-drain driver that includes controlled rise and fall times to reduce crosstalk and RF emissions on the SCSI bus. The device also has one channel, ACK (acknowledge), that is a receiver that typically exhibits 600 mV of hysteresis and a 2.5-ns pulse filter to reject noise for bus reflections and/or other sources. The remaining channels offer TTL inputs and 4-mA 3-state outputs.

The enhancement to standard CMOS I/Os provides fewer data errors and higher data throughput with less noise emissions. The switching speeds of the SN75C08 are sufficient to transfer data over the data bus at five million transfers per second. This device is available in the space efficient shrink-small-outline package (SSOP) with 25-mil pin pitch.

The SN75C08 is characterized for operation from  $0^{\circ}$ C to  $70^{\circ}$ C.

| DB PACKAGE<br>(TOP VIEW)                                                                                                                                                                                           |  |  |  |  |  |  |  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
| 1G [ 1 20] V <sub>DD</sub><br>DA1 [ 2 19] 2G<br>RY1 [ 3 18] DY1<br>DA2 [ 4 17] RA1<br>RY2 [ 5 16] DY2<br>DA3 [ 6 15] RA2<br>RY3 [ 7 14] DY3<br>ACK IN [ 8 13] RA3<br>REQ OUT [ 9 12] ACK OU<br>GND [ 10 11] REQ IN |  |  |  |  |  |  |  |

**Function Tables** 

| DRIVER 1 TO 3 |     |        |  |  |  |  |
|---------------|-----|--------|--|--|--|--|
|               | UTS | OUTPUT |  |  |  |  |
| 1G            | DA  | DY     |  |  |  |  |
| н             | н   | н      |  |  |  |  |
| н             | L   | L      |  |  |  |  |
| L             | н   | Z      |  |  |  |  |
| L             | L   | Z      |  |  |  |  |

**RECEIVER 1 TO 3** 

| INP |    | OUTPUT |
|-----|----|--------|
| 2G  | DA | RY     |
| Н   | Н  | Z      |
| Н   | L  | Z      |
| L   | н  | н      |
| L   | L  | L      |

#### ACKNOWLEDGE

| IN<br>1G | PUTS<br>ACK IN | OUTPUT<br>ACK OUT |
|----------|----------------|-------------------|
| Н        | н              | Z                 |
| H        |                | Z                 |
|          | Н              | H                 |
| L        | L              | L                 |

#### REQUEST

|    | PUTS          | OUTPUT  |  |  |  |  |
|----|---------------|---------|--|--|--|--|
| 2G | <b>REQ IN</b> | REQ OUT |  |  |  |  |
| Н  | Н             | Н       |  |  |  |  |
| Н  | L             | L       |  |  |  |  |
| L  | Н             | Н       |  |  |  |  |
| L  | L             | Н       |  |  |  |  |
|    |               |         |  |  |  |  |

H = high level, L = low level, Z = high impedance

PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters.



SLLS153 – D4067, JANUARY 1993

### functional block diagram



### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)<sup>†</sup>

| Supply voltage range, V <sub>CC</sub>                         | –0.5 V to 6 V                       |
|---------------------------------------------------------------|-------------------------------------|
| Input voltage range V <sub>I</sub>                            | $-0.5$ V to V <sub>CC</sub> + 0.5 V |
| Output voltage range, V <sub>O</sub>                          | $-0.5$ V to V <sub>CC</sub> + 0.5 V |
| Input clamp current, $I_I (V_I < 0 \text{ or } V_I > V_{CC})$ | ±20 mA                              |
| Output clamp current, $(V_O < 0 \text{ or } V_O > V_{CC})$    | ±20 mA                              |
| Continuous total dissipation                                  | See Dissipation Rating Table        |
| Operating free-air temperature range                          | 0°C to 70°C                         |
| Storage temperature range                                     | –65°C to 150°C                      |
| Lead temperature 1,6 mm from case for 10 seconds              | 260°C                               |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

### DISSIPATION RATING TABLE

| PACKAGE | POWER DISSIPATION $T_A \le 25^{\circ}C$ | DERATING FACTOR<br>ABOVE $T_A \ge 25^{\circ}C$ |
|---------|-----------------------------------------|------------------------------------------------|
| DB      | 612 mW                                  | 4.9 mW/°C                                      |

### recommended operating conditions

|                                       |                        | MIN  | NOM | MAX  | UNIT |
|---------------------------------------|------------------------|------|-----|------|------|
| Supply voltage, V <sub>CC</sub>       |                        | 4.75 | 5   | 5.25 | V    |
| High-level dc input voltage, $V_{IH}$ | 1G, 2G, DA, REQ IN, RA | 2    |     |      | V    |
| Low-level dc input voltage, VIL       | 1G, 2G, DA, REQ IN, RA |      |     | 0.8  | V    |
| Input voltage, V <sub>I</sub>         | 1G, 2G, DA, REQ IN, RA | 0    |     | VCC  | V    |
| Output voltage, VO                    | DY, RY, ACK OUT        | 0    |     | VCC  | V    |
| High lovel output current love        | DY, RY, ACK OUT        |      |     | mA   |      |
| High-level output current, IOH        | REQ OUT                | ]    | 4   |      | ША   |
|                                       | DY, RY, ACK OUT        |      |     | 4    | mA   |
| Low-level output current, IOL         | REQ OUT                |      |     | 48   | mA   |
| Operating free-air temperature, TA    |                        | 0    |     | 70   | °C   |



SLLS153 – D4067, JANUARY 1993

# ACK electrical characteristics over recommended ranges of supply voltage and operating free-air temperature

|                  | PARAMETER                                             | TEST CONDITIONS                                     | MIN | TYP | MAX | UNIT |
|------------------|-------------------------------------------------------|-----------------------------------------------------|-----|-----|-----|------|
| $V_{T+}$         | Positive-going threshold voltage                      |                                                     |     | 1.7 |     | V    |
| $V_{T-}$         | Negative-going threshold voltage                      |                                                     |     | 1.1 |     | V    |
| V <sub>hys</sub> | Input hysteresis (V <sub>T+</sub> – V <sub>T</sub> –) |                                                     |     | 0.6 |     | V    |
| VOH              | High-level output voltage                             | $I_{OH} = -4 \text{ mA}, \qquad V_I = 2 \text{ V}$  | 3.7 |     |     | μΑ   |
| VOL              | Low-level output voltage                              | $I_{OL} = 4 \text{ mA}, \qquad V_I = 0.8 \text{ V}$ |     |     | 0.5 | V    |
| Ц                | Input current                                         | $V_I = 0 V$ to $V_{CC}$                             |     |     | ±1  | μA   |
| IOZ              | Output current disabled                               | $V_{O} = 0 V$ to $V_{CC}$                           |     |     | ±5  | μA   |

# ACK switching characteristics over recommended ranges of supply voltage and operating free-air temperature, $C_L = 50 \text{ pF}$ (see Figure 1)

| PARAMETER        |                                                    | TEST CO               | NDITIONS  | MIN | TYP | MAX | UNIT |
|------------------|----------------------------------------------------|-----------------------|-----------|-----|-----|-----|------|
| <sup>t</sup> PHL | Propagation delay time, high-to-low-level output   | S1 and S2 ope         | n         |     | 13  | 22  | ns   |
| <sup>t</sup> PLH | Propagation delay time, low-to-high-level output   | S1 and S2 ope         | n         |     | 8   | 15  | ns   |
| <sup>t</sup> PZH | Enable time (of a 3-state output) to high level    | $R_L = 1 \ k\Omega$ , | S1 closed |     | 7   | 14  | ns   |
| t <sub>PZL</sub> | Enable time (of a 3-state output) to low level     | $R_L = 1 \ k\Omega$ , | S2 closed |     | 10  | 18  | ns   |
| <sup>t</sup> PHZ | Disable time (of a 3-state output) from high level | $R_L = 1 \ k\Omega$ , | S1 closed |     | 7   | 14  | ns   |
| t <sub>PLZ</sub> | Disable time (of a 3-state output) from low level  | $R_L = 1 k\Omega$ ,   | S2 closed |     | 7   | 14  | ns   |

### REQ electrical characteristics over recommended operating free-air temperature range

|                 | PARAMETER                | TEST CONDITIONS           | MIN | MAX | UNIT |
|-----------------|--------------------------|---------------------------|-----|-----|------|
| VOL             | Low-level output voltage | I <sub>OL</sub> = 48 mA   |     | 0.5 | V    |
| VT              | Input threshold voltage  |                           | 1.3 |     | V    |
| Ц               | Input current            | $V_I = 0 V$ to $V_{CC}$   |     | ±1  | μΑ   |
| I <sub>OZ</sub> | Output current disabled  | $V_{O} = 0 V$ to $V_{CC}$ |     | ±5  | μA   |

# REQ switching characteristics over recommended ranges of supply voltage and operating free-air temperature (see Figure 2)

|                  | PARAMETER                                        | TEST CONDITIONS        | MIN | TYP | MAX | UNIT |
|------------------|--------------------------------------------------|------------------------|-----|-----|-----|------|
| <sup>t</sup> PHL | Propagation delay time, high-to-low-level output | C <sub>L</sub> = 15 pF |     | 15  | 25  | 20   |
| <sup>t</sup> PLH | Propagation delay time, low-to-high-level output |                        |     | 17  | 30  | ns   |
| <sup>t</sup> PHL | Propagation delay time, high-to-low-level output | C. 200 pF              |     | 15  | 25  |      |
| tPLH             | Propagation delay time, low-to-high-level output | CL = 200 pF            |     | 23  | 30  | ns   |



SLLS153 – D4067, JANUARY 1993

## driver 1 to 3 and receiver 1 to 3 electrical characteristics over recommended ranges of supply voltage and operating free-air temperature

| PARAMETER |                           | TEST CONDITIONS                                     | MIN | MAX | UNIT |
|-----------|---------------------------|-----------------------------------------------------|-----|-----|------|
| VOH       | High-level output voltage | $I_{OH} = -4 \text{ mA}, \qquad V_I = 2 \text{ V}$  | 3.7 |     | V    |
| VOL       | Low-level output voltage  | $I_{OL} = 4 \text{ mA}, \qquad V_I = 0.8 \text{ V}$ |     | 0.5 | V    |
| VT        | Input threshold voltage   |                                                     | 1.3 |     | V    |
| Ц         | Input current             | $V_{I} = 0 V$ to $V_{CC}$                           |     | ±1  | μA   |
| IOZ       | Output current disabled   | $V_{O} = 0 V$ to $V_{CC}$                           |     | ±5  | μA   |

## driver 1 to 3 and receiver 1 to 3 switching characteristics over recommended ranges of supply voltage and operating free-air temperature range, $C_L = 50 \text{ pF}$ (see Figure 1)

|                  | PARAMETER                                          | TEST CONDITIO              | NS  | MIN | TYP | MAX | UNIT |
|------------------|----------------------------------------------------|----------------------------|-----|-----|-----|-----|------|
| <sup>t</sup> PHL | Propagation delay time, high-to-low-level output   | S1 and S2 open             |     |     | 13  |     | ns   |
| <sup>t</sup> PLH | Propagation delay time, low-to-high-level output   | S1 and S2 open             |     |     | 8   |     | ns   |
| <sup>t</sup> PZH | Enable time (of a 3-state output) to high level    | $R_L = 1 k\Omega$ , S1 clo | sed |     | 7   |     | ns   |
| <sup>t</sup> PZL | Enable time (of a 3-state output) to low level     | $R_L = 1 k\Omega$ , S2 clo | sed |     | 10  |     | ns   |
| <sup>t</sup> PHZ | Disable time (of a 3-state output) from high level | $R_L = 1 k\Omega$ , S1 clo | sed |     | 7   |     | ns   |
| <sup>t</sup> PLZ | Disable time (of a 3-state output) from low level  | $R_L = 1 k\Omega$ , S2 clo | sed |     | 7   |     | ns   |



SLLS153 - D4067, JANUARY 1993



- NOTES: A. The input pulse is supplied by a generator having the following characteristics: PRR  $\leq$  1 MHz, 50% duty cycle, t<sub>f</sub>  $\leq$  6 ns, t<sub>f</sub>  $\leq$  ns, Z<sub>0</sub> = 50  $\Omega$ .
  - B.  $C_{L}$  includes probe and jig capacitance.

Figure 1. ACK, Driver 1 to 3 and Receiver 1 to 3 Test Circuit and Voltage Waveforms



SLLS153 - D4067, JANUARY 1993



### PARAMETER MEASUREMENT INFORMATION

- NOTES: A. The input pulse is supplied by a generator having the following characteristics: PRR  $\leq$  1 MHz, 50% duty cycle, t<sub>r</sub>  $\leq$  6 ns, t<sub>f</sub>  $\leq$  ns, Z<sub>0</sub> = 50  $\Omega$ .
  - B.  $C_{L}$  includes probe and jig capacitance.

Figure 2. REQ Output Enable and Disable TIme Test Circuit and Voltage Waveforms



#### **IMPORTANT NOTICE**

Texas Instruments (TI) reserves the right to make changes to its products or to discontinue any semiconductor product or service without notice, and advises its customers to obtain the latest version of relevant information to verify, before placing orders, that the information being relied on is current and complete.

TI warrants performance of its semiconductor products and related software to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

Certain applications using semiconductor products may involve potential risks of death, personal injury, or severe property or environmental damage ("Critical Applications").

TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, INTENDED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT APPLICATIONS, DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS.

Inclusion of TI products in such applications is understood to be fully at the risk of the customer. Use of TI products in such applications requires the written approval of an appropriate TI officer. Questions concerning potential risk applications should be directed to TI through a local SC sales office.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards should be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance, customer product design, software performance, or infringement of patents or services described herein. Nor does TI warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used.

Copyright © 1998, Texas Instruments Incorporated