# SM320VC5510A-HiRel Fixed-Point Digital Signal Processor ## Data Manual Literature Number: SPRS672 April 2010 PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters. #### IMPORTANT NOTICE Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed. TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications. TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use. TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements. Following are URLs where you can obtain information on other Texas Instruments products and application solutions: **Products Applications Amplifiers** amplifier.ti.com Audio www.ti.com/audio dataconverter.ti.com www.ti.com/automotive Data Converters Automotive Broadband DLP® Products www.dlp.com www.ti.com/broadband DSP dsp.ti.com Digital Control www.ti.com/digitalcontrol Clocks and Timers www.ti.com/clocks Medical www.ti.com/medical Military Interface interface.ti.com www.ti.com/military logic.ti.com Optical Networking Logic www.ti.com/opticalnetwork Power Mgmt power.ti.com Security www.ti.com/security Microcontrollers microcontroller.ti.com Telephony www.ti.com/telephony Video & Imaging www.ti-rfid.com www.ti.com/video RF/IF and ZigBee® Solutions www.ti.com/lprf Wireless www.ti.com/wireless > Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2009, Texas Instruments Incorporated ## **Contents** | Se | ction | | | Page | |----|---------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------| | 1 | Featur | es | | 9 | | 2 | Introdu | iction | | 10 | | | 2.1 | Description | on | 10 | | | 2.2 | - | nments | 12 | | | 2.3 | Signal De | escriptions | 14 | | 3 | Functi | onal Over | view | 19 | | | 3.1 | Memory | | 20 | | | | 3.1.1 | On-Chip Dual-Access RAM (DARAM) | 20 | | | | 3.1.2 | On-Chip Single-Access RAM (SARAM) | 20 | | | | 3.1.3 | On-Chip ROM | 21 | | | | 3.1.4 | Instruction Cache | 21 | | | | 3.1.5 | Memory Map | 22 | | | | 3.1.6 | Bootloader | 22 | | | 3.2 | | ıls | 23 | | | ·- | 3.2.1 | System Register (SYSR) | 24 | | | | 3.2.2 | Direct Memory Access (DMA) | 25 | | | | 3.2.3 | Enhanced Host Port Interface (EHPI) | 26 | | | | 3.2.4 | General-Purpose Input/Output Port (GPIO) | 27 | | | 3.3 | | ister Description | 29 | | | 3.4 | _ | Register Description | 31 | | | 3.5 | | | 41 | | | 0.0 | 3.5.1 | IFR and IER Registers | 42 | | | | 3.5.2 | Interrupt Timing | 42 | | | 3.6 | | Concerning CLKOUT Operation | 43 | | | 5.0 | 3.6.1 | CLKOUT Voltage Level | 43 | | | | 3.6.2 | CLKOUT Voltage Level | 43 | | | | 0.0.2 | OLNOOT value builing rieset | 40 | | 4 | | | Support | 44 | | | 4.1 | | nd Development-Support Tool Nomenclature | 44 | | | 4.2 | SM320VC | C5510ZPH Device Nomenclature | 45 | | 5 | Electri | cal Specif | ications | 46 | | | 5.1 | Absolute | Maximum Ratings | 46 | | | 5.2 | | Specifications | 46 | | | 5.3 | | ended Operating Conditions | 46 | | | 5.4 | Electrical | Characteristics Over Recommended Operating Case Temperature Inless Otherwise Noted) | 47 | | | 5.5 | | Thermal Resistance Characteristics | 48 | | | 5.6 | _ | arameter Symbology | 49 | | | 5.7 | _ | tions | 50 | | | ··· | 5.7.1 | Clock Generation in Bypass Mode (DPLL Disabled) | 50 | | | | 5.7.2 | Clock Generation in Lock Mode (DPLL Synthesis Enabled) | 51 | | | | JL | Colon de la constanti co | 01 | #### Contents | Section | on | | | Page | |---------|--------|------------|-------------------------------------------|------| | 5. | .8 | Memory | Timing | 52 | | | | 5.8.1 | Asynchronous Memory Timing | 52 | | | | 5.8.2 | Synchronous DRAM (SDRAM) Timing | 55 | | 5. | .9 | HOLD ar | nd HOLDA Timings | 59 | | 5. | .10 | | mings | 60 | | 5. | .11 | | Interrupt Timings | 61 | | 5. | .12 | | gs | 62 | | 5. | .13 | | Purpose Input/Output (IOx) Timings | 63 | | 5. | .14 | | IT Timings | 64 | | 5. | .15 | | nnel Buffered Serial Port (McBSP) Timings | 65 | | | | 5.15.1 | McBSP Transmit and Receive Timings | 65 | | | | 5.15.2 | McBSP General-Purpose I/O Timing | 68 | | | | 5.15.3 | McBSP as SPI Master or Slave Timing | 69 | | 5. | .16 | Enhance | d Host-Port Interface (EHPI) Timing | 73 | | 6 M | lechai | nical Data | a | 79 | | 6. | .1 | Ball Grid | Array (ZPH) Package Mechanical Data | 79 | ## **List of Figures** | Figure | | Page | |--------|--------------------------------------------------------------|------| | 2–1 | SM320VC5510ZPH GPH MicroStar BGA Package (Bottom View) | 12 | | 3–1 | SM320VC5510ZPH Functional Block Diagram | 19 | | 3–2 | SM320VC5510ZPH Memory Map | 22 | | 3–3 | System Register (SYSR) Bit Layout | 24 | | 3–4 | EHPI Memory Map | 26 | | 3–5 | I/O Direction Register (IODIR) Bit Layout | 27 | | 3–6 | I/O Data Register (IODATA) Bit Layout | 27 | | 3–7 | IFR0, IER0, DBIFR0, and DBIER0 Bit Locations | 42 | | 3–8 | IFR1, IER1, DBIFR1, and DBIER1 Bit Locations | 42 | | 4–1 | Device Nomenclature for the SM320VC5510ZPH | 45 | | 5–1 | Test Load Circuit | 48 | | 5–2 | Bypass Mode Clock Timing | 50 | | 5–3 | External Multiply-by-N Clock Timing | 51 | | 5–4 | Asynchronous Memory Read Timing | 53 | | 5–5 | Asynchronous Memory Write Timing | 54 | | 5–6 | Two SDRAM Read Commands (Active Row) | 56 | | 5–7 | Two SDRAM WRT Commands (Active Row) | 56 | | 5–8 | SDRAM ACTV Command | 57 | | 5–9 | SDRAM DCAB Command | 57 | | 5–10 | SDRAM REFR Command | 58 | | 5–11 | SDRAM MRS Command | 58 | | 5–12 | HOLD/HOLDA Timing | 59 | | 5–13 | Reset Timing | 60 | | 5–14 | External Interrupt Timing | 61 | | 5–15 | XF Timing | 62 | | 5–16 | General-Purpose Input/Output (IOx) Signal Timings | 63 | | 5–17 | TIN/TOUT Timing When Configured as Inputs | 64 | | 5–18 | TIN/TOUT Timing When Configured as Outputs | 64 | | 5–19 | McBSP Receive Timings | 67 | | 5–20 | McBSP Transmit Timings | 67 | | 5–21 | McBSP General-Purpose I/O Timings | 68 | | 5–22 | McBSP Timing as SPI Master or Slave: CLKSTP = 10b, CLKXP = 0 | 69 | | 5–23 | McBSP Timing as SPI Master or Slave: CLKSTP = 11b, CLKXP = 0 | 70 | | 5–24 | McBSP Timing as SPI Master or Slave: CLKSTP = 10b, CLKXP = 1 | 71 | | 5–25 | McBSP Timing as SPI Master or Slave: CLKSTP = 11b, CLKXP = 1 | 72 | ## Figures | Figure | | Page | |--------|--------------------------------------------------------------------------------|------| | 5–26 | EHPI Nonmultiplexed Read/Write Timings | 74 | | 5–27 | EHPI Multiplexed Memory (HPID) Access Read/Write Timings Without Autoincrement | 75 | | 5–28 | EHPI Multiplexed Memory (HPID) Access Read Timings With Autoincrement | 76 | | 5–29 | EHPI Multiplexed Memory (HPID) Access Write Timings With Autoincrement | 77 | | 5–30 | EHPI Multiplexed Register Access Read/Write Timings | 78 | | | | | | 6–1 | SM320VC5510ZPH 205-Ball MicroStar BGA Plastic Ball Grid Array Package | 79 | SPRS672 ## **List of Tables** | Table | | Page | |------------|-----------------------------------------------------------------------------------------|----------| | 2–1 | ZPH Pin Assignments | 12 | | 2–2 | Signal Descriptions | 14 | | | | | | 3–1 | DARAM Blocks | 20 | | 3–2 | SARAM Blocks | 20 | | 3–3 | Standard On-Chip ROM Contents | 21 | | 3–4 | SM320VC5510ZPH Boot Configurations | 23 | | 3–5 | System Register (SYSR) Bit Functions | 24 | | 3–6 | DMA Sync Events | 25 | | 3–7 | I/O Direction Register (IODIR) Bit Functions | 27 | | 3–8 | I/O Data Register (IODATA) Bit Functions | 28 | | 3–9 | CPU Registers | 29 | | 3–10 | Peripheral Bus Controller Configuration Registers | 31 | | 3–11 | Instruction Cache Registers | 31 | | 3–12 | External Memory Interface Registers | 32 | | 3–13 | DMA Configuration Registers | 33 | | 3–14 | Clock Generator Registers | 36 | | 3–15 | Timer Registers | 36 | | 3–16 | Multichannel Serial Port #0 Registers | 37 | | 3–17 | Multichannel Serial Port #1 Registers | 38 | | 3–18 | Multichannel Serial Port #2 Registers | 39 | | 3–19 | GPIO Registers | 40 | | 3-20 | Device Revision ID Registers | 40 | | 3–21 | Interrupt Table | 41 | | - 1 | They would Desigte upon Chayestayistics (Amphieut) | 40 | | 5–1<br>5–2 | Thermal Resistance Characteristics (Ambient) | 48<br>48 | | | Thermal Resistance Characteristics (Case) | 48<br>50 | | 5–3 | CLKIN in Bypass Mode Timing Requirements | | | 5–4 | CLKOUT in Bypass Mode Switching Characteristics | 50<br>51 | | 5–5 | CLKIN in Lock Mode Timing Requirements | 51<br>51 | | 5–6 | CLKOUT in Lock Mode Switching Characteristics | | | 5–7 | Asynchronous Memory Cycles Timing Requirements | 52 | | 5–8 | Asynchronous Memory Cycles Switching Characteristics | 52<br>55 | | 5–9 | Synchronous DRAM Cycle Timing Requirements | 55 | | 5–10 | Synchronous DRAM Cycle Switching Characteristics | 55 | | 5–11 | HOLD and HOLDA Timing Requirements | 59 | | 5–12 | HOLD and HOLDA Switching Characteristics | 59 | | 5–13 | Reset Timing Requirements | 60 | | 5–14 | Reset Switching Characteristics | 60 | | 5–15 | External Interrupt Timing Requirements | 61 | | 5–16 | XF Switching Characteristics | 62 | | 5–17 | General-Purpose Input/Output (GPIO) Pins Configured as Inputs Timing Requirements | 63 | | 5–18 | General-Purpose Input/Output (GPIO) Pins Configured as Inputs Switching Characteristics | 63 | | 5–19 | TIN/TOUT Pins Configured as Inputs Timing Requirements | 64 | | 5–20 | TIN/TOUT Pins Configured as Outputs Switching Characteristics | 64 | #### Tables | Table | | Page | |-------|----------------------------------------------------------------------------------|------| | 5–21 | McBSP Timing Requirements | 65 | | 5–22 | McBSP Switching Characteristics | 66 | | 5–23 | McBSP General-Purpose I/O Timing Requirements | 68 | | 5–24 | McBSP General-Purpose I/O Switching Characteristics | 68 | | 5–25 | McBSP as SPI Master or Slave Timing Requirements (CLKSTP = 10b, CLKXP = 0) | 69 | | 5–26 | McBSP as SPI Master or Slave Switching Characteristics (CLKSTP = 10b, CLKXP = 0) | 69 | | 5–27 | McBSP as SPI Master or Slave Timing Requirements (CLKSTP = 11b, CLKXP = 0) | 70 | | 5–28 | McBSP as SPI Master or Slave Switching Characteristics (CLKSTP = 11b, CLKXP = 0) | 70 | | 5–29 | McBSP as SPI Master or Slave Timing Requirements (CLKSTP = 10b, CLKXP = 1) | 71 | | 5–30 | McBSP as SPI Master or Slave Switching Characteristics (CLKSTP = 10b, CLKXP = 1) | 71 | | 5–31 | McBSP as SPI Master or Slave Timing Requirements (CLKSTP = 11b, CLKXP = 1) | 72 | | 5–32 | McBSP as SPI Master or Slave Switching Characteristics (CLKSTP = 11b, CLKXP = 1) | 72 | | 5-33 | EHPI Timing Requirements | 73 | | 5_34 | FHPI Switching Characteristics | 73 | SPRS672 9 #### 1 Features - High-Performance, Low-Power, Fixed-Point TMS320C55x<sup>™</sup> Digital Signal Processor (DSP) - 5-ns Instruction Cycle Time - 200-MHz Clock Rate - One/Two Instructions Executed per Cycle - Dual Multipliers [Up to 400 Million Multiply-Accumulates Per Second (MMACS)] - Two Arithmetic/Logic Units - One Internal Program Bus - Three Internal Data/Operand Read Buses - Two Internal Data/Operand Write Buses - Instruction Cache (24K Bytes) - 160K x 16-Bit On-Chip RAM Composed of: - Eight Blocks of 4K × 16-Bit Dual-Access RAM (DARAM) (64K Bytes) - 32 Blocks of 4K × 16-Bit Single-Access RAM (SARAM) (256K Bytes) - 16K × 16-Bit On-Chip ROM (32K Bytes) - 8M × 16-Bit Maximum Addressable External Memory Space - 32-Bit External Memory Interface (EMIF) With Glueless Interface to: - Asynchronous Static RAM (SRAM) - Asynchronous EPROM - Synchronous DRAM (SDRAM) - Programmable Low-Power Control of Six Device Functional Domains - On-Chip Peripherals - Two 20-Bit Timers - Six-Channel Direct Memory Access (DMA) Controller - Three Multichannel Buffered Serial Ports (McBSPs) - 16-Bit Parallel Enhanced Host-Port Interface (EHPI) - Programmable Digital Phase-Locked Loop (DPLL) Clock Generator - Eight General-Purpose I/O (GPIO) Pins and Dedicated General-Purpose Output (XF) - On-Chip Scan-Based Emulation Logic - IEEE Std 1149.1<sup>†</sup> (JTAG) Boundary Scan Logic - 205-Terminal MicroStar BGA™ (Ball Grid Array) (ZPH Suffix) - 2.7-V 3.6-V I/O Supply Voltage - 1.6-V Core Supply Voltage ## 2 Introduction This section describes the main features of the SM320VC5510AZPH digital signal processor (DSP), lists the pin assignments, and describes the function of each pin. This data manual also provides a detailed description section, electrical specifications, parameter measurement information, and mechanical data about the available packaging. **NOTE:** This data manual is designed to be used in conjunction with the *TMS320C55x*™ *DSP Functional Overview* (literature number SPRU312). ## 2.1 Description The SM320VC5510AZPH fixed-point digital signal processor (DSP) is based on the TMS320C55x DSP generation CPU processor core. The C55x™ DSP architecture achieves high performance and low power through increased parallelism and total focus on reduction in power dissipation. The CPU supports an internal bus structure composed of one program bus, three data read buses, two data write buses, and additional buses dedicated to peripheral and DMA activity. These buses provide the ability to perform up to three data reads and two data writes in a single cycle. In parallel, the DMA controller can perform up to two data transfers per cycle independent of the CPU activity. The C55x CPU provides two multiply-accumulate (MAC) units, each capable of 17-bit x 17-bit multiplication in a single cycle. A central 40-bit arithmetic/logic unit (ALU) is supported by an additional 16-bit ALU. Use of the ALUs is under instruction set control, providing the ability to optimize parallel activity and power consumption. These resources are managed in the address unit (AU) and data unit (DU) of the C55x CPU. The C55x™ DSP generation supports a variable byte width instruction set for improved code density. The instruction unit (IU) performs 32-bit program fetches from internal or external memory and queues instructions for the program unit (PU). The program unit decodes the instructions, directs tasks to AU and DU resources, and manages the fully protected pipeline. Predictive branching capability avoids pipeline flushes on execution of conditional instructions. The 5510ZPH also includes a 24K-byte instruction cache to minimize external memory accesses, improving data throughput and conserving system power. The 5510ZPH peripheral set includes an external memory interface (EMIF) that provides glueless access to asynchronous memories like EPROM and SRAM, as well as to high-speed, high-density memories such as synchronous DRAM. Three full-duplex multichannel buffered serial ports (McBSPs) provide glueless interface to a variety of industry-standard serial devices, and multichannel communication with up to 128 separately enabled channels. The enhanced host-port interface (EHPI) is a 16-bit parallel interface used to provide host processor access to internal memory on the 5510ZPH. The EHPI will operate in multiplex mode only. The DMA controller provides data movement for six independent channel contexts without CPU intervention, providing DMA throughput of up to two 16-bit words per cycle. Two general-purpose timers, eight general-purpose I/O (GPIO) pins, and digital phase-locked loop (DPLL) clock generation are also included. The 5510ZPH is supported by the industry's leading eXpressDSP™ software environment including the Code Composer Studio™ integrated development environment, DSP/BIOS™ software kernel foundation, the TMS320™ DSP Algorithm Standard, and the industry's largest third-party network. Code Composer Studio features code generation tools including a C-Compiler, Visual Linker, simulator, Real-Time Data Exchange (RTDX™), XDS510™ emulation device drivers, and Chip Support Libraries (CSL). DSP/BIOS is a scalable real-time software foundation available for no cost to users of Texas Instruments' DSP products providing a pre-emptive task scheduler and real-time analysis capabilities with very low memory and megahertz overhead. The TMS320 DSP Algorithm Standard is a specification of coding conventions allowing fast integration of algorithms from different teams, sites, or third parties into the application framework. Texas Instruments' extensive DSP third-party network of over 400 providers brings focused competencies and complete solutions to customers. C55x, eXpressDSP, Code Composer Studio, DSP/BIOS, TMS320, RTDX, and XDS510 are trademarks of Texas Instruments. Texas Instruments (TI) has also developed foundation software available for the 5510ZPH. The C55x DSP Library (DSPLIB) features over 50 C-callable software kernels (FIR/IIR filters, Fast Fourier Transforms (FFTs), and various computational functions). The DSP Image/Video Processing Library (IMGLIB) contains over 20 software kernels highly optimized for C55x DSPs and is compiled with the latest revision of the C55x DSP code generation tools. These imaging functions support a wide range of applications that include compression, video processing, machine vision, and medical imaging. The TMS320C55x DSP core was created with an open architecture that allows the addition of application-specific hardware to boost performance on specific algorithms. The hardware extensions on the 5510ZPH strike the perfect balance of fixed function performance with programmable flexibility, while achieving low-power consumption, and cost that traditionally has been difficult to find in the video-processor market. The extensions allow the 5510ZPH to deliver exceptional video codec performance with more than half its bandwidth available for performing additional functions such as color space conversion, user-interface operations, security, TCP/IP, voice recognition, and text-to-speech conversion. As a result, a single 5510ZPH DSP can power most portable digital video applications with processing headroom to spare. For more information, see the TMS320C55x Hardware Extensions for Image/Video Applications Programmer's Reference (literature number SPRU098). For more information on using the the DSP Image Processing Library, see the TMS320C55x Image/Video Processing Library Programmer's Reference (literature number SPRU037). G2 A14 G3 ## 2.2 Pin Assignments Figure 2–1 illustrates the ball locations for the ZPH 205-pin ball grid array (BGA) package and is used in conjunction with Table 2–1 to locate signal names and ball grid numbers. Figure 2–1. SM320VC5510AZPH ZPH MicroStar BGA™ Package (Bottom View) | Table 2-1. ZFIT FIII Assignments | | | | | | | | |----------------------------------|------------------|-----------|------------------|-----------|------------------|------------|------------------| | BGA BALL# | SIGNAL | BGA BALL# | SIGNAL | BGA BALL# | SIGNAL | BGA BALL# | SIGNAL | | A1 | D10 | A2 | $DV_DD$ | А3 | A8 | <b>A</b> 5 | D3 | | A6 | CV <sub>DD</sub> | A7 | А3 | A8 | CV <sub>DD</sub> | A10 | HD5 | | A11 | SDRAS | A12 | HD6 | A13 | SDWE | A15 | HD9 | | A16 | HD3 | A17 | HR/W | B1 | D13 | B2 | $V_{SS}$ | | B3 | D7 | B4 | CV <sub>DD</sub> | B6 | $DV_DD$ | B7 | D1 | | B8 | D0 | B9 | HD4 | B10 | V <sub>SS</sub> | B11 | CV <sub>DD</sub> | | B12 | HD13 | B14 | HD11 | B15 | HD10 | B16 | HD0 | | B17 | HDS1 | C1 | A10 | C2 | V <sub>SS</sub> | C3 | A9 | | C4 | D8 | C5 | A7 | C6 | A4 | C7 | A2 | | C8 | A0 | C9 | $V_{SS}$ | C10 | SDA10 | C11 | HD2 | | C12 | HD7 | C13 | HD1 | C14 | CV <sub>DD</sub> | C15 | $V_{SS}$ | | C16 | HCS | C17 | TRST | D2 | $DV_DD$ | D3 | D11 | | D4 | D9 | D15 | HA0 | D16 | HA11 | E1 | A11 | | E3 | CE3 | E5 | A6 | E6 | D5 | E7 | <b>A</b> 5 | | E8 | D2 | E9 | A1 | E10 | HD14 | E11 | HD12 | | E12 | HD8 | E13 | $V_{SS}$ | E15 | HDS2 | E17 | HA10 | | F1 | A12 | F2 | A16 | F3 | D15 | F5 | D14 | | F6 | XF | F7 | D6 | F8 | D4 | F9 | HD15 | | F10 | $DV_DD$ | F11 | SDCAS | F12 | HRDY | F13 | DV <sub>DD</sub> | | F15 | HA1 | F16 | HA2 | F17 | CLKIN | G1 | DV <sub>DD</sub> | | | | | | | | | | Table 2-1. ZPH Pin Assignments G5 D12 G6 воотмз A13 Table 2-1. ZPH Pin Assignments (Continued) | BGA BALL # | SIGNAL | BGA BALL # | SIGNAL | BGA BALL # | SIGNAL | BGA BALL # | SIGNAL | |------------|------------------|------------|------------------|------------|------------------|------------|------------------| | G12 | NC | G13 | HA12 | G15 | HA9 | G16 | HA3 | | G17 | RESET | H1 | A17 | H2 | A18 | НЗ | CE2 | | H5 | A15 | H6 | CV <sub>DD</sub> | H12 | CV <sub>DD</sub> | H13 | V <sub>SS</sub> | | H15 | CLKOUT | H16 | HA4 | H17 | HA8 | J2 | CE1 | | J3 | V <sub>SS</sub> | J5 | A20 | J6 | A19 | J12 | HA6 | | J13 | V <sub>SS</sub> | J15 | HA7 | J16 | HA5 | K1 | CV <sub>DD</sub> | | K2 | A21 | K3 | CE0 | <b>K</b> 5 | V <sub>SS</sub> | K6 | BE1 | | K12 | HCNTL0 | K13 | TDI | K15 | TMS | K16 | HBE0 | | K17 | TCK | L1 | BE0 | L2 | IO0 | L3 | 107 | | L5 | IO6 | L6 | CV <sub>DD</sub> | L12 | TINOUT1 | L13 | CLKMD | | L15 | $DV_DD$ | L16 | TDO | L17 | EMU1 | M1 | BE2 | | M2 | BE3 | M3 | IO5 | M5 | D16 | M6 | DR1 | | M7 | CV <sub>DD</sub> | M8 | CV <sub>DD</sub> | M9 | D25 | M10 | CV <sub>DD</sub> | | M11 | ĪNT4 | M12 | ARDY | M13 | ĪNT1 | M15 | CV <sub>DD</sub> | | M16 | HMODE | M17 | HBE1 | N1 | IO1 | N3 | 104 | | N5 | DV <sub>DD</sub> | N6 | D20 | N7 | CLKR2 | N8 | DV <sub>DD</sub> | | N9 | D27 | N10 | FSX2 | N11 | V <sub>SS</sub> | N12 | ĪNT0 | | N13 | ĪNT2 | N15 | TINOUT0 | N17 | HINT | P2 | IO3 | | P3 | D19 | P15 | DV <sub>DD</sub> | P16 | FSX1 | R1 | CV <sub>DD</sub> | | R2 | FSR1 | R3 | CLKS1 | R4 | CLKR0 | R5 | D22 | | R6 | FSR0 | R7 | DR0 | R8 | CLKS2 | R9 | CLKX2 | | R10 | D29 | R11 | D31 | R12 | ĪNT5 | R13 | CV <sub>DD</sub> | | R14 | AWE | R15 | AOE | R16 | V <sub>SS</sub> | R17 | V <sub>SS</sub> | | T1 | D18 | T2 | V <sub>SS</sub> | Т3 | D17 | T4 | D21 | | T6 | D23 | T7 | DR2 | T8 | D26 | T9 | FSX0 | | T10 | $V_{SS}$ | T11 | D30 | T12 | MEMCLK | T14 | HOLDA | | T15 | ĀRĒ | T16 | CLKX1 | T17 | EMU0 | U1 | CLKR1 | | U2 | $V_{SS}$ | U3 | 102 | U5 | CLKS0 | U6 | FSR2 | | U7 | D24 | U8 | CLKX0 | U10 | DX0 | U11 | D28 | | U12 | DX2 | U13 | NMI | U15 | ĪNT3 | U16 | HOLD | | U17 | DX1 | | _ | | | | _ | ## 2.3 Signal Descriptions Table 2–2 lists each signal, function, and operating mode(s) grouped by function. See Section 2.2 for exact pin locations based on package type. Table 2-2. Signal Descriptions | SIGNAL<br>NAME | TYPE† | OTHER‡ | DESCRIPTION | | | | | | |--------------------------|--------------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | | EMIF - ADDRESS BUS | | | | | | | | | A[21:0] | O/Z | E,F | <b>External memory address bus (byte address).</b> Address all external memory (program and data). Since A[23:22] are redundant to the CE[3:0] memory space selects in terms of memory addressing capability, A[23:22] are not externally provided. | | | | | | | | | EMIF - 0 | CONTROL SIGNALS COMMON TO ALL MEMORY TYPES | | | | | | | CE0<br>CE1<br>CE2<br>CE3 | O/Z | E,F | <b>External memory space enables.</b> Select one of four external memory ranges based on the address. | | | | | | | BE0<br>BE1<br>BE2<br>BE3 | O/Z | E,F | <b>Byte-enable control.</b> Can be used as chip selects for external memory. These signals respond according to the data width of the memory access. 8-bit accesses cause a single byte enable to respond. 16-bit accesses cause two byte enables to respond. 32-bit accesses cause all four byte enables to respond. | | | | | | | CLKMEM | O/Z | E,F | <b>Memory interface clock (for SDRAM).</b> Clock for synchronizing the external synchronous memories to the C55x external memory interface. | | | | | | | | | | EMIF - DATA BUS | | | | | | | D[31:0] | I/O/Z | D,E,F | <b>External data bus.</b> Provides data exchange between external memories and the C55x external memory interface. | | | | | | | | | | The bus holders on D[31:0] are controlled by the BH bit in the system register (SYSR). | | | | | | | | | | EMIF - BUS ARBITRATION | | | | | | | HOLD | I | - | <b>Hold request.</b> HOLD is asserted by an external host to request control of the address, data and control signals. | | | | | | | HOLDA | O/Z | F | <b>Hold acknowledge.</b> HOLDA is asserted by the DSP to indicate that the DSP is in the HOLD state and that the EMIF address, data and control signals are in a high-impedance state, allowing the external memory interface to be accessed by other devices. | | | | | | | | | ЕМІ | F - ASYNCHRONOUS MEMORY CONTROL SIGNALS | | | | | | | ĀRĒ | | | Asynchronous memory read enable. ARE acts as a strobe during asynchronous memory reads only. | | | | | | | AOE | O/Z | E,F | Asynchronous memory output enable. AOE indicates whether a memory access is a read (low) or a write (high). | | | | | | | AWE | | | Asynchronous memory write enable. AWE acts as a strobe during asynchronous memory writes only. | | | | | | | ARDY | 1 | | Asynchronous memory ready input. ARDY indicates that an external device is ready for a bus transaction to be completed. If the device is not ready (ARDY is low), the processor extends the memory access by one cycle and checks ARDY again. The ARDY signal is sampled at the end of the STROBE period in the memory access. | | | | | | <sup>†</sup> I = Input, O = Output, S = Supply, Z = High impedance A – Internal pullup (always enabled) E – Pin is high impedance in HOLD mode (due to HOLD pin). B – Internal pulldown (always enabled) F – Pin is high impedance in OFF mode (due to EMU1/OFF pin). C – Hysteresis input G – Pin can be configured as a general-purpose input. D – Pin has bus holder H – Pln can be configured as a general-purpose output. J – Internal pullup enabled by the HPE bit in the system register (SYSR) K - Internal pulldown enabled by the HPE bit in the system register (SYSR) <sup>&</sup>lt;sup>‡</sup> Other Pin Characteristics: 15 Table 2-2. Signal Descriptions (Continued) | SIGNAL<br>NAME | TYPE† | OTHER‡ | DESCRIPTION | |------------------------------------------|-------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | • | E | MIF - SYNCHRONOUS DRAM CONTROL SIGNALS | | SDRAS | | | SDRAM row address strobe. SDRAS is active (low) during the ACTV, DCAB, REFR, and MRS commands. | | SDCAS | O/Z | E,F | SDRAM address column strobe. SDCAS is active (low) during reads, writes, and the REFR and MRS commands. | | SDWE | | ŕ | SDRAM write enable. SDWE is active (low) during writes, and the DCAB and MRS commands. | | SDA10 | | | SDRAM A10 address (address/autoprecharge disable). SDA10 is used during reads, writes, and all commands. | | | | М | ULTICHANNEL BUFFERED SERIAL PORT SIGNALS | | CLKR0<br>CLKR1<br>CLKR2 | I/O/Z | C,F,G,H | Serial shift clock reference for the receiver | | DR0<br>DR1<br>DR2 | I | G | Serial receive data input | | FSR0<br>FSR1<br>FSR2 | I/O/Z | F,G,H | Frame synchronization signal for the receiver | | CLKX0<br>CLKX1<br>CLKX2 | I/O/Z | C,F,G,H | Serial shift clock reference for the transmitter | | DX0<br>DX1<br>DX2 | O/Z | F,H | Serial transmit data output | | FSX0<br>FSX1<br>FSX2 | I/O/Z | F,G,H | Frame synchronization signal for the transmitter | | CLKS0<br>CLKS1<br>CLKS2 | I | G | External clock source to the sample rate generator | | | • | | ENHANCED HOST-PORT INTERFACE (EHPI) | | | | | Host address bus: | | HA[12:3]<br>HA2/HAS<br>HA1/HCNTL1<br>HA0 | ı | J | In <i>multiplexed mode</i> (HMODE pin low): HA[12:3] are disabled. HA2/HAS functions as HAS (Host Address Strobe). Hosts with multiplexed address and data pins may require HAS to latch the address in the HPIA register. HA1/HCNTL1 functions as HCNTL1 (Host Control Input) and with HCNTL0 determines the type of transaction being performed. | | HD[15:0] | I/O/Z | D,F | Host data bus. Provides data exchange between the host and C55x EHPI. The bus holders on HD[15:0] are controlled by the HBH bit in the system register (SYSR). | <sup>†</sup> I = Input, O = Output, S = Supply, Z = High impedance A – Internal pullup (always enabled) E – Pin is high impedance in HOLD mode (due to HOLD pin). B – Internal pulldown (always enabled) F – Pin is high impedance in OFF mode (due to EMU1/OFF pin). $\begin{array}{ll} C- \mbox{ Hysteresis input} & G- \mbox{ Pin can be configured as a general-purpose input.} \\ D- \mbox{ Pin has bus holder} & H- \mbox{ Pln can be configured as a general-purpose output.} \\ \end{array}$ J – Internal pullup enabled by the HPE bit in the system register (SYSR) K – Internal pulldown enabled by the HPE bit in the system register (SYSR) <sup>&</sup>lt;sup>‡</sup> Other Pin Characteristics: Table 2-2. Signal Descriptions (Continued) | SIGNAL<br>NAME | TYPE† | OTHER‡ | DESCRIPTION | | | | | | |----------------------------------------------|-------------------------------------------------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | | ENHANCED HOST-PORT INTERFACE (EHPI) (CONTINUED) | | | | | | | | | HCS | I | J | Host chip select. HCS is the select input for the EHPI and must be driven low during accesses. If the EHPI is not used, HCS must be driven high. | | | | | | | HA2/HAS | I | J | Host address strobe. Operates as HAS when HMODE is low (multiplexed mode). Hosts with multiplexed address and data pins may require HAS to latch the address in the HPIA register. | | | | | | | HR/W | I | J | Host read or write select. Controls the direction of the EHPI transfer. | | | | | | | HDS1<br>HDS2 | ı | J | Host data strobes. HDS1 and HDS2 are driven by the host read and write strobes to control data transfers. | | | | | | | HRDY | O/Z | F,J | Host ready (from DSP to host). HRDY informs the host when the EHPI is ready for the next transfer. | | | | | | | HBE0 | | | <b>EHPI byte enables.</b> HBE0 and HBE1 are driven low selectively by the host to indicate whether the transaction involves the lower byte only, the upper byte only, or both. | | | | | | | HBE1 | - I | К | The byte-enable function on the EHPI will no longer be supported. These pins must be driven low by an external device, by external pulldown resistors or by the internal pulldown circuit controlled by the HPE bit in the SYSR register. | | | | | | | HMODE | I | J | <b>Host multiplexed mode select.</b> HMODE must be driven low for the EHPI to operate in multiplexed mode. | | | | | | | HCNTL0<br>HA1/HCNTL1 | - 1 | J | Host control selects. HCNTL0 and HCNTL1 select host accesses to EHPI address, data or control registers. HA1/HCNTL operates as HCNTL when HMODE is low (multiplexed mode). | | | | | | | HINT | O/Z | F | Host interrupt (from DSP to host). This output is used to interrupt the host. HINT is high following reset. | | | | | | | | | | INTERRUPT AND RESET SIGNALS | | | | | | | RESET | I | С | <b>Device reset.</b> RESET causes the DSP to terminate execution and causes reinitialization of the CPU and peripherals. The response of the DSP after reset is determined by the RST_MODE pin. | | | | | | | INTO<br>INT1<br>INT2<br>INT3<br>INT4<br>INT5 | ı | С | Maskable external interrupts. INTO-INT5 are prioritized and are maskable via the interrupt enable registers (IER0 and IER1) and the Interrupt Mode bit (INTM in ST1_55). INTO-INT5 can be polled and reset via the Interrupt Flag Registers (IFR0 and IFR1). | | | | | | | NMI | I | С | Nonmaskable external interrupt. $\overline{\text{NMI}}$ is an external interrupt that cannot be masked by the interrupt enable registers (IER0 and IER1). When $\overline{\text{NMI}}$ is activated, the interrupt is always performed. | | | | | | | | • | | JTAG EMULATION | | | | | | | тск | I | A,C | <b>IEEE Standard 1149.1 test clock.</b> TCK is normally a free-running clock signal with a 50% duty cycle. The changes on the test access port (TAP) of input signals TDI and TMS are clocked into the TAP controller, instruction register, or selected test data register on the rising edge of TCK. Changes at the TAP output signal TDO occur on the falling edge of TCK. | | | | | | | TDI | I | А | <b>IEEE Standard 1149.1 test data input.</b> TDI is clocked into the selected register (instruction or data) on the rising edge of TCK. | | | | | | <sup>†</sup> I = Input, O = Output, S = Supply, Z = High impedance A – Internal pullup (always enabled) E – Pin is high impedance in HOLD mode (due to HOLD pin). B – Internal pulldown (always enabled) F – Pin is high impedance in OFF mode (due to EMU1/OFF pin). C – Hysteresis input D – Pin has bus holder G – Pin can be configured as a general-purpose input. H – Pln can be configured as a general-purpose output. J – Internal pullup enabled by the HPE bit in the system register (SYSR) K – Internal pulldown enabled by the HPE bit in the system register (SYSR) <sup>&</sup>lt;sup>‡</sup> Other Pin Characteristics: Table 2-2. Signal Descriptions (Continued) | SIGNAL<br>NAME | TYPE† | OTHER‡ | DESCRIPTION | | | |----------------|----------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | | | | JTAG EMULATION (CONTINUED) | | | | TDO | 0 | ı | <b>IEEE Standard 1149.1 test data output.</b> The contents of the selected register (instruction or data) are shifted out of TDO on the falling edge of TCK. TDO is in the high-impedance state except when the scanning of data is in progress. | | | | TMS | 1 | Α | <b>IEEE Standard 1149.1 test mode select.</b> This serial control input is clocked into the TAP controller on the rising edge of TCK. | | | | TRST | _ | В | IEEE Standard 1149.1 test reset. TRST, when high, gives the IEEE standard 1149.1 scan system control of the operations of the device. If TRST is not connected, or driven low, the device operates in its functional mode, and the IEEE standard 1149.1 signals are ignored. This pin has an on-chip pulldown circuit to provide control of the pin when it is not externally connected. An external pullup resistor should not be connected to this pin. | | | | EMU0 | I/O/Z | А | <b>Emulation pin 0.</b> When TRST is driven low, EMU0 must be high for activation of the OFF condition. When TRST is driven high, EMU0 is used as an interrupt to or from the emulator system and is defined as input/output by way of the IEEE standard 1449.1 scan system. | | | | EMU1/OFF | I/O/Z | А | Emulation pin 1/disable all outputs. When TRST is driven high, EMU1/OFF is used as an interrupt to or from the emulator system and is defined as input/output by way of the IEEE standard 1149.1 scan system. When TRST is driven low, EMU1/OFF is configured as OFF. The EMU1/OFF signal, when active low, puts all output drivers into the high-impedance state. Note that OFF is used exclusively for testing and emulation purposes (not for multiprocessing applications). Therefore, for the OFF feature, the following apply: TRST = low EMU0 = high | | | | | | | EMU1/OFF = low | | | | CLKIN | <u> </u> | С | CLOCK SIGNALS | | | | CLKOUT | O/Z | F | Clock input Clock output. CLKOUT can represent the internal CPU clock or can be divided down to generate a slower clock by programming the CLKDIV field in the system register (SYSR). | | | | CLKMD | I | С | Clock mode select. CLKMD selects the mode of the clock generator after reset. When CLKMD is low after reset, the clock generator runs at the same frequency as CLKIN. If CLKMD is high after reset, the clock generator runs at one-half of the frequency of CLKIN. The clock generator can later be reprogrammed in software. | | | | | | | TIMERS | | | | TIN/TOUT0 | 1/0/7 | F,H | <b>Timer 0 input/output.</b> When configured as an output, TIN/TOUT0 generates a pulse or toggles when on-chip Timer 0 counts down to zero. When configured as an input, TIN/TOUT0 is used as a clock reference for Timer 0. The operation of this pin is configured in the timer control register (TCR0). | | | | TIN/TOUT1 | 1/O/Z | F,H | <b>Timer 1 input/output.</b> When configured as an output, TIN/TOUT1 generates a pulse or toggles when on-chip Timer 1 counts down to zero. When configured as an input, TIN/TOUT1 is used as a clock reference for Timer 1. The operation of this pin is configured in the timer control register (TCR1). | | | $<sup>^{\</sup>dagger}$ I = Input, O = Output, S = Supply, Z = High impedance A – Internal pullup (always enabled) E – Pin is high impedance in HOLD mode (due to HOLD pin). B – Internal pulldown (always enabled) F – Pin is high impedance in OFF mode (due to EMU1/OFF pin). $\begin{array}{ll} C- \mbox{ Hysteresis input} & G- \mbox{ Pin can be configured as a general-purpose input.} \\ D- \mbox{ Pin has bus holder} & H- \mbox{ Pln can be configured as a general-purpose output.} \\ \end{array}$ J – Internal pullup enabled by the HPE bit in the system register (SYSR) K - Internal pulldown enabled by the HPE bit in the system register (SYSR) <sup>&</sup>lt;sup>‡</sup> Other Pin Characteristics: ## Table 2-2. Signal Descriptions (Continued) | SIGNAL<br>NAME | TYPE† | OTHER‡ | DESCRIPTION | | |----------------------------------------|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | | _ | | GENERAL-PURPOSE I/O SIGNALS | | | IO7<br>IO6<br>IO5<br>IO4<br>IO3/BOOTM2 | I/O/Z | F,G,H | General-purpose configurable inputs/outputs. IO[7:0] can be individually configured as inputs or outputs via the GPIO direction register (IODIR). Data can be read from inputs or data written to outputs via the GPIO Data Register (IODATA). In addition, the bootloader uses IO4 as an output during the boot process. For detailed information on the operation of the bootloader, see the <i>Using the SM320VC5510A Bootloader</i> application report (literature number SPRA763). | | | IO2/BOOTM1<br>IO1/BOOTM0<br>IO0 | | <b>Boot Mode Selection signals.</b> BOOTM[2:0] are sampled following reset to configure the boot mode for the DSP. These signals are shared with IO[3:1]. After boot is complete, these signals can be used as general-purpose inputs/outputs. | | | | воотмз | I | Α | <b>Boot Mode Selection signal.</b> BOOTM3 is sampled during the operation of the on-chip bootloader in conjunction with BOOTM[2:0] to configure the boot mode. | | | XF | O/Z | F,H | External flag output | | | | | | SUPPLY VOLTAGE PINS | | | CV <sub>DD</sub> | S | | Dedicated power supply for the internal logic (CPU and peripherals) | | | $DV_DD$ | S | | Dedicated power supply for the I/O pins | | | $V_{SS}$ | S | | Ground | | | | MISCELLANEOUS PINS | | | | | NC | | | No connection – do not connect | | <sup>†</sup> I = Input, O = Output, S = Supply, Z = High impedance A – Internal pullup (always enabled) E – Pin is high impedance in HOLD mode (due to HOLD pin). B – Internal pulldown (always enabled) F – Pin is high impedance in OFF mode (due to EMU1/OFF pin). C – Hysteresis input D – Pin has bus holder G – Pin can be configured as a general-purpose input. H – Pln can be configured as a general-purpose output. J – Internal pullup enabled by the HPE bit in the system register (SYSR) K – Internal pulldown enabled by the HPE bit in the system register (SYSR) <sup>&</sup>lt;sup>‡</sup> Other Pin Characteristics: 19 ## 3 Functional Overview The following functional overview is based on the block diagram in Figure 3–1. Figure 3–1. SM320VC5510AZPH Functional Block Diagram ## 3.1 Memory The 5510ZPH supports a unified memory map (program and data accesses are made to the same physical space). The total on-chip memory is 352K bytes (176K 16-bit words). ## 3.1.1 On-Chip Dual-Access RAM (DARAM) The DARAM is located in the byte address range 000000h–00FFFFh and is composed of eight blocks of 8K-bytes each (see Table 3–1). Each DARAM block can perform two accesses per cycle (two reads, two writes, or a read and a write). DARAM can be accessed by the internal program, data, or DMA buses. | BYTE ADDRESS RANGE | MEMORY BLOCK | |--------------------|--------------| | 000000h - 001FFFh | DARAM 0 | | 002000h - 003FFFh | DARAM 1 | | 004000h - 005FFFh | DARAM 2 | | 006000h - 007FFFh | DARAM 3 | | 008000h - 009FFFh | DARAM 4 | | 00A000h - 00BFFFh | DARAM 5 | | 00C000h - 00DFFFh | DARAM 6 | | 00E000h - 00FFFFh | DARAM 7 | Table 3-1. DARAM Blocks ## 3.1.2 On-Chip Single-Access RAM (SARAM) The SARAM is located at the byte address range 010000h–04FFFFh and is composed of 32 blocks of 8K-bytes each (see Table 3–2). Each SARAM block can perform one access per cycle (one read or one write). SARAM can be accessed by the internal program, data, or DMA buses. | BYTE ADDRESS RANGE | MEMORY BLOCK | BYTE ADDRESS RANGE | MEMORY BLOCK | |--------------------|--------------|--------------------|--------------| | 010000h – 011FFFh | SARAM 0 | 030000h - 031FFFh | SARAM 16 | | 012000h - 013FFFh | SARAM 1 | 032000h - 033FFFh | SARAM 17 | | 014000h - 015FFFh | SARAM 2 | 034000h - 035FFFh | SARAM 18 | | 016000h - 017FFFh | SARAM 3 | 036000h - 037FFFh | SARAM 19 | | 018000h - 019FFFh | SARAM 4 | 038000h - 039FFFh | SARAM 20 | | 01A000h - 01BFFFh | SARAM 5 | 03A000h - 03BFFFh | SARAM 21 | | 01C000h - 01DFFFh | SARAM 6 | 03C000h - 03DFFFh | SARAM 22 | | 01E000h - 01FFFFh | SARAM 7 | 03E000h - 03FFFFh | SARAM 23 | | 020000h - 021FFFh | SARAM 8 | 040000h - 041FFFh | SARAM 24 | | 022000h - 023FFFh | SARAM 9 | 042000h - 043FFFh | SARAM 25 | | 024000h - 025FFFh | SARAM 10 | 044000h - 045FFFh | SARAM 26 | | 026000h - 027FFFh | SARAM 11 | 046000h - 047FFFh | SARAM 27 | | 028000h - 029FFFh | SARAM 12 | 048000h - 049FFFh | SARAM 28 | | 02A000h - 02BFFFh | SARAM 13 | 04A000h – 04BFFFh | SARAM 29 | | 02C000h - 02DFFFh | SARAM 14 | 04C000h - 04DFFFh | SARAM 30 | | 02E000h - 02FFFFh | SARAM 15 | 04E000h - 04FFFFh | SARAM 31 | Table 3-2. SARAM Blocks ## 3.1.3 On-Chip ROM The ROM is located at the byte address range FF8000h–FFFFFh when MPNMC = 0 at reset. The ROM is composed of a single block of 32K bytes. When MPNMC = 1 at reset, the on-chip ROM is disabled and not present in the memory map, and byte address range FF8000h–FFFFFh is directed to external memory space. MPNMC is a bit located in the ST3 status register, and its status is determined by the logic level on the BOOTM[2:0] pins when sampled at reset. If BOOTM[2:0] are all logic 0 at reset, the MPNMC bit is set to 1 and the on-chip ROM is disabled; otherwise, the MPNMC bit is cleared to 0 and the on-chip ROM is enabled. These pins are not sampled again until the next hardware reset. The software reset instruction does not affect the MPNMC bit. Software can also be used to set or clear the MPNMC bit. ROM can be accessed by the program, data, or DMA buses. The first 16-bit word access to ROM requires three cycles. Subsequent accesses require two cycles per 16-bit word. The standard on-chip ROM contains a bootloader which provides a variety of methods to load application code automatically after power up or a hardware reset. For more information, see Section 3.1.5 of this document. The vector table associated with the bootloader is also contained in the ROM. A sine look-up table is provided containing 256 values (crossing 360 degrees) expressed in Q15 format. The remaining components are used during factory testing purposes. | BYTE ADDRESS RANGE | DESCRIPTION | |--------------------|--------------------| | FF8000h – FF8FFFh | Bootloader | | FF9000h – FFF9FFh | Reserved | | FFFA00h – FFFBFFh | Sine look-up table | | FFFC00h - FFFEFFh | Factory Test Code | | FFFF00h – FFFFFBh | Vector Table | | FFFFFCh - FFFFFFh | ID Code | Table 3-3. Standard On-Chip ROM Contents #### 3.1.4 Instruction Cache The 24K-byte instruction cache provides three configurations: - One 2-way cache block only - One 2-way cache block plus one RAMSET block - One 2-way cache block plus two RAMSET blocks The 2-way cache uses 2-way set associative mapping and holds up to 16K bytes. It is organized as 512 sets of two cache lines per set. Each cache line contains 16 bytes. Each tag has two corresponding cache lines, providing two opportunities for a hit on a given tag. The 2-way cache is updated based on a least-recently-used algorithm. Each RAMSET block provides a 4K-byte bank of memory to hold a continuous image of code. Each RAMSET is composed of 256 lines with 16 bytes per line. Each RAMSET uses a single tag to define a continuous memory image in the RAMSET. The tag defines the start address of the RAMSET. Once the TAG is loaded, the RAMSET is filled. The RAMSET contents remain constant until the tag is changed. The RAMSETs provide an efficient method to cache frequently used functions. Control bits in CPU status register ST3\_55 provide the ability to enable, freeze, and flush the cache. For more information on the instruction cache, see the *SM320VC5510A DSP Instruction Cache Reference Guide* (literature number SPRU576). ## 3.1.5 Memory Map <sup>&</sup>lt;sup>†</sup> Address shown represents the first byte address in each block. Figure 3-2. SM320VC5510AZPH Memory Map #### 3.1.6 Bootloader The on-chip bootloader provides a method to transfer application code and tables from an external source to the on-chip RAM at power up. The 5510ZPH provides several options to download the code to accommodate varying system requirements. These options include: - Enhanced Host-Port Interface (EHPI) boot - External memory boot from 8-/16-/32-bit-wide asynchronous memory - Serial slave boot from McBSP0 with 8- or 16-bit element length - Serial EEPROM boot from McBSP0 in 8-bit SPI format External pins BOOTM3, BOOTM1, and BOOTM0 select the boot configuration. The values of BOOTM[2:0] are latched with the rising edge of the RESET input. BOOTM[0] is shared with general-purpose IO1. BOOTM[1] is shared with general-purpose IO2. BOOTM[2] is shared with general-purpose IO3. The boot configurations available are summarized in Table 3–4. For detailed information on the bootloader functions, refer to the *Using the SM320VC5510A Bootloader* Application Report (literature number SPRA763). <sup>&</sup>lt;sup>‡</sup> Dual-access RAM (DARAM): two accesses per cycle per block, 8 blocks of 8K bytes. <sup>§</sup> Single-access RAM (SARAM): one access per cycle per block, 32 blocks of 8K bytes. <sup>¶</sup> External memory spaces are selected by the chip-enable signal shown (CE[0:3]). Supported memory types include: asynchronous, synchronous DRAM (SDRAM), and synchronous burst SRAM (SBSRAM). <sup>#</sup> Read-only memory (ROM): one access every two cycles, one block of 32K bytes. Table 3-4. SM320VC5510AZPH Boot Configurations | BOOTM[3:0] | BOOT PROCESS | EXECUTION START BYTE ADDRESS<br>AFTER BOOT IS COMPLETE | |------------|--------------------------------------------------------------|--------------------------------------------------------| | 0000 | No boot | FFFF00h (reset vector) | | 0001 | Serial SPI EEPROM boot from McBSP0 supporting 24-bit address | Destination specified in the boot table | | 0010 | Reserved | - | | 0011 | Reserved | - | | 0100 | Reserved | - | | 0101 | Reserved | - | | 0110 | Reserved | - | | 0111 | Reserved | - | | 1000 | No boot | FFFF00h (reset vector) | | 1001 | Serial SPI EEPROM boot from McBSP0 supporting 16-bit address | Destination specified in the boot table | | 1010 | Parallel EMIF boot from 8-bit asynchronous memory | Destination specified in the boot table | | 1011 | Parallel EMIF boot from 16-bit asynchronous memory | Destination specified in the boot table | | 1100 | Parallel EMIF boot from 32-bit asynchronous memory | Destination specified in the boot table | | 1101 | EHPI boot | 010000h (on-chip SARAM) | | 1110 | Standard serial boot from McBSP0, 16-bit element length | Destination specified in the boot table | | 1111 | Standard serial boot from McBSP0, 8-bit element length | Destination specified in the boot table | ## 3.2 Peripherals The 5510ZPH supports the following peripherals: - An external memory interface (EMIF) - A six-channel direct memory access (DMA) controller - 16-bit parallel Enhanced Host-Port Interface (EHPI) - A digital phase-locked loop (DPLL) clock generator - Two timers - Three multichannel buffered serial ports (McBSPs) - Eight configurable general-purpose I/O pins Peripheral information specific to the 5510ZPH peripherals is included in the following sections. For detailed information on the C55x<sup>™</sup> DSP peripherals, see the following documents: - *TMS320C55x*™ *DSP Functional Overview* (literature number SPRU312) - TMS320C55x DSP Peripherals Overview Reference Guide (literature number SPRU317) ## 3.2.1 System Register (SYSR) The 5510ZPH system register (SYSR) provides control over certain device-specific functions. SYSR is located at port address 07FDh. **LEGEND:** R = Read, W = Write, n = value after reset Figure 3-3. System Register (SYSR) Bit Layout Table 3-5. System Register (SYSR) Bit Functions | BIT<br>NO. | BIT<br>NAME | RESET<br>VALUE | FUNCTION | | | |------------|-------------|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | 15–10 | Reserved | 000000 | These bits are reserved and are unaffected by writes. | | | | 9 | HPE | 1 | EHPI pullup/pulldown enable. Enables the internal pullups on the EHPI control pins HCS, HAS, HR/W, HMODE, HCNTL0, and HA1/HCNTL1. Enables the internal pulldowns on EHPI control pins HBEO and HBE1. HPE = 0 Pullups and pulldowns disabled HPE = 1 Pullups and pulldowns enabled. | | | | 8 | ВН | 0 | EMIF data bus holder enable. Enables internal bus holders on D[31:0]. BH = 0 EMIF data bus holders disabled. BH = 1 EMIF data bus holders enabled. | | | | 7 | НВН | 0 | EHPI data bus holder enable. Enables internal bus holders on HD[15:0]. HBH = 0 EHPI data bus holders disabled. HBH = 1 EHPI data bus holders enabled. | | | | 6 | воотмз | 0 | BOOTM3 status. This read-only bit represents the state of the BOOTM3 pin. | | | | 5 | Reserved | 0 | This bit is reserved and is unaffected by writes. | | | | 4 | Reserved | 0 | This bit is reserved and must be written as 0. | | | | 3 | Reserved | 0 | This bit is reserved and is unaffected by writes. | | | | 2-0 | CLKDIV | 000 | CLKOUT divide factor. Allows the clock present on the CLKOUT pin to be a divided-down version of the internal CPU clock. This field does not affect the programming of the PLL CLKDIV = 000 CLKOUT represents the CPU clock divided by 1 CLKOUT epresents the CPU clock divided by 2 CLKDIV = 010 CLKOUT represents the CPU clock divided by 4 CLKDIV = 011 CLKOUT represents the CPU clock divided by 6 CLKDIV = 100 CLKOUT represents the CPU clock divided by 8 CLKDIV = 101 CLKOUT represents the CPU clock divided by 10 CLKOUT represents the CPU clock divided by 12 CLKDIV = 111 CLKOUT represents the CPU clock divided by 12 CLKOUT represents the CPU clock divided by 14 | | | ## 3.2.2 Direct Memory Access (DMA) The 5510ZPH DMA provides the following features: - Four standard ports, one for each of the following data resources: DARAM, SARAM, Peripherals, and External Memory - Six channels, which allow the DMA controller to track the context of six independent DMA channels - Programmable low/high priority for each DMA channel - One interrupt for each DMA channel - Event synchronization. DMA transfers in each channel can be dependent on the occurrence of selected events. - Programmable address modification for source and destination addresses - Dedicated Idle Domain allows the DMA controller to be placed in a low-power (idle) state under software control. - DMA controller supports EHPI accesses to internal/external memory The 5510ZPH DMA controller allows transfers to be synchronized to selected events. The 5510ZPH supports 14 separate sync events and each channel can be tied to separate sync events independent of the other channels. Sync events are selected by programming the SYNC field in the channel-specific DMA Channel Control Register (DMA\_CCR). The sync events available on the 5510ZPH are shown in Table 3–6. Table 3-6. DMA Sync Events | SYNC FIELD IN DMA_CCR | SYNC EVENT | |-----------------------|------------------------------------| | 00000b | No sync event | | 00001b | McBSP0 receive event (REVT0) | | 00010b | McBSP0 transmit event (XEVT0) | | 00101b | McBSP1 receive event (REVT1) | | 00110b | McBSP1 transmit event (XEVT1) | | 01001b | McBSP2 receive event (REVT2) | | 01010b | McBSP2 transmit event (XEVT2) | | 01101b | Timer 0 event | | 01110b | Timer 1 event | | 01111b | External Interrupt 0 | | 10000b | External Interrupt 1 | | 10001b | External Interrupt 2 | | 10010b | External Interrupt 3 | | 10011b | External Interrupt 4 | | 10100b | External Interrupt 5 | | Other values | Reserved (do not use these values) | ## 3.2.3 Enhanced Host Port Interface (EHPI) The 5510ZPH EHPI provides a 16-bit parallel interface to a host with the following features: - 13-bit host address bus - 16-bit host data bus - Multiplexed bus modes - Host access to on-chip SARAM, on-chip DARAM, and external memory - 20-bit address register (in multiplexed mode) with autoincrement capability for faster transfers - Multiple address/data strobes provide a glueless interface to a variety of hosts - HRDY signal for handshaking with host The 5510ZPH EHPI can access internal DARAM, internal SARAM and a portion of the external memory space. The EHPI cannot directly access the on-chip peripherals and cannot access the memory-mapped registers below word address 000060h in DARAM. Note that all memory accesses made though the EHPI are word-addressed. A map of the memory space accessible by the EHPI is shown in Figure 3–4. The EHPI can access from word address 000060h to 0FFFFFh. The shaded areas of the memory map are not accessible by the EHPI. NOTE A: The shaded areas of the memory map are not accessible by the EHPI. Figure 3-4. EHPI Memory Map When the EHPI inputs are uncontrolled, noise on the inputs can cause spurious accesses that may corrupt internal memory. If the EHPI is not driven by a host, the HCS pin should be driven high by one of the following methods: - An external device - External pullup resistor, or - The on-chip pullup circuit controlled by the HPE bit in the System Register (SYSR). See Section 3.2.1 for more information on how to configure this control. ## 3.2.4 General-Purpose Input/Output Port (GPIO) The 5510ZPH provides eight dedicated general-purpose input/output pins, IO0–IO7. Each pin can be independently configured as an input or an output using the I/O Direction Register (IODIR). The I/O Data Register (IODATA) is used to monitor the logic state of pins configured as inputs and control the logic state of pins configured as outputs. IODIR and IODATA are accessible to the CPU and to the DMA controller at addresses in I/O space. See Table 3–19 for address information. The description of the IODIR is shown in Figure 3–5 and Table 3–7. The description of IODATA is shown in Figure 3–6 and Table 3–8. To configure a GPIO pin as an input, clear the direction bit that corresponds to the pin in IODIR to 0. To read the logic state of the input pin, read the corresponding bit in IODATA. To configure a GPIO pin as an output, set the direction bit that corresponds to the pin in IODIR to 1. To control the logic state of the output pin, write to the corresponding bit in IODATA. 15 8 Reserved R-00000000 7 6 5 3 0 **IO7DIR IO4DIR IO1DIR IO6DIR IO5DIR IO3DIR IO2DIR IOODIR** R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 **LEGEND:** R = Read, W = Write, n = value present after reset) Figure 3–5. I/O Direction Register (IODIR) Bit Layout Table 3-7. I/O Direction Register (IODIR) Bit Functions | BIT<br>NO. | BIT<br>NAME | RESET<br>VALUE | FUNCTION | | | |------------|-------------|----------------|------------------------------------------------------------------------------------------------|--|--| | 15–8 | Reserved | 0 | These bits are reserved and are unaffected by writes. | | | | 7–0 | IOxDIR | 0 | IOx Direction Control Bit. Controls whether IOx operates as an input or an output. IOxDIR = 0 | | | 15 8 **LEGEND:** R = Read, W = Write, *pin* = value present on the pin (IO7-IO0 default to inputs after reset) Figure 3-6. I/O Data Register (IODATA) Bit Layout ## Table 3-8. I/O Data Register (IODATA) Bit Functions | BIT<br>NO. | BIT<br>NAME | RESET<br>VALUE | FUNCTION | | | |------------|-------------|----------------|----------------------------------------------------------------------------------------------------------------------------------------|--|--| | 15–8 | Reserved | 0 | These bits are reserved and are unaffected by writes. | | | | 7–0 | lOxD | pin† | These bits are reserved and are unaffected by writes. IOx Data Bit. If IOx is configured as an input (IOxDIR = 0 in IODIR): IOxD = 0 | | | <sup>†</sup> pin = value present on the pin (IO7–IO0 default to inputs after reset) ## 3.3 CPU Register Description The 5510ZPH CPU registers are shown in Table 3–9. For code compatibility, many TMS320C55x (C55x) CPU registers map to comparable TMS320C54x<sup>™</sup> (C54x<sup>™</sup>) CPU register addresses. The corresponding TMS320C54x (C54x) CPU registers are indicated in these instances. Table 3-9. CPU Registers | 5510ZPH<br>REGISTER | C54x<br>REGISTER | WORD ADDRESS<br>(HEX) | DESCRIPTION | |---------------------|------------------|-----------------------|-----------------------------------------------------| | IER0 | IMR | 00 | Interrupt Mask Register 0 | | IFR0 | IFR | 01 | Interrupt Flag Register 0 | | ST0_55 | _ | 02 | Status Register 0 for C55x | | ST1_55 | _ | 03 | Status Register 1 for C55x | | ST3_55 | _ | 04 | Status Register 3 for C55x | | - | _ | 05 | Reserved | | ST0 | ST0 | 06 | Status Register ST0 (for 54x compatibility) | | ST1 | ST1 | 07 | Status Register ST1 (for 54x compatibility) | | AC0L | AL | 08 | | | AC0H | AH | 09 | Accumulator 0 (equivalent to Accumulator A on C54x) | | AC0G | AG | 0A | 1 | | AC1L | BL | 0B | | | AC1H | BH | 0C | Accumulator 1 (equivalent to Accumulator A on C54x) | | AC1G | BG | 0D | | | Т3 | TREG | 0E | Temporary Register | | TRN0 | TRN | 0F | Transition Register | | AR0 | AR0 | 10 | Auxiliary Register 0 | | AR1 | AR1 | 11 | Auxiliary Register 1 | | AR2 | AR2 | 12 | Auxiliary Register 2 | | AR3 | AR3 | 13 | Auxiliary Register 3 | | AR4 | AR4 | 14 | Auxiliary Register 4 | | AR5 | AR5 | 15 | Auxiliary Register 5 | | AR6 | AR6 | 16 | Auxiliary Register 6 | | AR7 | AR7 | 17 | Auxiliary Register 7 | | SP | SP | 18 | Stack Pointer Register | | BK03 | BK | 19 | Circular Buffer Size Register | | BRC0 | BRC | 1A | Block Repeat Counter | | RSA0L | RSA | 1B | Block Repeat Start Address | | REA0L | REA | 1C | Block Repeat End Address | | PMST | PMST | 1D | Processor Mode Status Register | | XPC | XPC | 1E | Program Counter Extension Register | | - | - | 1F | Reserved | | T0 | - | 20 | Temporary Data Register 0 | | T1 | - | 21 | Temporary Data Register 1 | | T2 | - | 22 | Temporary Data Register 2 | | Т3 | - | 23 | Temporary Data Register 3 | | AC2L | - | 24 | 4 | | AC2H | - | 25 | Accumulator 2 | | AC2G | - | 26 | | TMS320C54x and C54x are trademarks of Texas Instruments. Table 3-9. CPU Registers (Continued) | 5510ZPH<br>REGISTER | C54x<br>REGISTER | WORD ADDRESS<br>(HEX) | DESCRIPTION | |---------------------|------------------|-----------------------|------------------------------------------------------------| | CDP | - | 27 | Coefficient Data Pointer | | AC3L | - | 28 | | | AC3H | - | 29 | Accumulator 3 | | AC3G | - | 2A | 7 | | DPH | - | 2B | Extended Data Page Pointer | | MDP05 | - | 2C | Reserved | | MDP67 | - | 2D | Reserved | | DP | - | 2E | Memory Data Page Start Address | | PDP | - | 2F | Peripheral Data Page Start Address | | BK47 | - | 30 | Circular Buffer Size Register for AR[4–7] | | BKC | - | 31 | Circular Buffer Size Register for CDP | | BSA01 | - | 32 | Circular Buffer Start Address Register for AR[0–1] | | BSA23 | - | 33 | Circular Buffer Start Address Register for AR[2–3] | | BSA45 | _ | 34 | Circular Buffer Start Address Register for AR[4–5] | | BSA67 | - | 35 | Circular Buffer Start Address Register for AR[6–7] | | BSAC | - | 36 | Circular Buffer Coefficient Start Address Register | | BIOS | - | 37 | Data Page Pointer Storage Location for 128-Word Data Table | | TRN1 | - | 38 | Transition Register 1 | | BRC1 | - | 39 | Block Repeat Counter 1 | | BRS1 | - | 3A | Block Repeat Save 1 | | CSR | - | 3B | Computed Single Repeat | | RSA0H | - | 3C | | | RSA0L | - | 3D | Repeat Start Address 0 | | REA0H | - | 3E | B 15 1411 0 | | REA0L | - | 3F | Repeat End Address 0 | | RSA1H | _ | 40 | B 1011411 | | RSA1L | - | 41 | Repeat Start Address 1 | | REA1H | _ | 42 | B 15 1411 4 | | REA1L | - | 43 | Repeat End Address 1 | | RPTC | - | 44 | Repeat Counter | | IER1 | - | 45 | Interrupt Mask Register 1 | | IFR1 | _ | 46 | Interrupt Flag Register 1 | | DBIER0 | _ | 47 | Debug IER0 | | DBIER1 | - | 48 | Debug IER1 | | IVPD | - | 49 | Interrupt Vector Pointer DSP | | IVPH | - | 4A | Interrupt Vector Pointer HOST | | ST2_55 | - | 4B | Status Register 2 for C55x | | SSP | - | 4C | System Stack Pointer | | SP | - | 4D | User Stack Pointer | | SPH | - | 4E | Extended Data Page Pointer for the SP and the SSP | | CDPH | - | 4F | Main Data Page Pointer for the CDP | ## 3.4 Peripheral Register Description Peripheral registers on the 5510ZPH are accessed using the port qualifier. For more information on the use of the port qualifier, see the *TMS320C55x Assembly Language Tools User's Guide* (literature number SPRU280). For detailed information on the operation of the peripherals and the functions of each of the peripheral registers, refer to the *TMS320C55x DSP Peripherals Overview Reference Guide* (literature number SPRU317). **NOTE:** The CPU access latency to the peripheral memory-mapped registers is 6 CPU cycles. Following peripheral register update(s), the CPU must wait at least 6 CPU cycles before attempting to use that peripheral. When more than one peripheral register is updated in a sequence, the CPU only needs to wait following the final register write. For example, if the EMIF is being reconfigured, the CPU must wait until the very last EMIF register update takes effect before trying to access the external memory. The users should consult the respective peripheral user's guide to determine if a peripheral requires additional time to initialize itself to the new configuration after the register updates take effect. Table 3-10. Peripheral Bus Controller Configuration Registers | PORT ADDRESS | REGISTER NAME | DESCRIPTION | |--------------|---------------|--------------------------------| | 0x0001 | ICR | Idle Control Register | | 0x0002 | ISTR | Idle Status Register | | 0x000F | BOOT_MOD | Boot Mode Register (read only) | Table 3-11. Instruction Cache Registers | PORT ADDRESS | REGISTER NAME | DESCRIPTION | |--------------|---------------|---------------------------------------| | 0x1400 | ICGC | I-Cache Global Control Register | | 0x1401 | ICFL0 | I-Cache Flush Line Address Register 0 | | 0x1402 | ICFL1 | I-Cache Flush Line Address Register 1 | | 0x1403 | ICWC | I-Cache N-Way Control Register | | 0x1404 | ICSTAT | I-Cache Status Register | | 0x1405 | ICRC1 | I-Cache Ramset 1 Control Register | | 0x1406 | ICRTAG1 | I-Cache Ramset 1 Tag Register | | 0x1407 | ICRC2 | I-Cache Ramset 2 Control Register | | 0x1408 | ICRTAG2 | I-Cache Ramset 2 Tag Register | Table 3-12. External Memory Interface Registers | PORT ADDRESS | REGISTER NAME | DESCRIPTION | |--------------|---------------|-----------------------------------| | 0x0800 | EGCR | EMIF Global Control Register | | 0x0801 | EMI_RST | EMIF Global Reset Register | | 0x0802 | EMI_BE | EMIF Bus Error Status Register | | 0x0803 | CE0_1 | EMIF CE0 Space Control Register 1 | | 0x0804 | CE0_2 | EMIF CE0 Space Control Register 2 | | 0x0805 | CE0_3 | EMIF CE0 Space Control Register 3 | | 0x0806 | CE1_1 | EMIF CE1 Space Control Register 1 | | 0x0807 | CE1_2 | EMIF CE1 Space Control Register 2 | | 0x0808 | CE1_3 | EMIF CE1 Space Control Register 3 | | 0x0809 | CE2_1 | EMIF CE2 Space Control Register 1 | | 0x080A | CE2_2 | EMIF CE2 Space Control Register 2 | | 0x080B | CE2_3 | EMIF CE2 Space Control Register 3 | | 0x080C | CE3_1 | EMIF CE3 Space Control Register 1 | | 0x080D | CE3_2 | EMIF CE3 Space Control Register 2 | | 0x080E | CE3_3 | EMIF CE3 Space Control Register 3 | | 0x080F | SDC1 | EMIF SDRAM Control Register 1 | | 0x0810 | SDPER | EMIF SDRAM Period Register | | 0x0811 | SDCNT | EMIF SDRAM Counter Register | | 0x0812 | INIT | EMIF SDRAM Init Register | | 0x0813 | SDC2 | EMIF SDRAM Control Register 2 | Table 3-13. DMA Configuration Registers | PORT ADDRESS | REGISTER NAME | DESCRIPTION | |--------------|------------------------|----------------------------------------------------------------| | | GLO | BAL REGISTER | | 0x0E00 | DMA_GCR | DMA Global Control Register | | 0x0E02 | DMA_GSCR | DMA Software Compatibility Register | | 0x0E03 | DMA_GTCR | DMA Timeout Control Register | | | CHANNI | EL #0 REGISTERS | | 0x0C00 | DMA_CSDP0 | DMA Channel 0 Source / Destination Parameters Register | | 0x0C01 | DMA_CCR0 | DMA Channel 0 Control Register | | 0x0C02 | DMA_CICR0 | DMA Channel 0 Interrupt Control Register | | 0x0C03 | DMA_CSR0 | DMA Channel 0 Status Register | | 0x0C04 | DMA_CSSA_L0 | DMA Channel 0 Source Start Address Register (lower bits) | | 0x0C05 | DMA_CSSA_U0 | DMA Channel 0 Source Start Address Register (upper bits) | | 0x0C06 | DMA_CDSA_L0 | DMA Channel 0 Source Destination Address Register (lower bits) | | 0x0C07 | DMA_CDSA_U0 | DMA Channel 0 Source Destination Address Register (upper bits) | | 0x0C08 | DMA_CEN0 | DMA Channel 0 Element Number Register | | 0x0C09 | DMA_CFN0 | DMA Channel 0 Frame Number Register | | 0x0C0A | DMA_CFI0/ | DMA Channel 0 Frame Index Register/ | | UXUCUA | DMA_CSFI0 <sup>†</sup> | DMA Channel 0 Source Frame Index Register <sup>†</sup> | | 0x0C0B | DMA_CEI0/ | DMA Channel 0 Element Index Register/ | | | DMA_CSEI0 <sup>†</sup> | DMA Channel 0 Source Element Index Register <sup>†</sup> | | 0x0C0C | DMA_CSAC0 | DMA Channel 0 Source Address Counter | | 0x0C0D | DMA_CDAC0 | DMA Channel 0 Destination Address Counter | | 0x0C0E | DMA_CDEI0 | DMA Channel 0 Destination Element Index Register | | 0x0C0F | DMA_CDFI0 | DMA Channel 0 Destination Frame Index Register | | | CHANNI | EL #1 REGISTERS | | 0x0C20 | DMA_CSDP1 | DMA Channel 1 Source / Destination Parameters Register | | 0x0C21 | DMA_CCR1 | DMA Channel 1 Control Register | | 0x0C22 | DMA_CICR1 | DMA Channel 1 Interrupt Control Register | | 0x0C23 | DMA_CSR1 | DMA Channel 1 Status Register | | 0x0C24 | DMA_CSSA_L1 | DMA Channel 1 Source Start Address Register (lower bits) | | 0x0C25 | DMA_CSSA_U1 | DMA Channel 1 Source Start Address Register (upper bits) | | 0x0C26 | DMA_CDSA_L1 | DMA Channel 1 Source Destination Address Register (lower bits) | | 0x0C27 | DMA_CDSA_U1 | DMA Channel 1 Source Destination Address Register (upper bits) | | 0x0C28 | DMA_CEN1 | DMA Channel 1 Element Number Register | | 0x0C29 | DMA_CFN1 | DMA Channel 1 Frame Number Register | | 0x0C2A | DMA_CFI1/ | DMA Channel 1 Frame Index Register/ | | | DMA_CSFI1 <sup>†</sup> | DMA Channel 1 Source Frame Index Register <sup>†</sup> | | 0x0C2B | DMA_CEI1/ | DMA Channel 1 Element Index Register/ | | | DMA_CSEI1† | DMA Channel 1 Source Element Index Register† | | 0x0C2C | DMA_CSAC1 | DMA Channel 1 Source Address Counter | | 0x0C2D | DMA_CDAC1 | DMA Channel 1 Destination Address Counter | | 0x0C2E | DMA_CDEI1 | DMA Channel 1 Destination Element Index Register | | 0x0C2F | DMA_CDFI1 | DMA Channel 1 Destination Frame Index Register | <sup>&</sup>lt;sup>†</sup> The function of this register depends on the state of the DINDXMD bit in the Global Software Compatibility Register (DMA\_GSCR). Table 3-13. DMA Configuration Registers (Continued) | PORT ADDRESS | REGISTER NAME | DESCRIPTION | |--------------|------------------------|----------------------------------------------------------------| | | CHAN | INEL #2 REGISTERS | | 0x0C40 | DMA_CSDP2 | DMA Channel 2 Source / Destination Parameters Register | | 0x0C41 | DMA_CCR2 | DMA Channel 2 Control Register | | 0x0C42 | DMA_CICR2 | DMA Channel 2 Interrupt Control Register | | 0x0C43 | DMA_CSR2 | DMA Channel 2 Status Register | | 0x0C44 | DMA_CSSA_L2 | DMA Channel 2 Source Start Address Register (lower bits) | | 0x0C45 | DMA_CSSA_U2 | DMA Channel 2 Source Start Address Register (upper bits) | | 0x0C46 | DMA_CDSA_L2 | DMA Channel 2 Source Destination Address Register (lower bits) | | 0x0C47 | DMA_CDSA_U2 | DMA Channel 2 Source Destination Address Register (upper bits) | | 0x0C48 | DMA_CEN2 | DMA Channel 2 Element Number Register | | 0x0C49 | DMA_CFN2 | DMA Channel 2 Frame Number Register | | 0x0C4A | DMA_CFI2/ | DMA Channel 2 Frame Index Register/ | | 0X0C4A | DMA_CSFI2 <sup>†</sup> | DMA Channel 2 Source Frame Index Register <sup>†</sup> | | 0x0C4B | DMA_CEI2/ | DMA Channel 2 Element Index Register/ | | | DMA_CSEI2 <sup>†</sup> | DMA Channel 2 Source Element Index Register <sup>†</sup> | | 0x0C4C | DMA_CSAC2 | DMA Channel 2 Source Address Counter | | 0x0C4D | DMA_CDAC2 | DMA Channel 2 Destination Address Counter | | 0x0C4E | DMA_CDEI2 | DMA Channel 2 Destination Element Index Register | | 0x0C4F | DMA_CDFI2 | DMA Channel 2 Destination Frame Index Register | | | CHAN | INEL #3 REGISTERS | | 0x0C60 | DMA_CSDP3 | DMA Channel 3 Source / Destination Parameters Register | | 0x0C61 | DMA_CCR3 | DMA Channel 3 Control Register | | 0x0C62 | DMA_CICR3 | DMA Channel 3 Interrupt Control Register | | 0x0C63 | DMA_CSR3 | DMA Channel 3 Status Register | | 0x0C64 | DMA_CSSA_L3 | DMA Channel 3 Source Start Address Register (lower bits) | | 0x0C65 | DMA_CSSA_U3 | DMA Channel 3 Source Start Address Register (upper bits) | | 0x0C66 | DMA_CDSA_L3 | DMA Channel 3 Source Destination Address Register (lower bits) | | 0x0C67 | DMA_CDSA_U3 | DMA Channel 3 Source Destination Address Register (upper bits) | | 0x0C68 | DMA_CEN3 | DMA Channel 3 Element Number Register | | 0x0C69 | DMA_CFN3 | DMA Channel 3 Frame Number Register | | 0x0C6A | DMA_CFI3/ | DMA Channel 3 Frame Index Register/ | | | DMA_CSFI3 <sup>†</sup> | DMA Channel 3 Source Frame Index Register <sup>†</sup> | | 0x0C6B | DMA_CEI3/ | DMA Channel 3 Element Index Register/ | | | DMA_CSEI3 <sup>†</sup> | DMA Channel 3 Source Element Index Register <sup>†</sup> | | 0x0C6C | DMA_CSAC3 | DMA Channel 3 Source Address Counter | | 0x0C6D | DMA_CDAC3 | DMA Channel 3 Destination Address Counter | | 0x0C6E | DMA_CDEI3 | DMA Channel 3 Destination Element Index Register | | 0x0C6F | DMA_CDFI3 | DMA Channel 3 Destination Frame Index Register | <sup>&</sup>lt;sup>†</sup> The function of this register depends on the state of the DINDXMD bit in the Global Software Compatibility Register (DMA\_GSCR). Table 3-13. DMA Configuration Registers (Continued) | PORT ADDRESS | REGISTER NAME | DESCRIPTION | |--------------|-------------------------------------|------------------------------------------------------------------------------------------------| | | CHAN | NNEL #4 REGISTERS | | 0x0C80 | DMA_CSDP4 | DMA Channel 4 Source / Destination Parameters Register | | 0x0C81 | DMA_CCR4 | DMA Channel 4 Control Register | | 0x0C82 | DMA_CICR4 | DMA Channel 4 Interrupt Control Register | | 0x0C83 | DMA_CSR4 | DMA Channel 4 Status Register | | 0x0C84 | DMA_CSSA_L4 | DMA Channel 4 Source Start Address Register (lower bits) | | 0x0C85 | DMA_CSSA_U4 | DMA Channel 4 Source Start Address Register (upper bits) | | 0x0C86 | DMA_CDSA_L4 | DMA Channel 4 Source Destination Address Register (lower bits) | | 0x0C87 | DMA_CDSA_U4 | DMA Channel 4 Source Destination Address Register (upper bits) | | 0x0C88 | DMA_CEN4 | DMA Channel 4 Element Number Register | | 0x0C89 | DMA_CFN4 | DMA Channel 4 Frame Number Register | | 0x0C8A | DMA_CFI4/ | DMA Channel 4 Frame Index Register/ | | UXUCOA | DMA_CSFI4 <sup>†</sup> | DMA Channel 4 Source Frame Index Register <sup>†</sup> | | 0x0C8B | DMA_CEI4/ | DMA Channel 4 Element Index Register/ | | | DMA_CSEI4 <sup>†</sup> | DMA Channel 4 Source Element Index Register <sup>†</sup> | | 0x0C8C | DMA_CSAC4 | DMA Channel 4 Source Address Counter | | 0x0C8D | DMA_CDAC4 | DMA Channel 4 Destination Address Counter | | 0x0C8E | DMA_CDEI4 | DMA Channel 4 Destination Element Index Register | | 0x0C8F | DMA_CDFI4 | DMA Channel 4 Destination Frame Index Register | | | CHAN | NNEL #5 REGISTERS | | 0x0CA0 | DMA_CSDP5 | DMA Channel 5 Source / Destination Parameters Register | | 0x0CA1 | DMA_CCR5 | DMA Channel 5 Control Register | | 0x0CA2 | DMA_CICR5 | DMA Channel 5 Interrupt Control Register | | 0x0CA3 | DMA_CSR5 | DMA Channel 5 Status Register | | 0x0CA4 | DMA_CSSA_L5 | DMA Channel 5 Source Start Address Register (lower bits) | | 0x0CA5 | DMA_CSSA_U5 | DMA Channel 5 Source Start Address Register (upper bits) | | 0x0CA6 | DMA_CDSA_L5 | DMA Channel 5 Source Destination Address Register (lower bits) | | 0x0CA7 | DMA_CDSA_U5 | DMA Channel 5 Source Destination Address Register (upper bits) | | 0x0CA8 | DMA_CEN5 | DMA Channel 5 Element Number Register | | 0x0CA9 | DMA_CFN5 | DMA Channel 5 Frame Number Register | | 0x0CAA | DMA_CFI5/ | DMA Channel 5 Frame Index Register/ | | | DMA_CSFI5† | DMA Channel 5 Source Frame Index Register† | | 0x0CAB | DMA_CEI5/<br>DMA_CSEI5 <sup>†</sup> | DMA Channel 5 Element Index Register/ DMA Channel 5 Source Element Index Register <sup>†</sup> | | 0x0CAC | DMA_CSAC5 | DMA Channel 5 Source Address Counter | | 0x0CAD | DMA_CDAC5 | DMA Channel 5 Destination Address Counter | | 0x0CAE | DMA_CDEI5 | DMA Channel 5 Destination Element Index Register | | 0x0CAF | DMA_CDFI5 | DMA Channel 5 Destination Frame Index Register | <sup>&</sup>lt;sup>†</sup> The function of this register depends on the state of the DINDXMD bit in the Global Software Compatibility Register (DMA\_GSCR). ## Table 3-14. Clock Generator Registers | PORT ADDRESS | REGISTER NAME | DESCRIPTION | |--------------|---------------|---------------------| | 0x1C00 | CLKMD | Clock Mode Register | ## Table 3-15. Timer Registers | PORT ADDRESS | REGISTER NAME | DESCRIPTION | |--------------|---------------|----------------------------------| | 0x1000 | TIMO | Timer 0 Count Register | | 0x1001 | PRD0 | Timer 0 Period Register | | 0x1002 | TCR0 | Timer 0 Timer Control Register | | 0x1003 | PRSC0 | Timer 0 Timer Prescaler Register | | 0x2400 | TIM1 | Timer 1 Timer Count Register | | 0x2401 | PRD1 | Timer 1 Period Register | | 0x2402 | TCR1 | Timer 1 Timer Control Register | | 0x2403 | PRSC1 | Timer 1 Timer Prescaler Register | Table 3-16. Multichannel Serial Port #0 Registers | PORT ADDRESS | REGISTER NAME | DESCRIPTION | |--------------|---------------|------------------------------------------------------| | 0x2800 | DRR2_0 | McBSP 0 Data Receive Register 2 | | 0x2801 | DRR1_0 | McBSP 0 Data Receive Register 1 | | 0x2802 | DXR2_0 | McBSP 0 Data Transmit Register 2 | | 0x2803 | DXR1_0 | McBSP 0 Data Transmit Register 1 | | 0x2804 | SPCR2_0 | McBSP 0 Serial Port Control Register 2 | | 0x2805 | SPCR1_0 | McBSP 0 Serial Port Control Register 1 | | 0x2806 | RCR2_0 | McBSP 0 Receive Control Register 2 | | 0x2807 | RCR1_0 | McBSP 0 Receive Control Register 1 | | 0x2808 | XCR2_0 | McBSP 0 Transmit Control Register 2 | | 0x2809 | XCR1_0 | McBSP 0 Transmit Control Register 1 | | 0x280A | SRGR2_0 | McBSP 0 Sample Rate Generator Register 2 | | 0x280B | SRGR1_0 | McBSP 0 Sample Rate Generator Register 1 | | 0x280C | MCR2_0 | McBSP 0 Multichannel Control Register 2 | | 0x280D | MCR1_0 | McBSP 0 Multichannel Control Register 1 | | 0x280E | RCERA_0 | McBSP 0 Receive Channel Enable Register Partition A | | 0x280F | RCERB_0 | McBSP 0 Receive Channel Enable Register Partition B | | 0x2810 | XCERA_0 | McBSP 0 Transmit Channel Enable Register Partition A | | 0x2811 | XCERB_0 | McBSP 0 Transmit Channel Enable Register Partition B | | 0x2812 | PCR0 | McBSP 0 Pin Control Register | | 0x2813 | RCERC_0 | McBSP 0 Receive Channel Enable Register Partition C | | 0x2814 | RCERD_0 | McBSP 0 Receive Channel Enable Register Partition D | | 0x2815 | XCERC_0 | McBSP 0 Transmit Channel Enable Register Partition C | | 0x2816 | XCERD_0 | McBSP 0 Transmit Channel Enable Register Partition D | | 0x2817 | RCERE_0 | McBSP 0 Receive Channel Enable Register Partition E | | 0x2818 | RCERF_0 | McBSP 0 Receive Channel Enable Register Partition F | | 0x2819 | XCERE_0 | McBSP 0 Transmit Channel Enable Register Partition E | | 0x281A | XCERF_0 | McBSP 0 Transmit Channel Enable Register Partition F | | 0x281B | RCERG_0 | McBSP 0 Receive Channel Enable Register Partition G | | 0x281C | RCERH_0 | McBSP 0 Receive Channel Enable Register Partition H | | 0x281D | XCERG_0 | McBSP 0 Transmit Channel Enable Register Partition G | | 0x281E | XCERH_0 | McBSP 0 Transmit Channel Enable Register Partition H | Table 3-17. Multichannel Serial Port #1 Registers | PORT ADDRESS | REGISTER NAME | DESCRIPTION | |--------------|---------------|------------------------------------------------------| | 0x2C00 | DRR2_1 | McBSP 1 Data Receive Register 2 | | 0x2C01 | DRR1_1 | McBSP 1 Data Receive Register 1 | | 0x2C02 | DXR2_1 | McBSP 1 Data Transmit Register 2 | | 0x2C03 | DXR1_1 | McBSP 1 Data Transmit Register 1 | | 0x2C04 | SPCR2_1 | McBSP 1 Serial Port Control Register 2 | | 0x2C05 | SPCR1_1 | McBSP 1 Serial Port Control Register 1 | | 0x2C06 | RCR2_1 | McBSP 1 Receive Control Register 2 | | 0x2C07 | RCR1_1 | McBSP 1 Receive Control Register 1 | | 0x2C08 | XCR2_1 | McBSP 1 Transmit Control Register 2 | | 0x2C09 | XCR1_1 | McBSP 1 Transmit Control Register 1 | | 0x2C0A | SRGR2_1 | McBSP 1 Sample Rate Generator Register 2 | | 0x2C0B | SRGR1_1 | McBSP 1 Sample Rate Generator Register 1 | | 0x2C0C | MCR2_1 | McBSP 1 Multichannel Control Register 2 | | 0x2C0D | MCR1_1 | McBSP 1 Multichannel Control Register 1 | | 0x2C0E | RCERA_1 | McBSP 1 Receive Channel Enable Register Partition A | | 0x2C0F | RCERB_1 | McBSP 1 Receive Channel Enable Register Partition B | | 0x2C10 | XCERA_1 | McBSP 1 Transmit Channel Enable Register Partition A | | 0x2C11 | XCERB_1 | McBSP 1 Transmit Channel Enable Register Partition B | | 0x2C12 | PCR1 | McBSP 1 Pin Control Register | | 0x2C13 | RCERC_1 | McBSP 1 Receive Channel Enable Register Partition C | | 0x2C14 | RCERD_1 | McBSP 1 Receive Channel Enable Register Partition D | | 0x2C15 | XCERC_1 | McBSP 1 Transmit Channel Enable Register Partition C | | 0x2C16 | XCERD_1 | McBSP 1 Transmit Channel Enable Register Partition D | | 0x2C17 | RCERE_1 | McBSP 1 Receive Channel Enable Register Partition E | | 0x2C18 | RCERF_1 | McBSP 1 Receive Channel Enable Register Partition F | | 0x2C19 | XCERE_1 | McBSP 1 Transmit Channel Enable Register Partition E | | 0x2C1A | XCERF_1 | McBSP 1 Transmit Channel Enable Register Partition F | | 0x2C1B | RCERG_1 | McBSP 1 Receive Channel Enable Register Partition G | | 0x2C1C | RCERH_1 | McBSP 1 Receive Channel Enable Register Partition H | | 0x2C1D | XCERG_1 | McBSP 1 Transmit Channel Enable Register Partition G | | 0x2C1E | XCERH_1 | McBSP 1 Transmit Channel Enable Register Partition H | ### Table 3-18. Multichannel Serial Port #2 Registers | PORT ADDRESS | REGISTER NAME | DESCRIPTION | |--------------|---------------|------------------------------------------------------| | 0x3000 | DRR2_2 | McBSP 2 Data Receive Register 2 | | 0x3001 | DRR1_2 | McBSP 2 Data Receive Register 1 | | 0x3002 | DXR2_2 | McBSP 2 Data Transmit Register 2 | | 0x3003 | DXR1_2 | McBSP 2 Data Transmit Register 1 | | 0x3004 | SPCR2_2 | McBSP 2 Serial Port Control Register 2 | | 0x3005 | SPCR1_2 | McBSP 2 Serial Port Control Register 1 | | 0x3006 | RCR2_2 | McBSP 2 Receive Control Register 2 | | 0x3007 | RCR1_2 | McBSP 2 Receive Control Register 1 | | 0x3008 | XCR2_2 | McBSP 2 Transmit Control Register 2 | | 0x3009 | XCR1_2 | McBSP 2 Transmit Control Register 1 | | 0x300A | SRGR2_2 | McBSP 2 Sample Rate Generator Register 2 | | 0x300B | SRGR1_2 | McBSP 2 Sample Rate Generator Register 1 | | 0x300C | MCR2_2 | McBSP 2 Multichannel Control Register 2 | | 0x300D | MCR1_2 | McBSP 2 Multichannel Control Register 1 | | 0x300E | RCERA_2 | McBSP 2 Receive Channel Enable Register Partition A | | 0x300F | RCERB_2 | McBSP 2 Receive Channel Enable Register Partition B | | 0x3010 | XCERA_2 | McBSP 2 Transmit Channel Enable Register Partition A | | 0x3011 | XCERB_2 | McBSP 2 Transmit Channel Enable Register Partition B | | 0x3012 | PCR2 | McBSP 2 Pin Control Register | | 0x3013 | RCERC_2 | McBSP 2 Receive Channel Enable Register Partition C | | 0x3014 | RCERD_2 | McBSP 2 Receive Channel Enable Register Partition D | | 0x3015 | XCERC_2 | McBSP 2 Transmit Channel Enable Register Partition C | | 0x3016 | XCERD_2 | McBSP 2 Transmit Channel Enable Register Partition D | | 0x3017 | RCERE_2 | McBSP 2 Receive Channel Enable Register Partition E | | 0x3018 | RCERF_2 | McBSP 2 Receive Channel Enable Register Partition F | | 0x3019 | XCERE_2 | McBSP 2 Transmit Channel Enable Register Partition E | | 0x301A | XCERF_2 | McBSP 2 Transmit Channel Enable Register Partition F | | 0x301B | RCERG_2 | McBSP 2 Receive Channel Enable Register Partition G | | 0x301C | RCERH_2 | McBSP 2 Receive Channel Enable Register Partition H | | 0x301D | XCERG_2 | McBSP 2 Transmit Channel Enable Register Partition G | | 0x301E | XCERH_2 | McBSP 2 Transmit Channel Enable Register Partition H | ### Table 3-19. GPIO Registers | WORD ADDRESS | REGISTER NAME | DESCRIPTION | |--------------|---------------|----------------------------------------| | 0x3400 | IODIR | General-purpose I/O Direction Register | | 0x3401 | IODATA | General-purpose I/O Data Register | # Table 3-20. Device Revision ID Registers | PORT ADDRESS | REGISTER NAME | DESCRIPTION | |-----------------|---------------|-----------------------------------------------------| | 0x3800 - 0x3803 | Die_ID[63:0] | Factory Die Identification <sup>†</sup> | | 0x3804 | Rev_ID[15:0] | Identifies silicon revision<br>Revision 2.2: 0x6512 | <sup>&</sup>lt;sup>†</sup> The Die\_ID register contains factory identification information and does not require any intervention from the user. ### 3.5 Interrupts Vector-relative locations and priorities for all internal and external interrupts are shown in Table 3–21. The locations of the interrupt vectors are defined as an offset from the location defined in the interrupt vector pointers (IVPD and IVPH). For more detailed information about the interrupt vector pointers and interrupts, see the *TMS320C55x DSP CPU Reference Guide* (literature number SPRU371). Table 3-21. Interrupt Table | NAME | SOFTWARE<br>(TRAP)<br>EQUIVALENT | OFFSET LOCATION<br>(HEX BYTES) | PRIORITY | FUNCTION | |--------|----------------------------------|--------------------------------|----------|--------------------------------------| | RESET | SINT0 | 0 | 0 | Reset (hardware and software) | | NMI | SINT1 | 8 | 1 | Nonmaskable interrupt | | ĪNT0 | SINT2 | 10 | 3 | External interrupt #0 | | ĪNT2 | SINT3 | 18 | 5 | External interrupt #2 | | TINT0 | SINT4 | 20 | 6 | Timer #0 interrupt | | RINT0 | SINT5 | 28 | 7 | McBSP #0 receive interrupt | | RINT1 | SINT6 | 30 | 9 | McBSP #1 receive interrupt | | XINT1 | SINT7 | 38 | 10 | McBSP #1 transmit interrupt | | - | SINT8 | 40 | 11 | Software interrupt #8 | | DMAC1 | SINT9 | 48 | 13 | DMA channel #1 interrupt | | DSPINT | SINT10 | 50 | 14 | Interrupt from host (EHPI) | | INT3 | SINT11 | 58 | 15 | External interrupt #3 | | RINT2 | SINT12 | 60 | 17 | McBSP #2 receive interrupt | | XINT2 | SINT13 | 68 | 18 | McBSP #2 transmit interrupt | | DMAC4 | SINT14 | 70 | 21 | DMA channel #4 interrupt | | DMAC5 | SINT15 | 78 | 22 | DMA channel #5 interrupt | | ĪNT1 | SINT16 | 80 | 4 | External interrupt #1 | | XINT0 | SINT17 | 88 | 8 | McBSP #0 transmit interrupt | | DMAC0 | SINT18 | 90 | 12 | DMA channel #0 interrupt | | INT4 | SINT19 | 98 | 16 | External interrupt #4 | | DMAC2 | SINT20 | A0 | 19 | DMA channel #2 interrupt | | DMAC3 | SINT21 | A8 | 20 | DMA channel #3 interrupt | | TINT1 | SINT22 | В0 | 23 | Timer #1 interrupt | | ĪNT5 | SINT23 | B8 | 24 | External interrupt #5 | | BERR | SINT24 | C0 | 2 | Bus error interrupt | | DLOG | SINT25 | C8 | 25 | Data log interrupt | | RTOS | SINT26 | D0 | 26 | Real-time operating system interrupt | | _ | SINT27 | D8 | 27 | Software interrupt #27 | | _ | SINT28 | E0 | 28 | Software interrupt #28 | | _ | SINT29 | E8 | 29 | Software interrupt #29 | | _ | SINT30 | F0 | 30 | Software interrupt #30 | | | SINT31 | F8 | 31 | Software interrupt #31 | ### 3.5.1 IFR and IER Registers The Interrupt Enable Registers (IER0 and IER1) control which interrupts will be masked or enabled during normal operation. The Interrupt Flag Registers (IFR0 and IFR1) contain flags that indicate interrupts that are currently pending. The Debug Interrupt Enable Registers (DBIER0 and DBIER1) are used only when the CPU is *halted* in the real-time emulation mode. If the CPU is *running* in real-time mode, the standard interrupt processing (IER0/1) is used and DBIER0/1 are ignored. A maskable interrupt enabled in a DBIER0/1 is defined as a time-critical interrupt. When the CPU is halted in the real-time mode, the only interrupts that are serviced are time-critical interrupts that are also enabled in an interrupt enable register (IER0 or IER1) Write the DBIER0/1 to enable or disable time-critical interrupts. To enable an interrupt, set its corresponding bit. To disable an interrupt, clear its corresponding bit. Note that DBIER0/1 are not affected by a software reset instruction or by a DSP hardware reset. Initialize these registers before using the real-time emulation mode. The bit layouts of these registers for each interrupt are shown in Figure 3–7. Figure 3-7. IFR0, IER0, DBIFR0, and DBIER0 Bit Locations The IFR1 (Interrupt Flag Register 1) and IER1 (Interrupt Enable Register 1) bit layouts are shown in Figure 3-8. Figure 3-8. IFR1, IER1, DBIFR1, and DBIER1 Bit Locations ### 3.5.2 Interrupt Timing The external interrupts ( $\overline{\text{NMI}}$ and $\overline{\text{INTx}}$ ) are automatically synchronized to the CPU. The interrupt inputs are sampled on the falling edges of the CPU clock. A sequence on the interrupt pin of 1-0-0-0 on consecutive cycles is required for an interrupt to be detected. Therefore, the minimum low pulse duration on the external interrupts on the 5510ZPH is three CPU clock periods. ### 3.6 Notices Concerning CLKOUT Operation ### 3.6.1 CLKOUT Voltage Level On the SM320VC5510AZPH, CLKOUT is driven at $CV_{DD}$ supply voltage. This voltage level may be too low to interface to some devices. In that event, buffers may need to be employed to support interfacing CLKOUT. ### 3.6.2 CLKOUT Value During Reset During reset, the CLKOUT pin is driven to a logic 1 instead of logic 0 as indicated in the *TMS320C55x DSP CPU Reference Guide* (literature number SPRU371). # 4 Documentation Support Extensive documentation supports all TMS320™ DSP family of devices from product announcement through applications development. The following types of documentation are available to support the design and use of the TMS320C5000™ platform of DSPs: - TMS320C55x™ DSP Functional Overview (literature number SPRU312) - TMS320C55x DSP Peripherals Overview Reference Guide (literature number SPRU317) - TMS320C55x DSP CPU Reference Guide (literature number SPRU371) - TMS320C55x Hardware Extensions for Image/Video Applications Programmer's Reference (literature number SPRU098) - TMS320C55x Image/Video Processing Library Programmer's Reference (literature number SPRU037) - Using the SM320VC5510A Bootloader (literature number SPRA763) - SM320VC5510A DSP Instruction Cache Reference Guide (literature number SPRU576) - TMS320C55x Assembly Language Tools User's Guide (literature number SPRU280) - Device-specific data sheets - Complete user's guides - Development support tools - Hardware and software application reports The reference set describes in detail the TMS320C55x DSP products currently available and the hardware and software applications, including algorithms, for fixed-point TMS320™ DSP family of devices. A series of DSP textbooks is published by Prentice-Hall and John Wiley & Sons to support digital signal processing research and education. The TMS320 DSP newsletter, *Details on Signal Processing*, is published quarterly and distributed to update TMS320 DSP customers on product information. Information regarding Texas Instruments (TI) DSP products is also available on the Worldwide Web at <a href="http://www.ti.com">http://www.ti.com</a> uniform resource locator (URL). ### 4.1 Device and Development-Support Tool Nomenclature To designate the stages in the product development cycle, TI assigns prefixes to the part numbers of all TMS320™ DSP devices and support tools. Each TMS320™ DSP commercial family member has one of three prefixes: TMX, TMP, or TMS. Texas Instruments recommends two of three possible prefix designators for support tools: TMDX and TMDS. These prefixes represent evolutionary stages of product development from engineering prototypes (TMX/TMDX) through fully qualified production devices/tools (TMS/TMDS). Device development evolutionary flow: - **TMX** Experimental device that is not necessarily representative of the final device's electrical specifications - **TMP** Final silicon die that conforms to the device's electrical specifications but has not completed quality and reliability verification - **TMS** Fully qualified production device Support tool development evolutionary flow: **TMDX** Development-support product that has not yet completed Texas Instruments internal qualification testing. **TMDS** Fully qualified development-support product TMX and TMP devices and TMDX development-support tools are shipped with appropriate disclaimers describing their limitations and intended uses. Experimental devices (TMX) may not be representative of a final product and Texas Instruments reserves the right to change or discontinue these products without notice. TMS320C5000 is a trademark of Texas Instruments. 44 TMS devices and TMDS development-support tools have been characterized fully, and the quality and reliability of the device have been demonstrated fully. TI's standard warranty applies. Predictions show that prototype devices (TMX or TMP) have a greater failure rate than the standard production devices. Texas Instruments recommends that these devices not be used in any production system because their expected end-use failure rate still is undefined. Only qualified production devices are to be used. #### 4.2 SM320VC5510AZPH Device Nomenclature † BGA = Ball Grid Array Figure 4-1. Device Nomenclature for the SM320VC5510AZPH ### 5 Electrical Specifications This section provides the absolute maximum ratings and the recommended operating conditions for the SM320VC5510AZPH DSP. All electrical and switching characteristics in this data manual are valid over the recommended operating conditions unless otherwise specified. ### 5.1 Absolute Maximum Ratings The list of absolute maximum ratings are specified over operating case temperature. Stresses beyond those listed under "absolute maximum ratings" (Section 5.2) may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" (Section 5.3) is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. All supply voltage values (core and I/O) are with respect to $V_{\rm SS}$ . Figure 5–1 provides the test load circuit values for a 3.3-V device. Measured timing information contained in this data manual is based on the test load setup and conditions shown in Figure 5–1. ### 5.2 Electrical Specifications This section provides the absolute maximum ratings for the SM320VC5510AZPH DSP. | Supply voltage I/O range, DV <sub>DD</sub> | <ul><li>– 0.3 V to 4.0 V</li></ul> | |---------------------------------------------------|------------------------------------| | Supply voltage core range, CV <sub>DD</sub> | - 0.3 V to 2.0 V | | Input voltage range, V <sub>I</sub> | - 0.3 V to 4.5 V | | Output voltage range, V <sub>O</sub> | - 0.3 V to 4.5 V | | Operating case temperature range, T <sub>C:</sub> | <ul><li>40°C to 85°C</li></ul> | | Storage temperature range T <sub>stq</sub> | – 55°C to 150°C | ### 5.3 Recommended Operating Conditions | | | | MIN | NOM | MAX | UNIT | |------------------|-------------------------------|--------------------------------------------------------|------|------------------------|------------------------|------| | $DV_DD$ | Device supply voltage, I/O | | 2.7 | 3.3 | 3.6 | V | | CV <sub>DD</sub> | Device supply voltage, core | Prototype revision 2.2 and production silicon | 1.55 | 1.6 | 1.65 | ٧ | | V <sub>SS</sub> | Supply voltage, GND | • | | 0 | | V | | V <sub>IH</sub> | | Hysteresis inputs | 2.4 | | DV 0.3 | | | | High-level input voltage, I/O | $DV_{DD} = 2.7 V - 3.6 V$ | 2.4 | DV <sub>DD +</sub> 0.3 | | ٧ | | | | All other inputs | 2.0 | | DV <sub>DD +</sub> 0.3 | | | V <sub>IL</sub> | | Hysteresis inputs | 0.0 | 0.0 | | | | | Low-level input voltage, I/O | $DV_{DD} = 2.7 V - 3.6 V$ | -0.3 | | 0.8 | | | | | All other inputs | -0.3 | | 0.8 | | | loh | High-level output current | All outputs | | | -8 | mA | | l <sub>OL</sub> | Low-level output current | All outputs | | | 8 | mA | | T <sub>C</sub> | Operating case temperature | Extended Temperature Range<br>Production (TMS) devices | -40 | | 85 | °C | # 5.4 Electrical Characteristics Over Recommended Operating Case Temperature Range (Unless Otherwise Noted) | | P | ARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------|-----------------------------------------------------------------------------------|----------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|------------|-----|-----|------| | V | High-level output | All output except CLKOUT | $DV_{DD} = 2.7 V - 3.6 V$ , $I_{OH} = MAX$ | 2.4 | | | V | | V <sub>OH</sub> | voltage | CLKOUT | $CV_{DD} = 1.6 \pm 0.05 V$ ,<br>$I_{OH} = MAX$ | 1.24 | | | ٧ | | $V_{OL}$ | Low-level output voltage | ge | $I_{OL} = MAX$ | | | 0.4 | V | | 1 | Input current for outputs in high | Output-only or input/output pins with bus holders | Bus holders enabled $CV_{DD} = MAX$ , $V_O = V_{SS}$ to $V_{DD}$ | - 275 | | 275 | ^ | | I <sub>IZ</sub> | impedance | All other output-only or input/output pins | Bus holders disabled $CV_{DD} = MAX$ , $V_O = V_{SS}$ to $V_{DD}$ | <b>-</b> 5 | | 5 | μΑ | | | | Input pins with internal pulldown | $CV_{DD} = MAX,$<br>$V_{I} = V_{SS}$ to $V_{DD}$ | - 5 | | 300 | | | II | Input current | Input pins with internal pullup | Pullup enabled<br>CV <sub>DD</sub> = MAX,<br>V <sub>I</sub> = V <sub>SS</sub> to V <sub>DD</sub> | - 300 | | 5 | μΑ | | | | All other input-only pins or input-only pins with pullup/pulldown disabled | $CV_{DD} = MAX,$<br>$V_{I} = V_{SS}$ to $V_{DD}$ | <b>–</b> 5 | | 5 | | | I <sub>DDC</sub> | CV <sub>DD</sub> supply current, CPU + internal memory access † | | $CV_{DD}$ = 1.6 V,<br>CPU clock = 200 MHz<br>$T_{C}$ = 25°C | | 112 | | mA | | I <sub>DDP</sub> | DV <sub>DD</sub> supply current, pins active ‡ | | $DV_{DD} = 3.3 \text{ V}$<br>CPU clock = 100 MHz<br>$T_C = 25^{\circ}\text{C}$ | | 8 | | mA | | I <sub>DDC</sub> | CV <sub>DD</sub> supply current, standby Only CLKGEN domain enabled, PLL enabled. | | $CV_{DD} = 1.6 V$<br>10-MHz clock input,<br>DPLL mode = x 20<br>$T_{C} = 25^{\circ}C$ | | 32 | | mA | | | | | $CV_{DD} = 1.6 \text{ V}$<br>input clock stopped,<br>$T_C = 25^{\circ}C$ | | 69 | | μΑ | | I <sub>DDC</sub> | CV <sub>DD</sub> supply current, standby All domains idled. | | $CV_{DD} = 1.6 V$<br>input clock stopped,<br>$T_C = 55^{\circ}C$ | | 374 | | μΑ | | | | | $CV_{DD} = 1.6 V$<br>input clock stopped,<br>$T_C = 85^{\circ}C$ | | 976 | | μΑ | | | | | $DV_{DD} = 3.3 V$<br>no pin activity,<br>$T_C = 25^{\circ}C$ | | 10 | | μΑ | | I <sub>DDP</sub> | DV <sub>DD</sub> supply current, All domains idled. | standby | $DV_{DD} = 3.3 \text{ V}$<br>no pin activity,<br>$T_C = 55^{\circ}C$ | | 10 | | μА | | | | | $DV_{DD} = 3.3 \text{ V}$<br>no pin activity,<br>$T_C = 85^{\circ}C$ | | 10 | | μΑ | | C <sub>i</sub> | Input capacitance | | | | 3 | | pF | | Co | Output capacitance | | | | 3 | | pF | <sup>&</sup>lt;sup>†</sup> Test Condition: CPU executing 75% Dual-MAC / 25% ADD with moderate data bus activity (table of sine values). CPU and CLKGEN domains are active. All other domains are idled. The DPLL is enabled. <sup>&</sup>lt;sup>‡</sup> Test Condition: One word of a table of 16-bit sine values is written to the EMIF each microsecond (16 Mbps). Each EMIF output pin is connected to a 10-pF load capacitance. NOTE: The data sheet provides timing at the device pin. For output timing analysis, the tester pin electronics and its transmission line effects must taken into account. A transmission line with a delay of 2 ns or longer can be used to produce the desired transmission line effect. The transmission line is intended as a load only. It is not necessary to add or subtract the transmission line delay (2 ns or longer) from the data sheet timings. Input requirements in this data sheet are tested with an input slew rate of < 4 Volts per nanosecond (4 V/ns) at the device pin. Figure 5-1. Test Load Circuit ### 5.5 Package Thermal Resistance Characteristics Table 5–1 provides the thermal resistance characteristics for the recommended package types used on the SM320VC5510AZPH DSP. Table 5-1. Thermal Resistance Characteristics (Ambient) | R <sub>⊖JA</sub> (°C/W) | BOARD TYPE† | AIRFLOW (LFM) | |-------------------------|---------------------------|---------------| | 73.32 | JEDEC 2s Type PCB (Low-k) | 0 | | 63.44 | JEDEC 2s Type PCB (Low-k) | 150 | | 57.10 | JEDEC 2s Type PCB (Low-k) | 250 | <sup>†</sup> Board types are as defined by JEDEC. Reference JEDEC Standard JESD51-9, Test Boards for Area Array Surface Mount Package Thermal Measurements. Table 5-2. Thermal Resistance Characteristics (Case) | R <sub>⊝JC</sub> (°C/W) | BOARD TYPE† | |-------------------------|--------------------| | 13.25 | 2s JEDEC Test Card | <sup>&</sup>lt;sup>†</sup> Board types are as defined by JEDEC. Reference JEDEC Standard JESD51-9, Test Boards for Area Array Surface Mount Package Thermal Measurements. 49 ### 5.6 Timing Parameter Symbology Timing parameter symbols used in the timing requirements and switching characteristics tables are created in accordance with JEDEC Standard 100. To shorten the symbols, some of the pin names and other related terminology have been abbreviated as follows: Lowercase subscripts and their meanings: Χ | а | access time | |-----|------------------------| | С | cycle time (period) | | d | delay time | | dis | disable time | | en | enable time | | f | fall time | | h | hold time | | r | rise time | | su | setup time | | t | transition time | | V | valid time | | W | pulse duration (width) | Unknown, changing, or don't care level Letters and symbols and their meanings: H High Low V Valid Z High impedance ### 5.7 Clock Options This section provides the timing requirements and switching characteristics for the various clock options available on the 5510ZPH. ### 5.7.1 Clock Generation in Bypass Mode (DPLL Disabled) The frequency of the reference clock provided at the CLKIN pin can be divided by a factor of one, two, or four to generate the internal CPU clock cycle. The divide factor (D) is set in the BYPASS\_DIV field of the clock mode register. The contents of this field only affect clock generation while the device is in bypass mode. In this mode, the digital phase-locked loop (DPLL) clock synthesis is disabled. Table 5–3 and Table 5–4 assume testing over recommended operating conditions and $H = 0.5t_{c(CO)}$ (see Figure 5–2). | NO. | | | MIN | MAX | UNIT | |-----|---------------------|----------------------------|-----|-----|------| | C7 | t <sub>c(CI)</sub> | Cycle time, CLKIN | 20 | † | ns | | C8 | t <sub>f(CI)</sub> | Fall time, CLKIN | | 6 | ns | | C9 | t <sub>r(CI)</sub> | Rise time, CLKIN | | 6 | ns | | C10 | t <sub>w(CIL)</sub> | Pulse duration, CLKIN low | 4 | | ns | | C11 | t <sub>w(CIH)</sub> | Pulse duration, CLKIN high | 4 | | ns | Table 5-3. CLKIN in Bypass Mode Timing Requirements <sup>&</sup>lt;sup>†</sup> This device utilizes a fully static design and therefore can operate with $t_{c(CI)}$ approaching $\infty$ . The device is characterized at frequencies approaching 0 Hz. | NO. | | PARAMETER | MIN | TYP | MAX | UNIT | |-----|-----------------------|-----------------------------------------------|-----|------------------------------------|-----|------| | C1 | t <sub>c(CO)</sub> | Cycle time, CLKOUT | 20 | t <sub>c(CI)</sub> /N <sup>‡</sup> | | ns | | C2 | t <sub>d(CI-CO)</sub> | Delay time, CLKIN high/low to CLKOUT high/low | 1 | 7 | 14 | ns | | C3 | t <sub>f(CO)</sub> | Fall time, CLKOUT | | 1 | | ns | | C4 | t <sub>r(CO)</sub> | Rise time, CLKOUT | | 1 | | ns | | C5 | t <sub>w(COL)</sub> | Pulse duration, CLKOUT low | H-1 | | H+1 | ns | | C6 | t <sub>w(COH)</sub> | Pulse duration, CLKOUT high | H-1 | | H+1 | ns | Table 5-4. CLKOUT in Bypass Mode Switching Characteristics <sup>&</sup>lt;sup>‡</sup> N = Clock frequency synthesis factor NOTE A: The relationship of CLKIN to CLKOUT depends on the divide factor chosen. The waveform relationship shown in Figure 5–2 is intended to illustrate the timing parameters only and may differ based on configuration. Figure 5-2. Bypass Mode Clock Timing ### 5.7.2 Clock Generation in Lock Mode (DPLL Synthesis Enabled) The frequency of the reference clock provided at the CLKIN pin can be multiplied by a synthesis factor of N to generate the internal CPU clock cycle. The synthesis factor is determined by: $$N = \frac{M}{D_i}$$ where: M = the multiply factor set in the PLL\_MULT field of the clock mode register, $D_{l}$ = the divide factor set in the PLL\_DIV field of the clock mode register Valid values for M are (multiply by) 2 to 31. Valid values for D<sub>L</sub> are (divide by) 1, 2, 3, and 4. For detailed information on clock generation configuration, see the *TMS320C55x DSP Peripherals Overview Reference Guide* (literature number SPRU317). Table 5–5 and Table 5–6 assume testing over recommended operating conditions and $H = 0.5t_{c(CO)}$ (see Figure 5–3). | NO. | | | | MIN | MAX | UNIT | |-----|---------------------|----------------------------|------------------------|-----|-----|------| | C7 | t <sub>c(CI)</sub> | Cycle time, CLKIN | DPLL synthesis enabled | 20† | 400 | ns | | C8 | t <sub>f(CI)</sub> | Fall time, CLKIN | | | 6 | ns | | C9 | t <sub>r(CI)</sub> | Rise time, CLKIN | | | 6 | ns | | C10 | t <sub>w(CIL)</sub> | Pulse duration, CLKIN low | | 4 | | ns | | C11 | tw(CIH) | Pulse duration, CLKIN high | | 4 | | ns | Table 5-5. CLKIN in Lock Mode Timing Requirements <sup>†</sup> The clock frequency synthesis factor and minimum CLKIN cycle time should be chosen such that the resulting CLKOUT cycle time is within the specified range (t<sub>c(CO)</sub>). | NO. | | PARAMETER | MIN | TYP | MAX | UNIT | |-----|-----------------------|-----------------------------------------------|-----|------------------------------------|-----|------| | C1 | t <sub>c(CO)</sub> | Cycle time, CLKOUT | 5 | t <sub>c(CI)</sub> /N <sup>‡</sup> | | ns | | C2 | t <sub>d(CI-CO)</sub> | Delay time, CLKIN high/low to CLKOUT high/low | 1 | 7 | 14 | ns | | C3 | t <sub>f(CO)</sub> | Fall time, CLKOUT | | 1 | | ns | | C4 | $t_{r(CO)}$ | Rise time, CLKOUT | | 1 | | ns | | C5 | t <sub>w(COL)</sub> | Pulse duration, CLKOUT low | H-1 | | H+1 | ns | | C6 | t <sub>w(COH)</sub> | Pulse duration, CLKOUT high | H-1 | | H+1 | ns | Table 5-6. CLKOUT in Lock Mode Switching Characteristics <sup>&</sup>lt;sup>‡</sup> N = Clock frequency synthesis factor NOTE A: The waveform relationship of CLKIN to CLKOUT depends on the multiply and divide factors chosen. The waveform relationship shown in Figure 5–3 is intended to illustrate the timing parameters only and may differ based on configuration. Figure 5-3. External Multiply-by-N Clock Timing ### 5.8 Memory Timing ### 5.8.1 Asynchronous Memory Timing Table 5–7 and Table 5–8 assume testing over recommended operating conditions (see Figure 5–4 and Figure 5–5). Note that the asynchronous memory interface is read-only when configured as 8-bit mode. Asynchronous writes in 8-bit mode are not supported. Table 5-7. Asynchronous Memory Cycles Timing Requirements | NO. | | | MIN | MAX | UNIT | |-----|---------------------------|-------------------------------------------------------------|-----|-----|------| | A6 | t <sub>su(DV-COH)</sub> | Setup time, read data valid before CLKOUT high <sup>†</sup> | 6 | | ns | | A7 | t <sub>h(COH-DV)</sub> | Hold time, read data valid after CLKOUT high | 0 | | ns | | A10 | t <sub>su(ARDY-COH)</sub> | Setup time, ARDY valid before CLKOUT high | 7 | | ns | | A11 | t <sub>h(COH-ARDY)</sub> | Hold time, ARDY valid after CLKOUT high | 0 | | ns | <sup>†</sup> To ensure data setup time, simply program the strobe width wide enough. ARDY is internally synchronized. If ARDY does meet setup or hold time, it may be recognized in the current cycle or the next cycle. Thus, ARDY can be an asynchronous input. Table 5-8. Asynchronous Memory Cycles Switching Characteristics<sup>‡§</sup> | NO. | | PARAMETER | MIN | MAX | UNIT | |-----|---------------------------|-------------------------------------------------|-----|-----|------| | A1 | t <sub>d(COH-CEV)</sub> | Delay time, CLKOUT high to CEx transition | -2 | 4 | ns | | A2 | t <sub>d(COH-BEV)</sub> | Delay time, CLKOUT high to BEx valid | | 4 | ns | | А3 | t <sub>d(COH-BEIV)</sub> | Delay time, CLKOUT high to BEx invalid | -2 | | ns | | A4 | t <sub>d(COH-AV)</sub> | Delay time, CLKOUT high to address valid | | 4 | ns | | A5 | t <sub>d(COH-AIV)</sub> | Delay time, CLKOUT high to address invalid | -2 | | ns | | A8 | t <sub>d</sub> (COH-AOEV) | Delay time, CLKOUT high to AOE valid | -2 | 4 | ns | | A9 | t <sub>d(COH-AREV)</sub> | Delay time, CLKOUT high to ARE valid | -2 | 4 | ns | | A12 | t <sub>d(COH-DV)</sub> | Delay time, CLKOUT high to data valid (write) | | 4 | ns | | A13 | t <sub>d(COH-DIV)</sub> | Delay time, CLKOUT high to data invalid (write) | -2 | | ns | | A14 | t <sub>d</sub> (COH-AWEV) | Delay time, CLKOUT high to AWE valid | -2 | 4 | ns | <sup>&</sup>lt;sup>‡</sup> The minimum delay is also the minimum output hold after CLKOUT high. <sup>§</sup> All timings referenced to CLKOUT assume CLKOUT represents the internal CPU clock (divide-by-1 mode). <sup>†</sup> Setup, Strobe, Hold, and Extended Hold are programmable in the EMIF. The programmable Hold period is not associated with the activity of the HOLD and HOLDA signals. Figure 5-4. Asynchronous Memory Read Timing <sup>&</sup>lt;sup>‡</sup> The extended hold time is programmable in the EMIF and is only present when consecutive memory accesses are made to different <del>CEx</del> spaces, or are of different types (read/write). <sup>§</sup> All timings referenced to CLKOUT assume CLKOUT is the same frequency as the internal CPU clock (divide-by-1 mode). <sup>¶</sup> The chip enable that becomes active depends on the address. <sup>#</sup> ARDY is synchronized internally. If the setup time shown is not met, ARDY will be recognized on the next clock cycle. <sup>†</sup> Setup, Strobe, Hold, and Extended Hold are programmable in the EMIF. The programmable Hold period is not associated with the activity of the HOLD and HOLDA signals. Figure 5-5. Asynchronous Memory Write Timing <sup>&</sup>lt;sup>‡</sup> The extended hold time is programmable in the EMIF and is only present when consecutive memory accesses are made to different CEx spaces, or are of different types (read/write). <sup>§</sup> All timings referenced to CLKOUT assume CLKOUT is the same frequency as the internal CPU clock (divide-by-1 mode). <sup>¶</sup> The chip enable that becomes active depends on the address. <sup>#</sup> ARDY is synchronized internally. If the setup time shown is not met, ARDY will be recognized on the next clock cycle. ## 5.8.2 Synchronous DRAM (SDRAM) Timing Table 5–9 and Table 5–10 assume testing over recommended operating conditions (see Figure 5–6 through Figure 5–11). The SDRAM interface is limited to operation at or below 80 MHz (CLKMEM frequency). This implies a maximum CPU clock frequency of 160 MHz if the SDRAM interface is used. Table 5-9. Synchronous DRAM Cycle Timing Requirements | NO. | | | MIN | MAX | UNIT | |-----|-----------------------------|------------------------------------------------|-----|-----|------| | SD7 | t <sub>su(DV-CLKMEMH)</sub> | Setup time, read data valid before CLKMEM high | 4 | | ns | | SD8 | t <sub>h(CLKMEMH-DV)</sub> | Hold time, read data valid after CLKMEM high | 2 | | ns | #### Table 5-10. Synchronous DRAM Cycle Switching Characteristics | NO. | | PARAMETER | MIN | MAX | UNIT | |------|----------------------------------|--------------------------------------------|-----|-----|------| | SD1 | t <sub>d(CLKMEMH-CEL)</sub> | Delay time, CLKMEM high to CEx low | 2 | 8 | ns | | SD2 | t <sub>d(CLKMEMH-CEH)</sub> | Delay time, CLKMEM high to CEx high | 2 | 8 | ns | | SD3 | t <sub>d(CLKMEMH-BEV)</sub> | Delay time, CLKMEM high to BEx valid | 2 | 8 | ns | | SD4 | t <sub>d(CLKMEMH-BEIV)</sub> | Delay time, CLKMEM high to BEx invalid | 2 | 8 | ns | | SD5 | t <sub>d(CLKMEMH-AV)</sub> | Delay time, CLKMEM high to address valid | 2 | 8 | ns | | SD6 | t <sub>d(CLKMEMH-AIV)</sub> | Delay time, CLKMEM high to address invalid | 2 | 8 | ns | | SD9 | t <sub>d</sub> (CLKMEMH-SDCASL) | Delay time, CLKMEM high to SDCAS low | 2 | 7 | ns | | SD10 | t <sub>d</sub> (CLKMEMH-SDCASH) | Delay time, CLKMEM high to SDCAS high | 2 | 7 | ns | | SD11 | t <sub>d(CLKMEMH-DV)</sub> | Delay time, CLKMEM high to data valid | 2 | 7 | ns | | SD12 | t <sub>d(CLKMEMH-DIV)</sub> | Delay time, CLKMEM high to data invalid | 2 | 7 | ns | | SD13 | t <sub>d(CLKMEMH-SDWEL)</sub> | Delay time, CLKMEM high to SDWE low | 2 | 7 | ns | | SD14 | t <sub>d(CLKMEMH-SDWEH)</sub> | Delay time, CLKMEM high to SDWE high | 2 | 7 | ns | | SD15 | t <sub>d</sub> (CLKMEMH-SDA10V) | Delay time, CLKMEM high to SDA10 valid | 2 | 7 | ns | | SD16 | t <sub>d</sub> (CLKMEMH-SDA10IV) | Delay time, CLKMEM high to SDA10 invalid | 2 | 7 | ns | | SD17 | t <sub>d</sub> (CLKMEMH-SDRASL) | Delay time, CLKMEM high to SDRAS low | 2 | 7 | ns | | SD18 | t <sub>d</sub> (CLKMEMH-SDRASH) | Delay time, CLKMEM high to SDRAS high | 2 | 7 | ns | $<sup>^{\</sup>dagger}$ The chip enable that becomes active depends on the address. Figure 5-6. Two SDRAM Read Commands (Active Row) <sup>&</sup>lt;sup>†</sup> The chip enable that becomes active depends on the address. Figure 5–7. Two SDRAM WRT Commands (Active Row) <sup>&</sup>lt;sup>‡</sup> All BE[3:0] signals are driven low (active) during reads. Byte manipulation of the read data is performed inside the EMIF. These signals remain active until the next access that is not an SDRAM read occurs. <sup>§</sup> The number of address signals used depends on the SDRAM size and width. <sup>&</sup>lt;sup>‡</sup> The number of address signals used depends on the SDRAM size and width. $<sup>^{\</sup>dagger}$ The chip enable that becomes active depends on the address. Figure 5-8. SDRAM ACTV Command $<sup>^{\</sup>dagger}$ The chip enable that becomes active depends on the address. Figure 5-9. SDRAM DCAB Command <sup>&</sup>lt;sup>‡</sup> The number of address signals used depends on the SDRAM size and width. <sup>&</sup>lt;sup>‡</sup> The number of address signals used depends on the SDRAM size and width. <sup>&</sup>lt;sup>†</sup> The chip enable that becomes active depends on the address. Figure 5-10. SDRAM REFR Command $<sup>^{\</sup>dagger}$ The chip enable that becomes active depends on the address. Figure 5-11. SDRAM MRS Command <sup>&</sup>lt;sup>‡</sup> The number of address signals used depends on the SDRAM size and width. <sup>&</sup>lt;sup>‡</sup> The number of address signals used depends on the SDRAM size and width. ### 5.9 HOLD and HOLDA Timings Table 5–11 and Table 5–12 assume testing over recommended operating conditions (see Figure 5–12). Table 5-11. HOLD and HOLDA Timing Requirements | Ī | NO. | | | MIN | MAX | UNIT | |---|-----|----------------------------|-------------------------------------------------------|-----|-----|------| | | H1 | t <sub>su(HOLDH-COH)</sub> | Setup time, HOLD high before CLKOUT high <sup>†</sup> | 7 | | ns | <sup>†</sup> HOLD is synchronized internally. If the setup time shown is not met, HOLD will be recognized on the next clock cycle. #### Table 5-12. HOLD and HOLDA Switching Characteristics‡ | NO. | | PARAMETER | MIN | MAX | UNIT | |-----|-----------------------------|---------------------------------------------------------------------|------|------|------| | H2 | t <sub>R(COH-BHZ)</sub> | Response time, CLKOUT high to EMIF Bus high impedance (HZ) $\P$ | 4P | § | ns | | НЗ | t <sub>R</sub> (COH-HOLDAL) | Response time, CLKOUT high to HOLDA low | 5P-1 | | ns | | H4 | t <sub>R(COH-HOLDAH)</sub> | Response time, CLKOUT high to HOLDA high | 4P-1 | 4P+5 | ns | | H5 | t <sub>R(COH-BLZ)</sub> | Response time, CLKOUT high to EMIF Bus low impedance (LZ) (active)¶ | 4P-1 | 4P+5 | ns | $<sup>^{\</sup>ddagger}$ P = 1/CPU clock frequency in ns. For example, when running parts at 200 MHz, use P = 5 ns. <sup>¶</sup> EMIF Bus consists of CE[3:0], BE[3:0], D[31:0], A[21:0], ARE, AOE, AWE, SSADS, SSOE, SSWE, CLKMEM, SDA10, SDRAS, SDCAS, and SDWE. <sup>†</sup> EMIF Bus consists of CE[3:0], BE[3:0], D[31:0], A[21:0], ĀRE, ĀOE, ĀWE, SSADS, SSOE, SSWE, SDA10, SDRAS, SDCAS, SDWE, and CLKMEM. Figure 5-12. HOLD/HOLDA Timing <sup>§</sup> All pending EMIF transactions are allowed to complete before HOLDA is asserted. If no bus transactions are occurring, then the minimum delay time can be achieved. Also, bus hold can be indefinitely delayed by setting NOHOLD = 1. ### 5.10 Reset Timings Table 5–13 and Table 5–14 assume testing over recommended operating conditions (see Figure 5–13). Table 5-13. Reset Timing Requirements<sup>†</sup> | NO. | | | MIN | MAX | UNIT | |-----|---------------------|------------------------|--------|-----|------| | R1 | t <sub>w(RSL)</sub> | Pulse width, reset low | 2P + 5 | | ns | $<sup>^{\</sup>dagger}$ P = 1/CPU clock frequency in ns. For example, when running parts at 200 MHz, use P = 5 ns. Table 5-14. Reset Switching Characteristics<sup>†</sup> | NO. | | PARAMETER | MIN | MAX | UNIT | |-----|----------------------------|-----------------------------------------------------------------|-----|----------|------| | R3 | t <sub>d(RSL-EMIFHZ)</sub> | Delay time, reset low to EMIF group high impedance <sup>‡</sup> | | 19 | ns | | R4 | t <sub>d(RSL-EMIFV)</sub> | Delay time, reset low to EMIF group valid <sup>‡</sup> | | 38P + 19 | ns | | R5 | t <sub>d(RSL-LOWIV)</sub> | Delay time, reset low to low group invalid§ | | 17 | ns | | R6 | t <sub>d(RSL-LOWV)</sub> | Delay time, reset low to low group valid§ | | 38P + 17 | ns | | R7 | t <sub>d(RSL-HIGHIV)</sub> | Delay time, reset low to high group invalid§ | | 9 | ns | | R8 | t <sub>d(RSL-HIGHV)</sub> | Delay time, reset low to high group valid§ | | 38P + 9 | ns | | R9 | t <sub>d(RSL-ZHZ)</sub> | Delay time, reset low to Z group high impedance¶ | | 18 | ns | | R10 | t <sub>d(RSL-ZV)</sub> | Delay time, reset low to Z group valid¶ | | 39P + 18 | ns | $<sup>^{\</sup>dagger}$ P = 1/CPU clock frequency in ns. For example, when running parts at 200 MHz, use P = 5 ns. <sup>¶</sup> Z group: A[21:0], D[31:0], CLKR[2:0], CLKX[2:0], FSR[2:0], FSX[2:0], DX[2:0], IO[7:0], XF, and TIN/TOUT[1:0] <sup>†</sup> EMIF group: CE[0:3], BE[0:3], CLKMEM, ARE, AOE, AWE, SSADS, SSOE, SSWE, SDRAS, SDCAS, SDWE, and SDA10 Figure 5-13. Reset Timing <sup>‡</sup> EMIF group: CE[0:3], BE[0:3], CLKMEM, ARE, AOE, AWE, SSADS, SSOE, SSWE, SDRAS, SDCAS, SDWE, and SDA10 <sup>§</sup> High group: HINT Low group: HOLDA <sup>&</sup>lt;sup>‡</sup> High group: HINT Low group: HOLDA <sup>§</sup> Z group: A[21:0], D[31:0], CLKR[2:0], CLKX[2:0], FSR[2:0], FSX[2:0], DX[2:0], IO[7:0], XF, and TIN/TOUT[1:0] ### 5.11 External Interrupt Timings Table 5–15 assumes testing over recommended operating conditions (see Figure 5–14). Table 5-15. External Interrupt Timing Requirements<sup>†</sup> | NO. | | MIN | MAX | UNIT | |-----|---------------------------------------------------------------|-----|-----|------| | l1 | t <sub>w(INTL)A</sub> Pulse width, interrupt low, CPU active | 3P | | ns | | 12 | t <sub>w(INTH)A</sub> Pulse width, interrupt high, CPU active | 2P | | ns | <sup>†</sup> P = 1/CPU clock frequency in ns. For example, when running parts at 200 MHz, use P = 5 ns. Figure 5-14. External Interrupt Timing ### 5.12 XF Timings Table 5–16 assumes testing over recommended operating conditions (see Figure 5–15). Table 5–16. XF Switching Characteristics | NO. | | PARAMETER | MIN | MAX | UNIT | |-----|--------------------|------------------------------------|-----|-----|------| | | 1. | Delay time, CLKOUT high to XF high | 0 | 4 | | | X1 | <sup>t</sup> d(XF) | Delay time, CLKOUT high to XF low | 0 | 4 | ns | Figure 5–15. XF Timing ### 5.13 General-Purpose Input/Output (IOx) Timings Table 5–17 and Table 5–18 assume testing over recommended operating conditions (see Figure 5–16). Table 5-17. General-Purpose Input/Output (GPIO) Pins Configured as Inputs Timing Requirements | NO. | | | MIN | MAX | UNIT | |-----|---------------------------|------------------------------------------------|-----|-----|------| | G2 | t <sub>su(GPIO-COH)</sub> | Setup time, IOx input valid before CLKOUT high | 8 | | ns | | G3 | t <sub>h(COH-GPIO)</sub> | Hold time, IOx input valid after CLKOUT high | 0 | | ns | Table 5-18. General-Purpose Input/Output (GPIO) Pins Configured as Inputs Switching Characteristics | NO. | PARAMETER | MIN | MAX | UNIT | |-----|-----------------------------------------------------------------------|-----|-----|------| | G1 | t <sub>d(COH-GPIO)</sub> Delay time, CLKOUT high to IOx output change | 0 | 6 | ns | Figure 5–16. General-Purpose Input/Output (IOx) Signal Timings ### 5.14 TIN/TOUT Timings Table 5–19 and Table 5–20 assume testing over recommended operating conditions (see Figure 5–17 and Figure 5–18). Table 5-19. TIN/TOUT Pins Configured as Inputs Timing Requirements<sup>†</sup> | NO. | | | MIN | MAX | UNIT | |-----|---------------------------|----------------------------|--------|-----|------| | T4 | t <sub>w(TIN/TOUTL)</sub> | Pulse width, TIN/TOUT low | 2P + 1 | | ns | | T5 | t <sub>w(TIN/TOUTH)</sub> | Pulse width, TIN/TOUT high | 2P + 1 | | ns | $<sup>^{\</sup>dagger}$ P = 1/CPU clock frequency in ns. For example, when running parts at 200 MHz, use P = 5 ns. Table 5–20. TIN/TOUT Pins Configured as Outputs Switching Characteristics<sup>†‡</sup> | NO. | PARAMETER | MIN | MAX | UNIT | |-----|------------------------------------------------------------------------|-----|-----|------| | T1 | t <sub>d(COH-TIN/TOUTH)</sub> Delay time, CLKOUT high to TIN/TOUT high | 0 | 2 | ns | | T2 | $t_{d(COH\text{-}TIN/TOUTL)}$ Delay time, CLKOUT high to TIN/TOUT low | 0 | 2 | ns | | Т3 | t <sub>w(TIN/TOUT)</sub> Pulse duration, TIN/TOUT (output) | Р | | ns | $<sup>^{\</sup>dagger}$ P = 1/CPU clock frequency in ns. For example, when running parts at 200 MHz, use P = 5 ns. <sup>&</sup>lt;sup>‡</sup> For proper operation of the TIN/TOUT pin configured as an output, the timer period must be configured for at least 4 cycles. Figure 5-17. TIN/TOUT Timing When Configured as Inputs Figure 5-18. TIN/TOUT Timing When Configured as Outputs ### 5.15 Multichannel Buffered Serial Port (McBSP) Timings ### 5.15.1 McBSP Transmit and Receive Timings Table 5–21 and Table 5–22 assume testing over recommended operating conditions (see Figure 5–19 and Figure 5–20). Table 5-21. McBSP Timing Requirements<sup>†‡</sup> | NO. | | | _ | MIN | MAX | UNIT | |------|---------------------------|--------------------------------------------------------|------------|------------|-----|------| | M11 | t <sub>c(CKRX)</sub> | Cycle time, CLKR/X | CLKR/X ext | 2P | | ns | | M12 | t <sub>w(CKRX)</sub> | Pulse duration, CLKR/X high or CLKR/X low | CLKR/X ext | P-1 | | ns | | M13 | t <sub>r(CKRX)</sub> | Rise time, CLKR/X | CLKR/X ext | | 5 | ns | | M14 | t <sub>f(CKRX)</sub> | Fall time, CLKR/X | CLKR/X ext | | 5 | ns | | | | 0 | CLKR int | CLKR int 5 | | | | M15 | t <sub>su(FRH-CKRL)</sub> | Setup time, external FSR high before CLKR low | CLKR ext | 1 | | ns | | 1440 | | Held the end of FOR birth of the OLVE level | CLKR int | 0 | | | | M16 | t <sub>h</sub> (CKRL-FRH) | RL-FRH) Hold time, external FSR high after CLKR low | CLKR ext | 2 | | ns | | | | 0.1.11.00.01/01 | CLKR int | 4 | | | | M17 | t <sub>su(DRV-CKRL)</sub> | Setup time, DR valid before CLKR low | CLKR ext | 1 | | ns | | 1440 | | HILLS DD III 6 CHED! | CLKR int | 0 | | | | M18 | t <sub>h</sub> (CKRL-DRV) | Hold time, DR valid after CLKR low | CLKR ext | 2 | | ns | | 1440 | | 0 | CLKX int | 5 | | | | M19 | t <sub>su(FXH-CKXL)</sub> | Setup time, external FSX high before CLKX low | CLKX ext | 1 | | ns | | MOO | | Hald time a standard FOV high after OLKV law. | CLKX int | 0 | | | | M20 | <sup>t</sup> h(CKXL-FXH) | (CKXL-FXH) Hold time, external FSX high after CLKX low | CLKX ext | 2 | | ns | <sup>†</sup> Polarity bits CLKRP = CLKXP = FSRP = FSXP = 0. If the polarity of any of the signals is inverted, then the timing references of that signal are also inverted. $<sup>^{\</sup>ddagger}$ P = 1/CPU clock frequency in ns. For example, when running parts at 200 MHz, use P = 5 ns. Table 5–22. McBSP Switching Characteristics<sup>†‡</sup> | NO. | | PARAMETER | | | MIN | MAX | UNIT | |-------|------------------------------------------------------------|--------------------------------------------------------------------------------------------|------------|------------|------|-----------|------| | M1 | t <sub>c(CKRX)</sub> | Cycle time, CLKR/X | | CLKR/X int | 2P | | ns | | M2 | t <sub>w(CKRXH)</sub> | Pulse duration, CLKR/X high | | CLKR/X int | D-1§ | D+1§ | ns | | МЗ | t <sub>w(CKRXL)</sub> | Pulse duration, CLKR/X low | | CLKR/X int | C-1§ | C+1§ | ns | | M4 | t | Delay time, CLKR high to internal FSR valid | | CLKR int | -2 | 2 | ns | | 1014 | t <sub>d</sub> (CKRH-FRV) | Delay time, OERA high to internal 1 3A valid | | CLKR ext | 3 | 7 | ns | | M5 | t <sub>d(CKXH-FXV)</sub> | Delay time, CLKX high to internal FSX valid | | CLKX int | -2 | 2 | ns | | IVIO | d(CKXH-FXV) | Boldy time, OLIVE High to Internal 1 OX Valid | | CLKX ext | 3 | 7 | 110 | | M6 | t <sub>dis(CKXH-DXHZ)</sub> | Disable time, CLKX high to DX high impedance | | CLKX int | 0 | 2 | ns | | | -dis(CRXH-DXHZ) | following last data bit | | CLKX ext | 1 | 11 | | | | This applies to all bits except the first bit transmitted. | | CLKX int | | 6 | | | | | | This applies to all bits except the first bit transmitted. | 1.<br>T | CLKX ext | | 9 | | | M7 | Only applies to first b | Delevative OLKV high to DV calid | DXENA = 0 | CLKX int | | 6 | ne | | IVI / | | Delay time, CLKX high to DX valid <sup>¶</sup> | BALITA - 0 | CLKX ext | | 9<br>2P+6 | ns | | | | Only applies to first bit transmitted when in Data | DXENA = 1 | CLKX int | | 2P+6 | | | | | Delay 1 or 2 (XDATDLY=01b or 10b) modes | DXENA = 1 | CLKX ext | | 2P+9 | | | | | | | CLKX int | 0 | | | | | | Enable time, CLKX high to DX driven¶ | DXENA = 0 | CLKX ext | 6 | | 1 | | M8 | t <sub>en(CKXH-DX)</sub> | | | CLKX int | Р | | ns | | | | Only applies to first bit transmitted when in Data Delay 1 or 2 (XDATDLY=01b or 10b) modes | DXENA = 1 | CLKX ext | P+6 | | | | | | Delay 1 of 2 (XDA1DE1=010 of 100) findes | | FSX int | | 5 | | | | | Delay time, FSX high to DX valid <sup>¶</sup> | DXENA = 0 | FSX ext | | 9 | | | М9 | t <sub>d(FXH-DXV)</sub> | | | | | | ns | | | | Only applies to first bit transmitted when in Data | DXENA = 1 | FSX int | | 2P+5 | | | | | Delay 0 (XDATDLY=00b) mode. | | FSX ext | | 2P+9 | | | | | | DXENA = 0 | FSX int | 0 | | | | Mac | | Enable time, FSX high to DX driven¶ | DALINA = 0 | FSX ext | 6 | | | | M10 | <sup>l</sup> en(FXH-DX) | ten(FXH-DX) Only applies to first bit transmitted when in Data Delay 0 (XDATDLY=00b) mode | FSX int | Р | | ns | | | | | | DXENA = 1 | FSX ext | P+6 | | | <sup>†</sup> Polarity bits CLKRP = CLKXP = FSRP = FSXP = 0. If the polarity of any of the signals is inverted, then the timing references of that signal are also inverted. $<sup>^\</sup>ddagger$ P = 1/CPU clock frequency in ns. For example, when running parts at 200 MHz, use P = 5 ns. <sup>§</sup> T=CLKRX period = (1 + CLKGDV) \* P C=CLKRX low pulse width = T/2 when CLKGDV is odd or zero and = (CLKGDV/2) \* P when CLKGDV is even D=CLKRX high pulse width = T/2 when CLKGDV is odd or zero and = (CLKGDV/2 + 1) \* P when CLKGDV is even <sup>1</sup> See the TMS320C55x DSP Peripherals Overview Reference Guide (literature number SPRU317) for a description of the DX enable (DXENA) and data delay features of the McBSP. Figure 5-19. McBSP Receive Timings Figure 5–20. McBSP Transmit Timings ### 5.15.2 McBSP General-Purpose I/O Timing Table 5–23 and Table 5–24 assume testing over recommended operating conditions (see Figure 5–21). Table 5-23. McBSP General-Purpose I/O Timing Requirements | NO. | | | MIN | MAX | UNIT | |-----|----------------------------|---------------------------------------------------------------|-----|-----|------| | M22 | t <sub>su(MGPIO-COH)</sub> | Setup time, MGPIOx input mode before CLKOUT high <sup>†</sup> | 7 | | ns | | M23 | t <sub>h</sub> (COH-MGPIO) | Hold time, MGPIOx input mode after CLKOUT high <sup>†</sup> | 0 | | ns | <sup>†</sup> MGPIOx refers to CLKRx, FSRx, DRx, CLKXx, or FSXx when configured as a general-purpose input. Table 5–24. McBSP General-Purpose I/O Switching Characteristics | NO. | PARAMETER | MIN | MAX | UNIT | |-----|--------------------------------------------------------------------------------------|-----|-----|------| | M21 | t <sub>d(COH-MGPIO)</sub> Delay time, CLKOUT high to MGPIOx output mode <sup>‡</sup> | 0 | 3 | ns | <sup>&</sup>lt;sup>‡</sup> MGPIOx refers to CLKRx, FSRx, CLKXx, FSXx, or DXx when configured as a general-purpose output. <sup>†</sup> MGPIOx refers to CLKRx, FSRx, DRx, CLKXx, or FSXx when configured as a general-purpose input. Figure 5–21. McBSP General-Purpose I/O Timings <sup>&</sup>lt;sup>‡</sup> MGPIOx refers to CLKRx, FSRx, CLKXx, FSXx, or DXx when configured as a general-purpose output. ### 5.15.3 McBSP as SPI Master or Slave Timing Table 5–25 to Table 5–32 assume testing over recommended operating conditions (see Figure 5–22 through Figure 5–25). Table 5-25. McBSP as SPI Master or Slave Timing Requirements (CLKSTP = 10b, CLKXP = 0)<sup>†‡</sup> | NO. | | | MAS | TER | SLAVE | | UNIT | |-----|----------------------------|--------------------------------------|-----|-----|--------|-----|------| | | | | MIN | MAX | MIN | MAX | UNIT | | M30 | t <sub>su(DRV-CKXL)</sub> | Setup time, DR valid before CLKX low | 4 | | 3 – 6P | | ns | | M31 | t <sub>h(CKXL-DRV)</sub> | Hold time, DR valid after CLKX low | 1 | | 1 + 6P | | ns | | M32 | t <sub>su(BFXL-CKXH)</sub> | Setup time, FSX low before CLKX high | | | 10 | | ns | | M33 | t <sub>c(CKX)</sub> | Cycle time, CLKX | 2P | | 16P | | ns | <sup>†</sup> For all SPI slave modes, CLKG is programmed as 1/2 of the CPU clock by setting CLKSM = CLKGDV = 1. Table 5-26. McBSP as SPI Master or Slave Switching Characteristics (CLKSTP = 10b, CLKXP = 0)<sup>†‡</sup> | NO. | | PARAMETER | MAST | ER§ | SLA | AVE | UNIT | |-----|------------------------------|-----------------------------------------------------------------------|-------|-------|--------|---------|------| | NO. | | PANAIVIE I EN | MIN | MAX | MIN | MAX | UNIT | | M24 | t <sub>d(CKXL-FXL)</sub> | Delay time, FSX low to CLKX low¶ | T – 1 | T + 3 | | | ns | | M25 | t <sub>d(FXL-CKXH)</sub> | Delay time, FSX low to CLKX high# | C – 2 | C + 2 | | | ns | | M26 | t <sub>d(CKXH-DXV)</sub> | Delay time, CLKX high to DX valid | -2 | 4 | 3P + 2 | 5P+ 8 | ns | | M27 | t <sub>dis</sub> (CKXL-DXHZ) | Disable time, DX high impedance following last data bit from CLKX low | C – 2 | С | | | ns | | M28 | t <sub>dis</sub> (FXH-DXHZ) | Disable time, DX high impedance following last data bit from FSX high | | | 3P + 8 | 3P + 20 | ns | | M29 | t <sub>d(FXL-DXV)</sub> | Delay time, FSX low to DX valid | | | 3P – 3 | 3P + 20 | ns | <sup>†</sup> For all SPI slave modes, CLKG is programmed as 1/2 of the CPU clock by setting CLKSM = CLKGDV = 1. <sup>#</sup> FSX should be low before the rising edge of clock to enable slave devices and then begin a SPI transfer at the rising edge of the master clock (CLKX). Figure 5–22. McBSP Timing as SPI Master or Slave: CLKSTP = 10b, CLKXP = 0 <sup>&</sup>lt;sup>‡</sup> P = 1/CPU clock frequency in ns. For example, when running parts at 200 MHz, use P = 5 ns. $<sup>^{\</sup>ddagger}$ P = 1/CPU clock frequency in ns. For example, when running parts at 200 MHz, use P = 5 ns. <sup>§</sup> T = CLKX period = (1 + CLKGDV) \* P C = CLKX low pulse width = T/2 when CLKGDV is odd or zero and = (CLKGDV/2) \* P when CLKGDV is even <sup>¶</sup> FSRP = FSXP = 1. As a SPI master, FSX is inverted to provide active-low slave-enable output. As a slave, the active-low signal input on FSX and FSR is inverted before being used internally. CLKXM = FSXM = 1, CLKRM = FSRM = 0 for master McBSP CLKXM = CLKRM = FSXM = FSRM = 0 for slave McBSP Table 5-27. McBSP as SPI Master or Slave Timing Requirements (CLKSTP = 11b, CLKXP = 0)<sup>†‡</sup> | NO. | | | MAST | ER | SLAV | UNIT | | |-----|---------------------------|---------------------------------------|------|-----|--------|------|------| | NO. | | | MIN | MAX | MIN | MAX | UNIT | | M39 | t <sub>su(DRV-CKXH)</sub> | Setup time, DR valid before CLKX high | 4 | | 3 – 6P | | ns | | M40 | t <sub>h(CKXH-DRV)</sub> | Hold time, DR valid after CLKX high | 1 | | 1 +6P | | ns | | M41 | t <sub>su(FXL-CKXH)</sub> | Setup time, FSX low before CLKX high | | | 10 | | ns | | M42 | t <sub>c(CKX)</sub> | Cycle time, CLKX | 2P | | 16P | | ns | <sup>&</sup>lt;sup>†</sup> For all SPI slave modes, CLKG is programmed as 1/2 of the CPU clock by setting CLKSM = CLKGDV = 1. Table 5-28. McBSP as SPI Master or Slave Switching Characteristics (CLKSTP = 11b, CLKXP = 0)<sup>†‡</sup> | NO. | | PARAMETER | MAS | TER§ | SLA | UNIT | | |-----|-----------------------------|-----------------------------------------------------------------------|-------|-------|--------|---------|------| | NO. | | PARAMETER | MIN | MAX | MIN | MAX | UNII | | M34 | t <sub>d(CKXL-FXL)</sub> | Delay time, FSX low to CLKX low¶ | C – 1 | C + 3 | | | ns | | M35 | t <sub>d(FXL-CKXH)</sub> | Delay time, FSX low to CLKX high# | T – 2 | T + 2 | | | ns | | M36 | t <sub>d(CKXL-DXV)</sub> | Delay time, CLKX low to DX valid | -2 | 4 | 3P + 2 | 5P + 8 | ns | | M37 | t <sub>dis(CKXL-DXHZ)</sub> | Disable time, DX high impedance following last data bit from CLKX low | -2 | 0 | 3P + 8 | 3P + 21 | ns | | M38 | t <sub>d(FXL-DXV)</sub> | Delay time, FSX low to DX valid | D – 2 | D +10 | 3P – 3 | 3P + 21 | ns | <sup>&</sup>lt;sup>†</sup> For all SPI slave modes, CLKG is programmed as 1/2 of the CPU clock by setting CLKSM = CLKGDV = 1. CLKXM = FSXM = 1, CLKRM = FSRM = 0 for master McBSP CLKXM = CLKRM = FSXM = FSRM = 0 for slave McBSP <sup>#</sup> FSX should be low before the rising edge of clock to enable slave devices and then begin a SPI transfer at the rising edge of the master clock (CLKX). Figure 5-23. McBSP Timing as SPI Master or Slave: CLKSTP = 11b, CLKXP = 0 $<sup>\</sup>ddagger$ P = 1/CPU clock frequency in ns. For example, when running parts at 200 MHz, use P = 5 ns. $<sup>^{\</sup>ddagger}$ P = 1/CPU clock frequency in ns. For example, when running parts at 200 MHz, use P = 5 ns. <sup>§</sup> T = CLKX period = (1 + CLKGDV) \* P C = CLKX low pulse width = T/2 when CLKGDV is odd or zero and = (CLKGDV/2) \* P when CLKGDV is even D = CLKX high pulse width = T/2 when CLKGDV is odd or zero and = (CLKGDV/2 + 1) \* P when CLKGDV is even <sup>¶</sup> FSRP = FSXP = 1. As a SPI master, FSX is inverted to provide active-low slave-enable output. As a slave, the active-low signal input on FSX and FSR is inverted before being used internally. Table 5-29. McBSP as SPI Master or Slave Timing Requirements (CLKSTP = 10b, CLKXP = 1)<sup>†‡</sup> | NO. | | | MAS | TER | SLAVE | | UNIT | |-----|---------------------------|---------------------------------------|-----|-----|--------|-----|------| | NO. | | | MIN | MAX | MIN | MAX | UNIT | | M49 | t <sub>su(DRV-CKXH)</sub> | Setup time, DR valid before CLKX high | 4 | | 3 – 6P | | ns | | M50 | t <sub>h(CKXH-DRV)</sub> | Hold time, DR valid after CLKX high | 1 | | 1 + 6P | | ns | | M51 | t <sub>su(FXL-CKXL)</sub> | Setup time, FSX low before CLKX low | | | 10 | | ns | | M52 | t <sub>c(CKX)</sub> | Cycle time, CLKX | 2P | | 16P | | ns | <sup>&</sup>lt;sup>†</sup> For all SPI slave modes, CLKG is programmed as 1/2 of the CPU clock by setting CLKSM = CLKGDV = 1. Table 5-30. McBSP as SPI Master or Slave Switching Characteristics (CLKSTP = 10b, CLKXP = 1)<sup>†‡</sup> | NO | | MASTER§ | | | | SLAVE | | | |-----|-----------------------------|------------------------------------------------------------------------|-------|-------|--------|---------|------|--| | NO. | | PARAMETER | MIN | MAX | MIN | MAX | UNIT | | | M43 | t <sub>d(CKXH-FXL)</sub> | Delay time, FSX low to CLKX high¶ | T – 1 | T + 3 | | | ns | | | M44 | t <sub>d(FXL-CKXL)</sub> | Delay time, FSX low to CLKX low# | D – 2 | D + 2 | | | ns | | | M45 | t <sub>d(CKXL-DXV)</sub> | Delay time, CLKX low to DX valid | -2 | 4 | 3P + 2 | 5P + 8 | ns | | | M46 | t <sub>dis(CKXH-DXHZ)</sub> | Disable time, DX high impedance following last data bit from CLKX high | D – 2 | D | | | ns | | | M47 | t <sub>dis(FXH-DXHZ)</sub> | Disable time, DX high impedance following last data bit from FSX high | | | 3P + 8 | 3P + 20 | ns | | | M48 | t <sub>d(FXL-DXV)</sub> | Delay time, FSX low to DX valid | | | 3P – 3 | 3P + 20 | ns | | <sup>&</sup>lt;sup>†</sup> For all SPI slave modes, CLKG is programmed as 1/2 of the CPU clock by setting CLKSM = CLKGDV = 1. - CLKXM = FSXM = 1, CLKRM = FSRM = 0 for master McBSP - CLKXM = CLKRM = FSXM = FSRM = 0 for slave McBSP <sup>#</sup> FSX should be low before the rising edge of clock to enable slave devices and then begin a SPI transfer at the rising edge of the master clock (CLKX). Figure 5-24. McBSP Timing as SPI Master or Slave: CLKSTP = 10b, CLKXP = 1 $<sup>^{\</sup>ddagger}$ P = 1/CPU clock frequency in ns. For example, when running parts at 200 MHz, use P = 5 ns. $<sup>^{\</sup>ddagger}$ P = 1/CPU clock frequency in ns. For example, when running parts at 200 MHz, use P = 5 ns. <sup>§</sup> T = CLKX period = (1 + CLKGDV) \* P D = CLKX high pulse width = T/2 when CLKGDV is odd or zero and = (CLKGDV/2 + 1) \* P when CLKGDV is even FSRP = FSXP = 1. As a SPI master, FSX is inverted to provide active-low slave-enable output. As a slave, the active-low signal input on FSX and FSR is inverted before being used internally. Table 5-31. McBSP as SPI Master or Slave Timing Requirements (CLKSTP = 11b, CLKXP = 1)<sup>†‡</sup> | NO. | | | MAS | TER | SLAVE | | UNIT | |-----|---------------------------|--------------------------------------|-----|-----|--------|-----|------| | NO. | | | MIN | MAX | MIN | MAX | UNIT | | M58 | t <sub>su(DRV-CKXL)</sub> | Setup time, DR valid before CLKX low | 4 | | 3 – 6P | | ns | | M59 | t <sub>h(CKXL-DRV)</sub> | Hold time, DR valid after CLKX low | 1 | | 1 + 6P | | ns | | M60 | t <sub>su(FXL-CKXL)</sub> | Setup time, FSX low before CLKX low | | | 10 | | ns | | M61 | t <sub>c(CKX)</sub> | Cycle time, CLKX | 2P | | 16P | | ns | $<sup>^{\</sup>dagger}$ For all SPI slave modes, CLKG is programmed as 1/2 of the CPU clock by setting CLKSM = CLKGDV = 1. Table 5-32. McBSP as SPI Master or Slave Switching Characteristics (CLKSTP = 11b, CLKXP = 1)<sup>†‡</sup> | NO. | | PARAMETER | MAS | TER§ | SLA | UNIT | | |-----|-----------------------------|------------------------------------------------------------------------|-------|-------|--------|---------|------| | NO. | | FARAINE I EN | MIN | MAX | MIN | MAX | UNIT | | M53 | t <sub>d(CKXH-FXL)</sub> | Delay time, FSX low to CLKX high¶ | D – 1 | D + 3 | | | ns | | M54 | t <sub>d(FXL-CKXL)</sub> | Delay time, FSX low to CLKX low# | T – 2 | T + 2 | | | ns | | M55 | t <sub>d(CKXH-DXV)</sub> | Delay time, CLKX high to DX valid | -2 | 4 | 3P + 2 | 5P + 8 | ns | | M56 | t <sub>dis(CKXH-DXHZ)</sub> | Disable time, DX high impedance following last data bit from CLKX high | -2 | 0 | 3P + 8 | 3P + 21 | ns | | M57 | t <sub>d(FXL-DXV)</sub> | Delay time, FSX low to DX valid | C – 2 | C +10 | 3P – 3 | 3P + 21 | ns | <sup>&</sup>lt;sup>†</sup> For all SPI slave modes, CLKG is programmed as 1/2 of the CPU clock by setting CLKSM = CLKGDV = 1. <sup>#</sup> FSX should be low before the rising edge of clock to enable slave devices and then begin a SPI transfer at the rising edge of the master clock (CLKX). Figure 5-25. McBSP Timing as SPI Master or Slave: CLKSTP = 11b, CLKXP = 1 $<sup>^{\</sup>ddagger}$ P = 1/CPU clock frequency in ns. For example, when running parts at 200 MHz, use P = 5 ns. $<sup>^{\</sup>ddagger}$ P = 1/CPU clock frequency in ns. For example, when running parts at 200 MHz, use P = 5 ns. <sup>§</sup> T = CLKX period = (1 + CLKGDV) \* P C = CLKX low pulse width = T/2 when CLKGDV is odd or zero and = (CLKGDV/2) \* P when CLKGDV is even D = CLKX high pulse width = T/2 when CLKGDV is odd or zero and = (CLKGDV/2 + 1) \* P when CLKGDV is even <sup>¶</sup> FSRP = FSXP = 1. As a SPI master, FSX is inverted to provide active-low slave-enable output. As a slave, the active-low signal input on FSX and FSR is inverted before being used internally. CLKXM = FSXM = 1, CLKRM = FSRM = 0 for master McBSP CLKXM = CLKRM = FSXM = FSRM = 0 for slave McBSP ## 5.16 Enhanced Host-Port Interface (EHPI) Timing Table 5–33 and Table 5–34 assume testing over recommended operating conditions (see Figure 5–26 through Figure 5–30). Table 5-33. EHPI Timing Requirements | NO. | | | MIN | MAX | UNIT | |-----|------------------------------|---------------------------------------------------------------------------------|-----------------|-----|------| | E11 | t <sub>su(HASL-HDSL)</sub> | Setup time, HAS low before HDS low | 4 | | ns | | E12 | t <sub>h(HDSL-HASL)</sub> | Hold time, HAS low after HDS low | 3 | | ns | | E13 | t <sub>su(HCNTLV-HDSL)</sub> | Setup time, (HR/W, HA[19:0],<br>HCNTL[1:0]) valid before HDS low | 4 | | ns | | E14 | th(HDSL-HCNTLIV) | Hold time, (HR/W, HA[19:0], HCNTL[1:0]) invalid after HDS low | 4 | | ns | | E15 | t <sub>w(HDSL)</sub> | Pulse duration, HDS low | 4P <sup>†</sup> | | ns | | E16 | t <sub>w(HDSH)</sub> | Pulse duration, HDS high | 4P <sup>†</sup> | | ns | | E17 | t <sub>su(HDV-HDSH)</sub> | Setup time, HD bus write data valid before HDS high | 5 | | ns | | E18 | t <sub>h(HDSH-HDIV)</sub> | Hold time, HD bus write data invalid after HDS high | 3 | | ns | | E19 | t <sub>su(HCNTLV-HASL)</sub> | Setup time, (HR/ $\overline{W}$ , HCNTL[1:0]) valid before $\overline{HAS}$ low | 5 | | ns | | E20 | t <sub>h(HASL-HCNTLIV)</sub> | Hold time, (HR/W, HCNTL[1:0]) valid after HAS low | 3 | | ns | $<sup>^{\</sup>dagger}$ P = 1/CPU clock frequency in ns. For example, when running parts at 200 MHz, use P = 5 ns. #### Table 5-34. EHPI Switching Characteristics | NO. | | PARAMETER | MIN | MAX | UNIT | |-----|-----------------------------|--------------------------------------------------------------------|----------------------|-------------------|------| | E1 | t <sub>d(HDSL-HDD)M</sub> | Delay time, HDS low to HD bus read data driven (memory access) | 6 | 16 | ns | | E2 | t <sub>d</sub> (HDSL-HDV1)M | Delay time, HDS low to HD bus read data valid (memory access) | 14P+10 <sup>†‡</sup> | | ns | | E4 | t <sub>d(HDSL-HDD)R</sub> | Delay time, HDS low to HD bus read data driven (register access) | 6 | 16 | ns | | E5 | t <sub>d(HDSL-HDV)R</sub> | Delay time, HDS low to HD bus read data valid (register access) | | 16 | ns | | E6 | t <sub>dis(HDSH-HDIV)</sub> | Disable time, HDS high to HD bus read data invalid | 6 | 16 | ns | | E7 | t <sub>d(HDSL-HRDYL)</sub> | Delay time, $\overline{\text{HDS}}$ low to HRDY low (during reads) | | P+10 <sup>†</sup> | ns | | E8 | t <sub>d(HDV-HRDYH)</sub> | Delay time, HD bus valid to HRDY high (during reads) | 2 | | ns | | E9 | t <sub>d(HDSH-HRDYL)</sub> | Delay time, HDS high to HRDY low (during writes) | | 16 | ns | | E10 | t <sub>d(HDSH-HRDYH)</sub> | Delay time, HDS high to HRDY high (during writes) | 14P+10 <sup>†</sup> | | ns | $<sup>^{\</sup>dagger}$ P = 1/CPU clock frequency in ns. For example, when running parts at 200 MHz, use P = 5 ns. <sup>&</sup>lt;sup>‡</sup> EHPI latency is dependent on the number of DMA channels active, their priorities and their source/destination ports. The latency shown assumes no competing CPU or DMA activity to the memory resource being accessed by the EHPI. - NOTES: A. The byte-enable function on the EHPI (as controlled by pins HBE0 and HBE1) is no longer supported. These pins must always be driven low either by an external device, by external pulldown resistors or by using the on-chip pulldown circuitry controlled by the HPE bit in the System Register (SYSR). - B. The falling edge of HCS must occur concurrent with or before the falling edge of HDS. The rising edge of HCS must occur concurrent with or after the rising edge of HDS. If HDS1 and/or HDS2 are tied low and HCS is used as a strobe, the timing requirements shown for HDS apply to HCS. Operation with HCS as a strobe is not recommended because HCS gates output of HRDY (when HCS is high HRDY is not driven). Figure 5-26. EHPI Nonmultiplexed Read/Write Timings - NOTES: A. The byte-enable function on the EHPI (as controlled by pins HBE0 and HBE1) is no longer supported. These pins must always be driven low either by an external device, by external pulldown resistors or by using the on-chip pulldown circuitry controlled by the HPE bit in the System Register (SYSR). - B. The falling edge of HCS must occur concurrent with or before the falling edge of HDS. The rising edge of HCS must occur concurrent with or after the rising edge of HDS. If HDS1 and/or HDS2 are tied low and HCS is used as a strobe, the timing requirements shown for HDS apply to HCS. Operation with HCS as a strobe is not recommended because HCS gates output of HRDY (when HCS is high HRDY is not driven). Figure 5-27. EHPI Multiplexed Memory (HPID) Access Read/Write Timings Without Autoincrement - NOTES: A. The byte-enable function on the EHPI (as controlled by pins HBE0 and HBE1) is no longer supported. These pins must always be driven low either by an external device, by external pulldown resistors or by using the on-chip pulldown circuitry controlled by the HPE bit in the System Register (SYSR). - B. During autoincrement mode, although the EHPI internally increments the memory address, reads of the HPIA register by the host always indicates the base address. - C. The falling edge of HCS must occur concurrent with or before the falling edge of HDS. The rising edge of HCS must occur concurrent with or after the rising edge of HDS. If HDS1 and/or HDS2 are tied low and HCS is used as a strobe, the timing requirements shown for HDS apply to HCS. Operation with HCS as a strobe is not recommended because HCS gates output of HRDY (when HCS is high HRDY is not driven). Figure 5-28. EHPI Multiplexed Memory (HPID) Access Read Timings With Autoincrement - NOTES: A. The byte-enable function on the EHPI (as controlled by pins HBE0 and HBE1) is no longer supported. These pins must always be driven low either by an external device, by external pulldown resistors or by using the on-chip pulldown circuitry controlled by the HPE bit in the System Register (SYSR). - B. During autoincrement mode, although the EHPI internally increments the memory address, reads of the HPIA register by the host always indicates the base address. - C. The falling edge of HCS must occur concurrent with or before the falling edge of HDS. The rising edge of HCS must occur concurrent with or after the rising edge of HDS. If HDS1 and/or HDS2 are tied low and HCS is used as a strobe, the timing requirements shown for HDS apply to HCS. Operation with HCS as a strobe is not recommended because HCS gates output of HRDY (when HCS is high HRDY is not driven). Figure 5-29. EHPI Multiplexed Memory (HPID) Access Write Timings With Autoincrement - NOTES: A. The byte-enable function on the EHPI (as controlled by pins HBE0 and HBE1) is no longer supported. These pins must always be driven low either by an external device, by external pulldown resistors or by using the on-chip pulldown circuitry controlled by the HPE bit in the System Register (SYSR). - B. During auto-increment mode, although the EHPI internally increments the memory address, reads of the HPIA register by the host always indicates the base address. - C. The falling edge of HCS must occur concurrent with or before the falling edge of HDS. The rising edge of HCS must occur concurrent with or after the rising edge of HDS. If HDS1 and/or HDS2 are tied low and HCS is used as a strobe, the timing requirements shown for HDS apply to HCS. Operation with HCS as a strobe is not recommended because HCS gates output of HRDY (when HCS is high HRDY is not driven). Figure 5-30. EHPI Multiplexed Register Access Read/Write Timings #### PACKAGE OPTION ADDENDUM 7-May-2010 www ti com #### **PACKAGING INFORMATION** | Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins F | Package<br>Qty | Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> | |-------------------|-----------------------|-----------------------|--------------------|--------|----------------|-------------------------|------------------|------------------------------| | SM320VC5510AZPHA2 | ACTIVE | BGA MI<br>CROSTA<br>R | ZPH | 205 | 1 | TBD | Call TI | Call TI | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. TBD: The Pb-Free/Green conversion plan has not been defined. Pb-Free (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. Pb-Free (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) (3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. # ZPH (S-PBGA-N205) ### PLASTIC BALL GRID ARRAY NOTES: - A. All linear dimensions are in millimeters. - 3. This drawing is subject to change without notice. - C. This package is a lead—free solder ball design. #### IMPORTANT NOTICE Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed. TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications. TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use. TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements. Following are URLs where you can obtain information on other Texas Instruments products and application solutions: | Products | | Applications | | |-----------------------------|------------------------|------------------------------|-----------------------------------| | Amplifiers | amplifier.ti.com | Audio | www.ti.com/audio | | Data Converters | dataconverter.ti.com | Automotive | www.ti.com/automotive | | DLP® Products | www.dlp.com | Communications and Telecom | www.ti.com/communications | | DSP | <u>dsp.ti.com</u> | Computers and<br>Peripherals | www.ti.com/computers | | Clocks and Timers | www.ti.com/clocks | Consumer Electronics | www.ti.com/consumer-apps | | Interface | interface.ti.com | Energy | www.ti.com/energy | | Logic | logic.ti.com | Industrial | www.ti.com/industrial | | Power Mgmt | <u>power.ti.com</u> | Medical | www.ti.com/medical | | Microcontrollers | microcontroller.ti.com | Security | www.ti.com/security | | RFID | www.ti-rfid.com | Space, Avionics & Defense | www.ti.com/space-avionics-defense | | RF/IF and ZigBee® Solutions | www.ti.com/lprf | Video and Imaging | www.ti.com/video | | | | Wireless | www.ti.com/wireless-apps |