

Si4779CY Vishay Siliconix

# **High-Side N-Channel Switch with Current Limit**

### FEATURES

- User Set Over Current Limit From 400 mA to 2.4 A
- Low r<sub>DS(on)</sub> 45 mΩ (max) at 25°C
- Fault Indicator
- Under Voltage Lockout

#### **APPLICATIONS**

- Notebook Computers Power Management
- USB Power Distribution
- Hot Plug In Power Supplies
- Power Supply/Load Protection
- Battery-Charger Circuits

#### DESCRIPTION

The Si4779CY n-channel high-side switch combines a low  $r_{DS(on)}$  MOSFET switch with a user set, pulse gate control (PGC) based current limit. This switch is designed to protect the system power supply from overloads and short circuit conditions in applications such as USB. The PGC based approach to the current limiter provides the additional benefit of keeping the MOSFET junction temperature within

specification, thereby eliminating the need for thermal shutdown. The low quiescent current makes the Si4779CY ideal for use in battery powered devices. The Si4779CY operates on both 3-V and 5-V busses, and is packaged in the LITTLE FOOT<sup>®</sup> SO-8 package.

#### **FUNCTIONAL BLOCK DIAGRAM**



Document Number: 71664 S-04276—Rev. A, 16-Jul-01

# Si4779CY Vishay Siliconix



| ABSOLUTE MAXIMUM RATINGS (T <sub>A</sub> = 25°C UNLESS OTHERWISE NOTED)     |                       |                                   |                     |    |  |
|-----------------------------------------------------------------------------|-----------------------|-----------------------------------|---------------------|----|--|
| Parameter                                                                   |                       | Symbol                            | Symbol Steady State |    |  |
| Voltage, IN to GND                                                          |                       | V <sub>IN</sub>                   | –0.3 to 7           | V  |  |
| Voltage, ON                                                                 |                       | V <sub>ON</sub>                   | -0.3 to 7           |    |  |
|                                                                             | $T_A = 25^{\circ}C$   |                                   | 2.4                 | A  |  |
| Continuous Drain Current (1 <sub>J</sub> = 150 <sup>w</sup> C) <sup>a</sup> | T <sub>A</sub> = 85®C | ID                                | 2.4                 |    |  |
| Maximum Power Dissipation <sup>a</sup>                                      | T <sub>A</sub> = 70®C | PD                                | 0.65                | W  |  |
| Operating Junction and Storage Temperature Range                            |                       | T <sub>j</sub> , T <sub>stg</sub> | -65 to 125          | °C |  |

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

| RECOMMENDED OPERATING CONDITIONS |                                      |              |      |  |
|----------------------------------|--------------------------------------|--------------|------|--|
| Parameter                        | Symbol                               | Steady State | Unit |  |
| Voltage, IN to GND               | V <sub>IN</sub>                      | 3.0 to 5.0   | V    |  |
| Voltage, ON or FAULT to GND      | V <sub>ON</sub> , V <sub>FAULT</sub> | 0 to 5.0     | v    |  |
| Operating Temperature Range      | T <sub>A</sub>                       | 0 to 85      | °C   |  |

| THERMAL RESISTANCE RATINGS            |              |                   |         |         |      |  |
|---------------------------------------|--------------|-------------------|---------|---------|------|--|
| Parameter                             |              | Symbol            | Typical | Maximum | Unit |  |
| Junction-to-Ambient <sup>a</sup>      |              | R <sub>thJA</sub> | 98      | 120     |      |  |
| Junction-to-Foot (Drain) <sup>b</sup> | Steady State | R <sub>thJF</sub> | 37      | 46      | °C/W |  |

Notes

a. Surface mounted on 1" x1" FR4 board, 0.062" thick, 2-oz copper double sided.

b. Junction-to-foot thermal impedance represents the effective thermal impedance of all heat carrying leads in parallel and is intended for use in conjunction with the thermal impedance of the PC board pads to ambient (R<sub>thJA</sub> = R<sub>thJF</sub> + R<sub>thPCB-A</sub>). It can also be used to estimate chip temperature if power dissipation and the lead temperature of a heat carrying (drain) lead is known.



| SPECIFICATIONS                        |                       |                                                                                                  |     |                  |       |          |  |
|---------------------------------------|-----------------------|--------------------------------------------------------------------------------------------------|-----|------------------|-------|----------|--|
|                                       |                       | Test Conditions Unless Specified                                                                 |     | Limits           |       |          |  |
| Parameter                             | Symbol                | $T_A = 25^{\circ}C, V_{IN} = 5 V$                                                                | Min | Typ <sup>a</sup> | Max   | Unit     |  |
| Basic Operations                      |                       |                                                                                                  |     |                  | -     | -        |  |
| Operating Voltage                     | V <sub>IN</sub>       |                                                                                                  | 2.7 |                  | 5.5   | V        |  |
|                                       |                       | V <sub>IN</sub> = 4.75 V, I <sub>D</sub> = 2 A                                                   |     | 0.035            | 0.045 | Ω        |  |
| On-State Resistance                   | r <sub>DS(on)</sub>   | V <sub>IN</sub> = 3.0 V, I <sub>D</sub> = 2 A                                                    |     | 0.045            | 0.055 |          |  |
| Querale Querant                       | I <sub>SUP(off)</sub> | $\overline{\text{ON}}$ = IN, V <sub>IN</sub> = 5.5 V, V <sub>OUT</sub> = 0 V                     |     |                  | 2     |          |  |
| Supply Current                        | I <sub>SUP(on)</sub>  | $\overline{\text{ON}}$ = GND, $V_{\text{IN}}$ = $V_{\text{OUT}}$ = 5.5 V, $I_{\text{OUT}}$ = 0 A |     |                  | 70    | μΑ       |  |
| ON Input Low Voltage                  | V <sub>ONL</sub>      | V <sub>IN</sub> = 2.7 to 5.5 V                                                                   |     |                  | 0.8   | 0.8<br>V |  |
|                                       | V <sub>ONH</sub>      | V <sub>IN</sub> = 2.7 to 3.6 V                                                                   | 2.0 |                  |       |          |  |
| ON Input High Voltage                 |                       | V <sub>IN</sub> = 4.5 to 5.5 V                                                                   | 2.4 |                  |       | 1        |  |
| ON Input Current                      | I <sub>ON</sub>       | V <sub>ON</sub> = 5.5 V                                                                          |     | 0.01             | ±1    | μΑ       |  |
| Protection                            |                       |                                                                                                  |     |                  | -     | -        |  |
| Over Current Limit Range <sup>b</sup> | I <sub>LIMIT</sub>    | Tolerance = $\pm$ 20%, V <sub>IN</sub> = 5 V                                                     | 0.4 |                  | 2.4   | А        |  |
| Under Voltage Lockout (falling edge)  | UVLO                  |                                                                                                  | 2.0 | 2.3              | 2.6   |          |  |
| Under Voltage Hysteresis              | ΔUVLO                 |                                                                                                  |     | 0.1              |       | V        |  |
| FAULT Output Voltage Lowb             | V <sub>FAULT</sub>    | I <sub>SINK</sub> = 100 μA                                                                       |     |                  | 0.4   |          |  |
| FAULT Logic Output Leakage Current    | I <sub>FL</sub>       | $V_{IN} = V_{FAULT} = 5.5 V$                                                                     |     | 0.01             | 1     | μΑ       |  |
| Dynamic <sup>b</sup>                  |                       |                                                                                                  |     | -                |       | -        |  |
| Turn-On Time                          | t <sub>on</sub>       | V                                                                                                |     | 3                |       | ms       |  |
| Rise Time                             | t <sub>r</sub>        | $V_{  N } = 5 V, R_{  L } = 11 S2, C_{  L } = 40 \mu F$                                          |     | 3.5              |       | 1115     |  |
| Turn-Off Time                         | t <sub>off</sub>      | V 5.V.L 500 mA                                                                                   |     | 1.5              |       |          |  |
| Fall Time                             | t <sub>f</sub>        | v <sub>IN</sub> = 5 v, i <sub>OUT</sub> = 500 mA                                                 |     | 0.5              |       | μs       |  |
| Cycle Time                            | t <sub>cyc</sub>      | $V_{IN}$ = 5 V, R <sub>L</sub> = 0.5 $\Omega$                                                    |     | 8                |       | ms       |  |

Notes
a. Typical values at T<sub>A</sub> = 25°C are for DESIGN AID ONLY, not guaranteed nor subject to production testing.
b. Guaranteed by design. Derived from I<sub>SET</sub> current ratio, current-limit amplifier and external set resistor accuracy.

# TIMING DIAGRAMS



FIGURE 1.



FIGURE 2.

# Si4779CY

Vishay Siliconix

**New Product** 



## **TIMING DIAGRAMS**





### **TYPICAL CHARACTERISTICS (25°C UNLESS NOTED)**



1.4

1.2







www.vishay.com 4



# Si4779CY Vishay Siliconix

### TYPICAL WAVEFORMS (V<sub>IN</sub> = 5 V, $T_A$ = 25° UNLESS OTHERWISE NOTED)



# Si4779CY

# **Vishay Siliconix**

### **New Product**



### TYPICAL WAVEFORMS (V<sub>IN</sub> = 5 V, $T_A$ = 25 $^{\circ}$ UNLESS OTHERWISE NOTED)



2 ms/div

CH1: ON, 5 V/div

- CH2:  $V_{OUT}$ , 5 V/div, R<sub>L</sub> = 0.5  $\Omega$ , C<sub>L</sub> = 47  $\mu$ F CH3: FAULT, 5 V/div
- CH4: IOUT, 1 A/div





CH1: ON, 5 V/div

CH2: V<sub>RESET</sub>, 500 mV/div CH3: V<sub>OUT</sub>, 5 V/div, R<sub>L</sub> = 5.6  $\Omega$ , C<sub>L</sub> = 100  $\mu$ F CH4: I<sub>OUT</sub>, 1 A/div

FIGURE 9. VRESET to Over Current Response



FIGURE 10. Power Supply Droops vs. Short



NOTE: Special test with 820- $\mu$ F capacitor at PS and R<sub>SET</sub> setup for 2.4 A.

FIGURE 11. Power Supply Droops vs. Short



## **PIN CONFIGURATION**



| PIN DESCRIPTION |        |                                                                                                                                                                                             |  |  |
|-----------------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Pin             | Symbol | Description                                                                                                                                                                                 |  |  |
| 1, 2            | IN     | Input. N-channel MOSFET drain, bypass IN with a 100- $\mu$ F capacitor to GND.                                                                                                              |  |  |
| 3               | ŌN     | Active-low switch-on input, logic low turns switch on. $\overline{ON}$ needs to be connected to $V_{\text{IN}}$ during power up, then connect to GND to activate the switch after power up. |  |  |
| 4               | SET    | Current-limit input. A resistor from SET to GND sets the current limit for the switch.                                                                                                      |  |  |
| 5               | GND    | Ground                                                                                                                                                                                      |  |  |
| 6               | FAULT  | Fault indicator output. This open drain output goes low when the circuit is in current limit or in short circuit protection mode.                                                           |  |  |
| 7, 8            | OUT    | Switch output. N-channel MOSFET source.                                                                                                                                                     |  |  |

### DETAILED BLOCK DIAGRAM







### **DETAILED DESCRIPTION**

The SI4779CY limits the output current to a user-defined level. When the output current passes through the main switch a fraction of this current passes through a replica switch and  $R_{SET}$ .

 $R_{SET}$  is an external sense resistor used to set the level of the over current limit; the over current limit should be set between 0.4 A and 2.4 A (see graph for  $R_{SET}$  value vs. current limit). The circuit shuts down the switch when the current flowing through the switch exceeds llimit. After a short period of time, the circuit will slowly turn on the switch again. The length of

time off is based on average power consumption, which is designed to be kept under 500 mW.

If the output is shorted , the circuit will go into an on-off cycle to protect the switch and to prevent the battery from draining down.

The fault output (FAULT) goes low when the circuit is in over current limit or short circuit protection mode. A 100-k $\Omega$  pull-up resistor from FAULT to IN provides a logic-control signal.

#### **APPLICATIONS DIAGRAM**



FIGURE 13.