

# High-Efficiency, 7V/6A Synchronous Step-Down Regulator

### **General Description**

The SA26066 is a high-efficiency synchronous step-down DC/DC regulator featuring internal power and synchronous rectifier switches capable of delivering 6A of continuous output current over an input voltage range from 3V to 7V.

Silergy's proprietary Instant-PWM™ fast-response, constant-on-time (COT) control method supports high input/output voltage ratios (low duty cycles) and responds to load transients within approximately 100ns, while maintaining a near-constant operating frequency over line, load, and output voltage ranges. This control method provides stable operation without complex compensation, even with low-ESR ceramic capacitors.

Internal 22.1m $\Omega$  power and 8.1m $\Omega$  synchronous rectifier switches provide excellent efficiency over a wide range of applications, especially for low output voltages and low duty cycles. Cycle-by-cycle current limit. input undervoltage lock-out, internal soft-start, output undervoltage/overvoltage protection, and thermal shutdown provide safe operation in all operating conditions.

The SA26066 is available in a compact QFN2mmx3mm-14 package.

#### **Features**

- 3V to 7V Input Voltage Range
- Up to 6A Output Current
- ±1% Reference Voltage over -40°C to +125°C Junction Temperature Range
- Internal 22.1m $\Omega$  Power Switch and 8.1m $\Omega$  Synchronous Rectifier
- Instant-PWM™ Provides Fast Transient Response
- 660kHz,1100kHz, and 2200 kHz Operating Frequency
- Selectable PFM/FCCM Operation
- Programmable Valley Current Limit
- Cycle-by-Cycle Valley and Peak Current Limit (OCP) and Reverse Current Limit if FCCM is Selected
- Automatic Recovery for Output Overvoltage (OVP), Output Undervoltage (UVP), and Overtemperature (OTP)
- Hiccup Mode after 32 Consecutive Cycles of Valley Current-Limit Protection
- Pre-Biased Startup
- Power-Good Indicator
- RoHS-Compliant and Halogen-Free
- Compact Package: QFN2mmx3mm-14
- AEC-Q100 Qualified for Automotive Applications

### **Applications**

- · Telecom and Networking Systems
- Servers
- High-Power AP
- Automotive

# **Typical Application**



Figure 1. Application Circuit



Figure 2. Efficiency vs. Load Current



# **Ordering Information**

| Ordering<br>Part Number | Package Type                                    | Top Mark       |
|-------------------------|-------------------------------------------------|----------------|
| SA26066WYQ              | QFN2×3-14<br>RoHS-Compliant and<br>Halogen-Free | GME <i>xyz</i> |

x = year code, y = week code, z = lot number code

### Pinout (top view)



### **Pin Description**

| Pin No | Pin Name         | Pin Description                                                                                                                                                                                                        |
|--------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1, 14  | GND              | Power GND.                                                                                                                                                                                                             |
| 2, 11  | LX               | Inductor pin. Connect this pin to the switching node of the inductor.                                                                                                                                                  |
| 3      | IN               | Input pin. Decouple this pin to the GND pin with at least a 30µF ceramic capacitor.                                                                                                                                    |
| 4      | I <sub>LMT</sub> | Synchronous rectifier current-limit setting. Connect a resistor to AGND to set the inductor valley current-limit value.                                                                                                |
| 5      | EN               | Enable input. Pull low to disable the device and pull high to enable the device. Do not leave this pin floating. May be used for increasing startup voltage or sequencing.                                             |
| 6      | FB               | Feedback sense. Connect this pin to the center point of the output resistor-divider to program the output voltage.                                                                                                     |
| 7      | AGND             | Analog ground.                                                                                                                                                                                                         |
| 8      | SS               | External soft-start setting. Optionally adjust the soft-start time by adding an appropriate external capacitor between this pin and the AGND pin.                                                                      |
| 9      | PG               | Power-good indicator. Open-drain output when the output voltage is within 92.5% to 116.5% of the regulation set point.                                                                                                 |
| 10     | BS               | Bootstrap supply for the high-side gate driver. Connect a 0.1µF ceramic capacitor between the BS and the LX pin.                                                                                                       |
| 12     | MODE             | Operation mode selection. Program MODE to select FCCM/PFM and the operating switching frequency.                                                                                                                       |
| 13     | Vcc              | Internal 3V LDO output. Power supply for internal analog circuits and the driving circuit. Decouple this pin to AGND with at least one 1µF ceramic capacitor. Use short, direct connections and avoid the use of vias. |



### **Block Diagram**



Figure 3. Block Diagram

## **Absolute Maximum Ratings**

| Parameter (Note 1)                    | Min                    | Max                   | Unit |
|---------------------------------------|------------------------|-----------------------|------|
| IN                                    | -0.3                   | 10                    |      |
| LX                                    | -0.3                   | V <sub>IN</sub> + 0.3 |      |
| LX, 25ns Duration                     | GND - 5                | V <sub>IN</sub> + 5   | V    |
| BS                                    | V <sub>L</sub> X - 0.3 | V <sub>LX</sub> + 4   |      |
| FB, AGND, Vcc, EN, PG, MODE, SS, ILMT | -0.3                   | 4                     |      |
| Junction Temperature, Operating       | -40                    | 150                   |      |
| Lead Temperature (Soldering, 10 sec.) |                        | 260                   | °C   |
| Storage Temperature                   | -65                    | 150                   |      |

### **Thermal Information**

| Parameter (Note 2)                                     | Тур | Unit |
|--------------------------------------------------------|-----|------|
| θ <sub>JA</sub> Junction-to-Ambient Thermal Resistance | 35  | °C/W |
| θ <sub>JC</sub> Junction-to-Case Thermal Resistance    | 6   | C/VV |
| $P_D$ Power Dissipation $T_A = 25^{\circ}C$            | 2.8 | W    |

### **Recommended Operating Conditions**

| Parameter (Note 3)   | Min | Max | Unit |
|----------------------|-----|-----|------|
| IN                   | 3   | 7   | V    |
| Junction Temperature | -40 | 125 | °C   |



### **Electrical Characteristics**

 $(V_{IN} = 5V, T_J = -40$ °C to +125°C, typical values are at  $T_J = 25$ °C, unless otherwise specified (Note 4))

| Parameter                   |                      | Symbol                     | Test Conditions                                                          | Min   | Тур   | Max   | Unit              |
|-----------------------------|----------------------|----------------------------|--------------------------------------------------------------------------|-------|-------|-------|-------------------|
|                             | Voltage Range        | Vin                        |                                                                          | 3     |       | 7     | V                 |
|                             | UVLO, Rising         | Vin,uvlo                   |                                                                          | 2.25  | 2.55  | 2.85  | V                 |
| Input                       | UVLO, Hysteresis     | V <sub>IN,HYS</sub>        | Vcc = 3V                                                                 |       | 500   |       | mV                |
| Input                       | Shutdown Current     | Ishdn                      | V <sub>EN</sub> = 0V, T <sub>J</sub> = 25°C                              |       | 4     | 10    | μA                |
|                             | Quiescent Current    | lα                         | V <sub>EN</sub> = 2V, V <sub>FB</sub> = 0.62V,<br>PFM mode, no Switching |       | 850   | 1250  | μΑ                |
|                             | UVLO, Rising         | V <sub>VCC,UVLO_RISE</sub> |                                                                          | 2.6   | 2.8   | 2.95  | V                 |
| W                           | UVLO, Falling        | Vvcc,uvlo_fall             |                                                                          | 2.3   | 2.5   | 2.7   | V                 |
| Vcc                         | Output Voltage       | Vcc                        | Ivcc = 0mA                                                               | 2.88  | 3     | 3.12  | V                 |
|                             | Load Regulation      | V <sub>CC, REG</sub>       | I <sub>VCC</sub> = 25mA                                                  |       | 0.8   |       | %Vcc              |
| FB                          | Reference Voltage    | V <sub>REF</sub>           |                                                                          | 0.594 | 0.6   | 0.606 | V                 |
| ГБ                          | Input Current        | I <sub>FB</sub>            | $V_{EN} = 2V$ , $V_{FB} = 1V$                                            | -50   | 0     | 50    | nA                |
|                             | On-Resistance        | R <sub>DS(ON)HS</sub>      | $V_{BS-LX} = 3V$ , $T_J = 25$ °C                                         |       | 22.1  | 26    | mΩ                |
| Power Switch                | Leakage              | IHS, LKG                   | $V_{EN} = 0V$ , $V_{LX} = 0V$                                            |       | 0.01  | 10    | μΑ                |
|                             | Current Limit        | I <sub>LMT, HS</sub>       |                                                                          |       | 11    |       | Α                 |
|                             | On-Resistance        | R <sub>DS</sub> (ON)LS     | Vcc = 3V, T <sub>J</sub> = 25°C                                          |       | 8.1   | 10    | mΩ                |
| Synchronous                 | Leakage              | I <sub>LS, LKG</sub>       | V <sub>EN</sub> = 0V, V <sub>LX</sub> = 5V                               |       | 0.04  | 30    | μΑ                |
| Rectifier                   | Reverse Current      | I <sub>LMT,RVS</sub>       |                                                                          |       | 4     |       | Α                 |
|                             | Forward Current      | Іьмт,вот                   | R <sub>ILMT</sub> = 0kΩ                                                  | 7.5   |       |       | Α                 |
| I <sub>LMT</sub> Pin Output | Voltage              | V <sub>ILMT</sub>          |                                                                          | 1.15  | 1.2   | 1.25  | V                 |
| I <sub>LMT</sub> Ratio      |                      | IILMT/ILMT,BOT             | I <sub>LMT,ВОТ</sub> > 2A                                                | 36    | 40    | 44    | μA/A              |
| Discharge FET               | Resistance           | Rois                       |                                                                          |       | 125   |       | Ω                 |
| -                           | Rising Threshold     | V <sub>EN,R</sub>          |                                                                          | 1.17  | 1.22  | 1.27  | V                 |
| Enable (EN)                 | Threshold Hysteresis | V <sub>EN,HYS</sub>        |                                                                          |       | 0.2   |       | V                 |
|                             | Input Current        | I <sub>EN</sub>            | V <sub>EN</sub> = 2V                                                     |       | 0     |       | μA                |
|                             | Charging Current     | I <sub>SS1</sub>           | Vss = 0V                                                                 |       | 15    |       | μΑ                |
| Soft-Start (SS)             | Discharge Current    | I <sub>SS2</sub>           | Vss = 1V                                                                 |       | 120   |       | mA                |
|                             | Min Soft-Start Time  | tss,min                    | Css = 1nF                                                                |       | 2.2   |       | ms                |
| Overvoltage Pro             | otection Threshold   | V <sub>OVP</sub>           |                                                                          | 113.5 | 116.5 | 119.5 | %V <sub>REF</sub> |
| Undervoltage                | Threshold            | V <sub>UVP</sub>           |                                                                          | 45    | 50    | 55    | %V <sub>REF</sub> |
| Protection                  | Delay                | tuvp,dly                   | (Note 4)                                                                 |       | 20    |       | μs                |
| UVP/OCP Hiccup              | On-Time              | thiccup,on                 | Css = 1nF (Note 4)                                                       |       | 4     |       | ms                |
| UVP/OCP Hiccup              | Off-Time             | thiccup,off                | Css = 1nF (Note 4)                                                       |       | 18    |       | ms                |



# **Electrical Characteristics (cont.)**

 $(V_{IN} = 5V, T_J = -40$ °C to +125°C, typical values are at  $T_J = 25$ °C, unless otherwise specified (Note 4))

| Parameter         |                       | Symbol              | Test Conditions                                                                             | Min            | Тур                       | Max   | Unit              |  |
|-------------------|-----------------------|---------------------|---------------------------------------------------------------------------------------------|----------------|---------------------------|-------|-------------------|--|
|                   |                       |                     | V <sub>FB</sub> falling, PG from high to low                                                | 77             | 77 80 83   89.5 92.5 95.5 |       | 0/1/              |  |
|                   | Thresholds            | \/                  | V <sub>FB</sub> rising, PG from low to high                                                 | 89.5           |                           |       |                   |  |
|                   | Thresholds            | V <sub>PG</sub>     | V <sub>FB</sub> rising, PG from high to low                                                 | 113.5          | 116.5                     | 119.5 | %V <sub>REF</sub> |  |
|                   |                       |                     | V <sub>FB</sub> falling, PG from low to high                                                | 102            | 105                       | 108   |                   |  |
| Power-Good        | Delay                 | t <sub>PG,R</sub>   | PG from low to high                                                                         |                | 1                         |       | ms                |  |
|                   | Delay                 | t <sub>PG,F</sub>   | PG from high to low (Note 4)                                                                |                | 20                        |       | μs                |  |
|                   | 0                     |                     | $V_{IN} = 0V$ , Pull PG to 3.3V through $100k\Omega$ Resistor                               |                | 550                       | 750   | mV                |  |
|                   | Output Low<br>Voltage | Vpg,Low             | $V_{IN} = 0V$ , Pull PG to 3.3V through $10k\Omega$ Resistor                                |                | 660                       | 850   | 1 IIIV            |  |
|                   |                       |                     | $V_{EN} = 2V$ , $V_{FB} = 0V$ , $I_{PG} = 10mA$                                             |                |                           | 0.4   | V                 |  |
|                   | Leakage<br>Current    | I <sub>PG,LKG</sub> | V <sub>PG</sub> = 3.3V                                                                      |                |                           | 3     | μΑ                |  |
|                   |                       |                     | $R_{MODE} = 60.4k\Omega$ , $I_{OUT} = 0A$ , $FCCM$ , $V_{OUT} = 1V$ , $T_{J} = 25^{\circ}C$ | 530            | 660                       | 790   | 90                |  |
| Switching Frequen | су                    | fsw                 | $R_{MODE} = 0\Omega$ , $I_{OUT} = 0A$ , FCCM, $V_{OUT} = 1V$ , $T_{J} = 25^{\circ}C$        | 935            | 1100                      | 1265  | kHz               |  |
|                   |                       |                     | $R_{MODE} = 30.1k\Omega$ , $I_{OUT} = 0A$ , $FCCM$ , $V_{OUT} = 1V$ , $T_{J} = 25^{\circ}C$ | 1870 2200 2530 |                           |       |                   |  |
| Min On-Time       |                       | ton,min             | Iоит = 3A (Note 4)                                                                          |                | 50                        |       | ns                |  |
| Min Off-Time      |                       | toff,min            | IOUT = 3A (Note 4)                                                                          |                | 180                       |       | ns                |  |
| Thermal Shutdown  | Temperature           | T <sub>SD</sub>     | (Note 4)                                                                                    |                | 160                       |       | °C                |  |
| Thermal Shutdown  | Hysteresis            | T <sub>HYS</sub>    | (Note 4)                                                                                    |                | 20                        |       | °C                |  |

**Note 1:** Stresses beyond the "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only. Functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

Note 2:  $\theta_{JA}$  and  $\theta_{JC}$  are measured in the natural convection at  $T_A = 25^{\circ}C$  on a 6cm×6cm size four-layer Silergy Evaluation Board.

**Note 3:** The device is not guaranteed to function outside its operating conditions.

Note 4: Guaranteed by design.



### **Typical Performance Characteristics**

 $(T_A = 25^{\circ}C, V_{IN} = 5V, V_{OUT} = 1.8V, L = 0.47 \mu H, C_{OUT} = 94 \mu F, f_{SW} = 1100 kHz, R_{ILMT} = 4.7 k\Omega$ , unless otherwise noted)



































Time (10ms/div)



Time (200µs/div)



Time (200µs/div)













Bode Plot (V<sub>IN</sub>=5V, V<sub>OUT</sub>=0.8V, I<sub>OUT</sub>=6A)



Shutdown from EN (V<sub>IN</sub>=5V,V<sub>OUT</sub>=1.8V,I<sub>OUT</sub>=6A,CCM)



Time (4ms/div)



Time (200µs/div)



180









### **Detailed Description**

#### **Constant-On-Time Architecture**

The one-shot circuit or on-time generator, which determines how long to turn on the high-side power switch. fundamental to any constant-on-time (COT) architecture. Each on-time (ton) is a fixed period internally calculated to operate the step-down regulator at the desired switching frequency, considering the input and output voltage ration,  $t_{ON} = (V_{OUT}/V_{IN}) \times (1/f_{SW})$ . For example, considering that a hypothetical converter targets 1.8V output from a 5V input at 1100kHz, the target on-time is (1.8V/5V)x(1/1100kHz) = 327ns. Each ton pulse is triggered by the feedback comparator when the output voltage measured at the FB pin drops below the internal voltage reference value. After one ton period, a minimum off-time (toff,MIN) is imposed before any further switching is initiated, even if the output voltage is less than the target. This approach avoids making any switching decisions during the noisy periods immediately after switching events, or while the switching node (LX) is rapidly rising or falling.

There is no fixed clock in the COT architecture, so the high-side power switch can turn on almost immediately after a load transient. Subsequent switching pulses can be quickly initiated, ramping the inductor current up to load requirements with minimal delays. Conventional current-mode or voltage-mode control methods determine when to turn off the high-side power switch and turn on the low-side synchronous rectifier based on current feedback, feedback voltage, internal ramps, and internal compensation signals, so these must all be monitored. These small signals are difficult to observe in a noisy switching environment immediately after switching large currents, which makes such architectures difficult to use.

#### **Instant-PWM Operation**

Silergy's instant-PWM control method adds several proprietary improvements to the traditional COT architecture. First, whereas most legacy COT implementations require a dedicated connection to the output voltage terminal to calculate the toN duration, the instant-PWM control method derives this signal internally.

Additionally, it optimizes operation with low-ESR ceramic output capacitors. In many applications it is desirable to utilize very low-ESR ceramic output capacitors, but legacy COT regulators may become unstable in these cases because the beneficial ramp signal that results from the inductor current flowing into the output capacitor may become too small to maintain stable operation. For this reason, instant-PWM synthesizes a virtual replica of this signal internally. This internal virtual ramp and the feedback voltage are combined and compared to the reference voltage. When the sum is lower than the

reference voltage, the  $t_{ON}$  pulse is triggered as long as the minimum  $t_{OFF}$  has been satisfied and the inductor current measured flowing through the low-side synchronous rectifier is lower than the bottom FET current limit. When the  $t_{ON}$  pulse is

triggered, the low-side synchronous rectifier turns off and the high-side power switch turns on. The inductor current then ramps up linearly during the  $t_{\text{ON}}$  period. At the end of the  $t_{\text{ON}}$  period, the high-side power switch turns off, the low-side synchronous rectifier turns on, and the inductor current ramps down linearly.

This action also initiates the minimum  $t_{OFF}$  timer to ensure sufficient time for stabilizing any transient conditions and settling of the feedback comparator before the next cycle is initiated. This minimum  $t_{OFF}$  is relatively short so that transient  $t_{ON}$  can be retriggered with minimal delay during high-speed load, allowing the inductor current to ramp quickly and provide sufficient energy to the load.

In order to avoid shoot-through, a dead time ( $t_{DEAD}$ ) is generated internally between the high-side power switch turn-off and the low-side synchronous rectifier on-period or the low-side synchronous rectifier turn-off and the high-side power turn-on period.



Figure 4. Instant-PWM

#### **Mode Selection**

The SA26066 provides both PFM and FCCM operation in light-load conditions, and provides three options for the switching frequency in CCM mode. Set the value of the resistor connected between the MODE pin and AGND or  $V_{\rm CC}$  to select the operation mode and switching frequency. See Table 1.





**Table 1: Mode Selection** 

| MODE                  | Light-Load<br>Mode | Switching<br>Frequency |
|-----------------------|--------------------|------------------------|
| AGND                  | FCCM               | 1100kHz                |
| 30.1kΩ (±20%) to AGND | FCCM               | 2200kHz                |
| 60.4kΩ (±20%) to AGND | FCCM               | 660kHz                 |
| 121kΩ (±20%) to AGND  | PFM                | 660kHz                 |
| 243kΩ (±20%) to AGND  | PFM                | 2200kHz                |
| Vcc                   | PFM                | 1100kHz                |

#### **Programmable Soft-Start Time**

The soft-start time can be programmed using the SS pin. Connect one capacitor between the SS pin and the AGND pin to program the soft-start time as follows:

$$t_{SS}(ms) = \frac{C_{SS}(nF) \times V_{REF}}{I_{SS}(\mu A)}$$

The typical value of SS charging current  $I_{SS}$  is 15 $\mu$ A. To guarantee the programmable soft-start time is not too short when using a smaller SS capacitor, the device uses a minimum soft-start time of 2.2ms (typical).

#### **Pre-Biased Startup**

If the output voltage is not 0V at startup, the power switch and synchronous rectifiers will not begin switching until the soft-start ramp exceeds the sensed output voltage at  $V_{\text{FB}}$ .

#### **Output Voltage Discharge**

The SA26066 discharges the output voltage when the converter shuts down (from  $V_{\text{IN}}$  falling, EN driven low, or thermal shutdown), so that output voltage can be discharged in a minimal amount of time, even if the output load current is zero. The discharge MOSFET in parallel with the low-side synchronous rectifier turns on after the low-side synchronous rectifier turns off when shutdown logic is triggered. The output discharge resistance is typically  $125\Omega.$  Note that the discharge MOSFET is not active outside of these shutdown conditions.

#### **Power-Good Indicator**

The power good indicator is an open-drain output controlled by a window comparator connected to the feedback signal. If  $V_{FB}$  is greater than 92.5%  $V_{REF}$  and less than 116.5%  $V_{REF}$  for at least the power-good delay time (low to high), PG will be high-impedance.

PG should be connected to  $V_{CC}$  or another voltage source less than 3.6V through a resistor (e.g.  $100k\Omega$ ). After the input voltage exceeds its own UVLO (rising) threshold, the

PG MOSFET is turned on, so that PG is pulled to GND before output voltage is ready. After the feedback voltage  $V_{FB}$  reaches 92.5%  $V_{REF}$ , PG is pulled high by the external resistor (after a delay time within 1.0ms). When  $V_{FB}$  drops to less than 80% of  $V_{REF}$ , PG is pulled low (after a delay time within 20µs). When  $V_{FB}$  rises to 116.5% of  $V_{REF}$ , PG is pulled low immediately.

If the input voltage is zero, PG is clamped low even though PG is connected to an external voltage source through a  $10k\Omega$  to  $100k\Omega$  pullup resistor.

#### **External Bootstrap Capacitor**

The SA26066 integrates a floating power supply for the gate driver of the high-side MOSFET. Proper operation requires a  $0.1\mu F$  low-ESR ceramic capacitor to be connected between BS and LX.



Figure 5. Bootstrap Capacitor Connection

#### **Fault Protection Modes**

#### **Overcurrent Protection and Undervoltage Protection**

If the high-side power switch current exceeds the peak current-limit threshold, the high-side power switch will turn off and the low-side synchronous rectifier will turn on. If the low-side synchronous rectifier current exceeds the valley current-limit threshold, the low-side synchronous rectifier will keep turning on until the low-side synchronous rectifier current decreases below the valley current-limit threshold. As a result, both peak and valley currents are limited.

The valley current-limit threshold can be programmed using the  $I_{LMT}$  pin by connecting a resistor between this pin and AGND. The  $I_{LMT}$  output voltage is constant, and the  $I_{LMT}$  resistor current is sensed by the device, comparing with the low-side synchronous rectifier current mirror value. If the mirror current is larger than the  $I_{LMT}$  resistor current, the device operates in the valley current-limit state, and  $t_{ON}$  is inhibited. The valley current-limit threshold equation is:

$$\begin{split} &I_{_{ILMT,VALLEY}} = \frac{V_{_{ILMT}}}{G_{_{MIRROR}} \times R_{_{ILMT}}} \\ &I_{_{ILMT,OUT}} = \frac{V_{_{ILMT}}}{G_{_{MIRROR}} \times R_{_{ILMT}}} + \frac{\left(V_{_{IN}} - V_{_{OUT}}\right) \times V_{_{OUT}}}{2L \times V_{_{IN}} \times F_{_{SW}}} \end{split}$$



where  $I_{ILMT,VALLEY}$  is the valley configured current limit,  $I_{ILMT,OUT}$  is the maximum output current,  $V_{ILMT}$  is 1.2V, and  $G_{MIRROR}$  is  $40\mu A/A$ .

If SA26066 detects 32 consecutive cycles of valley current limit protection, or detects 1 cycle of valley current-limit protection when the  $V_{\text{FB}}$  drops below the undervoltage threshold, the switching will be disabled for a hiccup off-time period.

#### **Reverse-Current Limit**

The SA26066 features cycle-by-cycle reverse-current limit. The low-side synchronous rectifier current is continuously monitored, and if the current is lower than the reverse-current limit, the low-side synchronous rectifier is turned off, the high-side power switch is turned on again for the on-time determined by  $V_{\text{IN}}$ ,  $V_{\text{OUT}}$ , and  $f_{\text{SW}}$ .

#### **Output-Sinking Mode Protection**

The SA26066 includes output-sinking mode. When the FB voltage becomes higher than 106% of  $V_{REF}$ , the high-side power switch turns off and the low-side synchronous rectifier turns on until the current flowing through it reaches the reverse-current limit (-4A typical). Then the low-side synchronous rectifier turns off and the high-side power switch turns on again for the on-time determined by  $V_{IN}$ ,  $V_{OUT}$ , and  $f_{SW}$ . This sequence continues until the FB voltage falls below 102% of  $V_{REF}$ .

#### **Overtemperature Protection**

The SA26066 includes overtemperature protection to prevent overheating due to excessive power dissipation. The junction temperature is monitored, and if it exceeds 160°C, the device will shuts down. Once the junction temperature cools down by approximately 20°C, the device will resume normal operation with a complete soft-start cycle.

#### Minimum Duty Cycle and Maximum Duty Cycle

There is no limitation for minimum duty cycle in COT architecture. This is because when the on-time is close to the minimum value, the switching frequency can be reduced as needed to always ensure proper operation.

The SA26066 can support at least 70% maximum duty cycle operation for the entire temperature range of -40°C –125°C, if the 1100kHz switching frequency is selected.

During PFM light-load operation, when the duty-cycle reaches the maximum value, the device will enter CCM mode even when the load current is low.

#### **Enable and Adjusting Input Undervoltage Lockout**

The EN input is a low-voltage-capable input with logic-compatible threshold. The comparator design uses an accurate EN rising threshold. When EN voltage rises to  $\sim 0.8 \text{V}$ , and  $\text{V}_{\text{CC}}$  is present, the EN comparator is enabled. When EN is driven above 1.22V, normal device operation is enabled. When EN voltage falls below the EN rising threshold by more than the threshold hysteresis  $\text{V}_{\text{EN,HYS}}$ , the device is turned off. When EN voltage is driven below  $\sim 0.4 \text{V}$ , the internal supply will be shut down, reducing input current to <10 $\mu$ A (typ).

A resistor-divider can be used if a higher UVLO threshold is required in the application, as shown in Figure 6. Note that EN voltage should not higher than 3.6V.



Figure 6. Adjusting Input UVLO

### **Application Information**

#### **Feedback Resistor Selection**

Choose  $R_H$  and  $R_L$  to program the proper output voltage. Choose large resistance values between  $1k\Omega$  and  $100k\Omega$  for both  $R_H$  and  $R_L$  to minimize power consumption under light loads. For example, if  $V_{\text{OUT\_SET}}$  is 1.8V, and  $10k\Omega$  is selected for the  $R_H$  value, then  $R_L$  can be calculated as  $5k\Omega$  using following equation:

$$R_{_L} = \frac{0.6V}{V_{_{OUT-SET}} - 0.6V} R_{_H}$$



Figure 7. Feedback Resistor





#### **Inductor Selection**

Instant-PWM operates well over a wide range of inductor values. This flexibility allows for optimization to find the best trade-off between efficiency, cost, and size for a particular application. Selecting a low inductor value will help reduce size and cost, and enhance transient response, but will increase the peak inductor ripple current, reducing efficiency and increasing output voltage ripple. Using a low DC resistance (DCR) for the inductor may help reduce DC losses and increase efficiency. Higher inductor values tend to have higher DCR and will slow transient response.

A reasonable compromise between size, efficiency, and transient response can be obtained by selecting a ripple current ( $\Delta I_L$ ) of approximately 20%–50% of the desired full-output load current. Start calculating the approximate inductor value by selecting the input and output voltages, the operating frequency ( $f_{SW}$ ), and the maximum output current ( $I_{OUT,MAX}$ ), then estimating a  $\Delta I_L$  as some percentage of that current in the recommended range.

$$L_{l} = \frac{V_{OUT} \times (V_{IN} - V_{OUT})}{V_{IN} \times f_{SW} \times \Delta I_{L}}$$

Use this inductance value to determine the actual inductor ripple current ( $\Delta I_L$ ) and required peak current inductor current  $I_{L,PEAK}$ .

$$\Delta I_{L} = \frac{V_{OUT} \times (V_{IN} - V_{OUT})}{V_{IN} \times f_{SW} \times L_{I}}$$

 $I_{L,PEAK} = I_{OUT,MAX} + \Delta I_{L}/2$ 

Select an inductor with a saturation current and thermal rating in excess of  $I_{\text{L,PEAK}}$ .

If FCCM light-load operation is selected, make sure the inductor value is high enough to avoid the reverse-current limit being triggered during a steady state if the load current is zero.

For highest efficiency, select an inductor with a low DCR that meets the inductance, size, and cost targets. Low-loss ferrite materials should be considered.

#### **Inductor Selection Example**

Consider a typical design for a device providing 1.8Vout at 6A from 5V<sub>IN</sub>, operating at 1100kHz and using target inductor ripple current ( $\Delta I_L$ ) of 40% or 2.4A. Determine the approximate inductance value at first:

$$L_{1} = \frac{1.8V \times (5V - 1.8V)}{5V \times 1100kHz \times 2.4A} = 0.44 \,\mu\text{H}$$

Next, select the nearest standard inductance value, in this case  $0.47\mu H$ , and calculate the resulting inductor ripple current ( $\Delta I_L$ ):

$$\Delta I_{L} = \frac{1.8V \times \left(5V - 1.8V\right)}{5V \times 1100 \text{kHz} \times 0.47 \,\mu\text{H}} = 2.2\text{A}$$

$$I_{L,PEAK} = 6A + 2.2A/2 = 7.1A$$

The resulting 2.2A ripple current is 2.2A/6A (36.7%), well within the 20%–50% target.

$$I_{L,PEAK,RVS} = 2.2A/2 = 1.1A < I_{LIM,RVS}$$

Finally, select an available inductor with a saturation current higher than the resulting IL, PEAK of 7.1A.

#### Input Capacitor Selection

Input filter capacitors are needed to reduce the ripple voltage on the input, to filter the switched current drawn from the input supply, and to reduce potential EMI. When selecting an input capacitor, be sure to select a voltage rating at least 20% greater than the maximum voltage of the input supply and a temperature rating above the system requirements. X5R series ceramic capacitors are most often selected due to their small size, low cost, surge current capability, and high RMS current ratings over a wide temperature and voltage range. However, systems that are powered by a wall adapter or other long (and therefore inductive) cabling may be susceptible to significant inductive ringing at the input to the device. In these cases, consider adding some bulk capacitance like electrolytic, tantalum, or polymer type capacitors. Using a combination of bulk capacitors (to reduce overshoot or ringing) in parallel with ceramic capacitors (to meet the RMS current requirements) is helpful in these cases.

Consider the RMS current rating of the input capacitor, paralleling additional capacitors if required to meet the calculated RMS ripple current:

$$\mathbf{I}_{\text{CIN\_RMS}} \! = \! \mathbf{I}_{\text{OUT}} \! \times \! \sqrt{\mathbf{D} \! \times \! (1 \! - \! \mathbf{D})}$$

where D is the switching converter duty cycle.

The worst-case condition occurs at D = 0.5, then

$$I_{\text{CIN\_RMS,MAX}} = \frac{I_{\text{OUT}}}{2}$$

For simplification, choose an input capacitor with an RMS current rating greater than half of the maximum load current.

The input capacitor determines the input voltage ripple of the converter. If there is a voltage ripple requirement in



the system, choose an appropriate input capacitor that meets the specification.

Given the very low ESR and ESL of ceramic capacitors, the input voltage ripple can be estimated using the formula:

$$V_{CIN\_RIPPLE,CAP} = \frac{I_{OUT}}{f_{SW} \times C_{IN}} \times D \times (1-D)$$

The worst-case condition occurs at D = 0.5, then

$$V_{\text{CIN\_RIPPLE,CAP,MAX}} = \frac{I_{\text{OUT}}}{4 \times f_{\text{SW}} \times C_{\text{IN}}}$$

The capacitance value is less important than the RMS current rating. In most applications, a single  $10\mu F$  X5R capacitor is sufficient. Place the ceramic input capacitor as close as possible to the device IN and GND pins. Note that a small 100nF ceramic capacitor, placed in parallel, is highly recommended to decouple the high-frequency switching noise.

#### **Output Capacitor Selection**

Instant-PWM provides excellent performance with a wide variety of output capacitor types. Ceramic and POS types are most often selected due to their small size and low cost. Total capacitance is determined by the transient response and output voltage ripple requirements of the system.

#### **Output Voltage Ripple**

Output voltage ripple at the switching frequency is caused by the inductor current ripple ( $\Delta I_L$ ) on the output capacitors ESR (ESR ripple) as well as the stored charge (capacitive ripple). When considering total ripple, both should be considered.

$$\begin{aligned} &V_{\text{RIPPLE,ESR}} = \Delta I_{L} \times ESR \\ &V_{\text{RIPPLE,CAP}} = \frac{\Delta I_{L}}{8 \times C_{\text{OUT}} \times f_{\text{SW}}} \end{aligned}$$

Consider a typical application with  $\Delta I_L = 2.2A$  using three  $22\mu F$  ceramic capacitors, each with an ESR of approximately  $6m\Omega$  for a parallel total of  $66\mu F$  and  $2m\Omega$  ESR.

$$\begin{split} &V_{\text{RIPPLE,ESR}} = 2.2A \times 2m\Omega = 4.4mV \\ &V_{\text{RIPPLE,ESR}} = \frac{2.2A}{8 \times 66 \mu F \times 1100 kHz} = 3.8mV \end{split}$$

Total ripple = 8.2mV. The actual capacitive ripple may be higher than the calculated value because the capacitance decreases with the voltage on the capacitor.

#### **Load-Transient Considerations**

The SA26066 integrates the compensation components to achieve good stability and fast transient responses. Adding a small ceramic capacitor  $C_{\text{FF}}$  in parallel with  $R_{\text{H}}$  may further speed up the load-transient responses, and is therefore highly recommended for applications with large load-transient step requirements.



Figure 8. Feed-Forward Capacitor



### **Thermal Design Considerations**

The maximum power dissipation depends on multiple factors: PCB layout, IC package thermal resistance, local airflow, and the junction temperature relative to ambient. The maximum power dissipation may be calculated as:

$$P_{D,MAX} = (T_{J,MAX} - T_A) / \theta_{JA}$$

where  $T_{J,MAX}$  is the maximum junction temperature,  $T_A$  is the ambient temperature, and  $\theta_{JA}$  is the junction-to-ambient thermal resistance.

To comply with the recommended operating conditions, the maximum junction temperature should not exceed 125°C. The junction-to-ambient thermal resistance  $\theta_{JA}$  is layout-dependent. For the QFN2×3-14 package, the thermal resistance  $\theta_{JA}$  is 35°C /W when measured on a standard Silergy four-layer thermal test board. These standard thermal test layouts have a very large area with long 2oz. copper traces connected to each IC pin and very large, unbroken 1oz. internal power and ground planes.

Meeting the performance of the standard thermal test board in a typical small evaluation board area requires wide copper traces well-connected to the IC's backside pads leading to exposed copper areas on the component side of the board as well as good thermal via from the exposed pad connecting to a wide middle-layer ground plane and, perhaps, to an exposed copper area on the board's solder side.

The maximum power dissipation at  $T_A = 25$ °C may be calculated using the following formula:

$$P_{D,MAX} = (125^{\circ}C-25^{\circ}C)/(35^{\circ}C /W) = 2.86W$$

The maximum power dissipation depends on operating ambient temperature for fixed  $T_{J,MAX}$  and thermal resistance  $\theta_{JA}$ . Use the derating curve in figure below to calculate the effect of rising ambient temperature on the maximum power dissipation.



Figure 9. Maximum Power Dissipation



# **Application Schematic** (Vout = 1.8V)



### **BOM List**

| Designator        | Description         | Part Number        | Manufacturer |
|-------------------|---------------------|--------------------|--------------|
| C <sub>IN1</sub>  | 22μF/25V/X5R,1206   | GRM31CR61E226ME15L | muRata       |
| C <sub>IN2</sub>  | 0.1µF/50V/X5R, 0603 | GRM188R61H104KA93D | mµRata       |
| Cff               | 220pF/50V/C0G, 0603 | GRM1885C1H221JA01D | muRata       |
| Соит              | 47µF/6.3V/X5R, 1206 | GRM31CR60J476KE19L | muRata       |
| Css               | 22nF/50V/X7R, 0603  | GRM188R71H223KA01D | muRata       |
| C <sub>BS</sub>   | 0.1µF/50V/X5R, 0603 | GRM188R61H104KA93D | mµRata       |
| Cvcc              | 1μF/50V/X5R, 0603   | GRM188R61H105KAALD | muRata       |
| L                 | 0.47µH/inductor     | SPM6530T-R47M170   | TDK          |
| Rн                | 10kΩ, 1%, 0603      |                    |              |
| R∟                | 5kΩ, 1%, 0603       |                    |              |
| $R_{PG}$          | 100kΩ, 1%, 0603     |                    |              |
| R <sub>MODE</sub> | 0Ω, 1%, 0603        |                    |              |
| RILMT             | 4.7kΩ, 1%, 0603     |                    |              |

# **Recommend Component Values for Typical Applications**

| V <sub>OUT</sub> (V) | $R_{MODE}(k\Omega)$ | Frequency<br>(kHz) | R <sub>H</sub> (kΩ) | R <sub>L</sub> (kΩ) | C <sub>FF</sub> (pF) | L/(Rated/Saturating<br>Current) | Соит                     |
|----------------------|---------------------|--------------------|---------------------|---------------------|----------------------|---------------------------------|--------------------------|
| 0.8                  | 0                   | 1100, FCCM         | 10                  | 30                  | 220                  | 0.25µH/(10A/14A)                | 47μF×2/6.3V/X5R,<br>1206 |
| 1.2                  | 0                   | 1100, FCCM         | 10                  | 10                  | 220                  | 0.47µH/(10A/14A)                | 47μF×2/6.3V/X5R,<br>1206 |
| 1.8                  | 0                   | 1100, FCCM         | 10                  | 5                   | 220                  | 0.47µH/(10A/14A)                | 47µF×2/6.3V/X5R,1206     |
| 2.5                  | 0                   | 1100, FCCM         | 10                  | 3.16                | 220                  | 0.47µH/(10A/14A)                | 47μF×2/6.3V/X5R,<br>1206 |



### **Layout Design**

Follow these PCB layout guidelines for optimal performance and thermal dissipation:

- Place the input capacitor close to the IN and GND pins, minimizing the loop formed by these connections.
- Keep the high current traces as short and wide as possible.
- Place the Vcc decoupling capacitor close to the Vcc pin.
- Connect AGND and GND at the point of the Vcc capacitor's GND pad.
- Connect the feedback sampling point at C<sub>OUT</sub>, rather than the inductor output terminal.
- Place the FB components (R<sub>H</sub>, R<sub>L</sub>, and C<sub>FF</sub>) as close to FB as possible. Avoid routing the FB trace near LX as it is noise sensitive.

- The LX connection has large voltage swings and fast edges, and can easily radiate noise to adjacent components. Keep its area small to prevent excessive EMI, while using a wide copper trace to minimize parasitic resistance and inductance. Keep sensitive components away from the switching node, or add ground shielding around them, to prevent capacitive noise pickup.
- Provide dedicated wide copper traces for the power path ground between the device and the input and output capacitor grounds, rather than connecting each of these individually to an internal ground plane.
- Place vias in GND copper for heat sinking.
- A four-layer layout is strongly recommended to achieve better thermal performance.
- Keep the BS voltage path (BS, LX, and C<sub>BS</sub>) as short as possible.



Figure 10. PCB Layout Suggestion



# QFN2×3-14 Package Outline Drawing



Note: All dimensions are in millimeters and exclude mold flash and metal burr.



# **Taping and Reel Specification**

# QFN2×3 taping orientation



Feeding direction ----

### Carrier tape and reel specification for packages



| Package type | Tape width (mm) | Pocket pitch(mm) | Reel size<br>(Inch) | Trailer length(mm) | Leader length (mm) | Qty per reel<br>(pcs) |
|--------------|-----------------|------------------|---------------------|--------------------|--------------------|-----------------------|
| QFN2×3-14    | 12              | 8                | 13"                 | 400                | 400                | 5000                  |

Others: NA





# **Revision History**

The revision history provided is for informational purpose only and is believed to be accurate, however, not warranted. Please make sure that you have the latest revision.

| Date        | Revision      | Change                                                                                                           |
|-------------|---------------|------------------------------------------------------------------------------------------------------------------|
| Nov.6, 2023 | Revision 1.0A | On pages 4 and 5, in Electrical Characteristics form, Note 4 is added to the four items: tuvp,DLY tpg,F TsD Thys |
| Aug.1, 2023 | Revision 1.0  | Initial Release                                                                                                  |





#### IMPORTANT NOTICE

- 1. **Right to make changes.** Silergy and its subsidiaries (hereafter Silergy) reserve the right to change any information published in this document, including but not limited to circuitry, specification and/or product design, manufacturing or descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products are sold subject to Silergy's standard terms and conditions of sale.
- 2. Applications. Application examples that are described herein for any of these products are for illustrative purposes only. Silergy makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification. Buyers are responsible for the design and operation of their applications and products using Silergy products. Silergy or its subsidiaries assume no liability for any application assistance or designs of customer products. It is customer's sole responsibility to determine whether the Silergy product is suitable and fit for the customer's applications and products planned. To minimize the risks associated with customer's products and applications, customer should provide adequate design and operating safeguards. Customer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Silergy assumes no liability related to any default, damage, costs or problem in the customer's applications or products, or the application or use by customer's third-party buyers. Customer will fully indemnify Silergy, its subsidiaries, and their representatives against any damages arising out of the use of any Silergy components in safety-critical applications. It is also buyers' sole responsibility to warrant and guarantee that any intellectual property rights of a third party are not infringed upon when integrating Silergy products into any application. Silergy assumes no responsibility for any said applications or for any use of any circuitry other than circuitry entirely embodied in a Silergy product.
- 3. **Limited warranty and liability.** Information furnished by Silergy in this document is believed to be accurate and reliable. However, Silergy makes no representation or warranty, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. In no event shall Silergy be liable for any indirect, incidental, punitive, special or consequential damages, including but not limited to lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges, whether or not such damages are based on tort or negligence, warranty, breach of contract or any other legal theory. Notwithstanding any damages that customer might incur for any reason whatsoever, Silergy' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Standard Terms and Conditions of Sale of Silergy.
- 4. **Suitability for use.** Customer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of Silergy components in its applications, notwithstanding any applications-related information or support that may be provided by Silergy. Silergy products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an Silergy product can reasonably be expected to result in personal injury, death or severe property or environmental damage. Silergy assumes no liability for inclusion and/or use of Silergy products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.
- 5. **Terms and conditions of commercial sale**. Silergy products are sold subject to the standard terms and conditions of commercial sale, as published at http://www.silergy.com/stdterms, unless otherwise agreed in a valid written individual agreement specifically agreed to in writing by an authorized officer of Silergy. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. Silergy hereby expressly objects to and denies the application of any customer's general terms and conditions with regard to the purchase of Silergy products by the customer.
- 6. **No offer to sell or license**. Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights. Silergy makes no representation or warranty that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right. Information published by Silergy regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from Silergy under the patents or other intellectual property of Silergy.

For more information, please visit: www.silergy.com

©2023 Silergy Corp.

All Rights Reserved.