Rev. 6 — 12/2022 Data Sheet: Technical Data - This document provides electrical specifications for S32G2. - For functional characteristics and the programming model, see S32G Reference Manual. # Contents | 1 | Introduction | 4 | 16.3.1 | SPI | | |--------|----------------------------------------------|--------|-----------|-----------------------------------|-----| | 1.1 | Overview | 4 | 16.3.2 | I2C | 68 | | 1.2 | Applications | 4 | 16.3.2.1 | I2C Input | | | 2 | Block diagram | 4 | 16.3.2.2 | I2C Output | 69 | | 3 | Feature comparison | 5 | 16.3.3 | LIN | 71 | | 4 | Ordering Parts | 8 | 16.3.4 | LPSPI | 71 | | 4.1 | Ordering information | 8 | 16.3.5 | CAN | 74 | | 5 | Electrostatic Discharge (ESD) Characteristic | cs8 | 16.3.6 | FlexRay | 74 | | 6 | Maximum Ratings | | 16.3.6.1 | FlexRay - RxD | 74 | | 6.1 | Absolute Max Ratings | 9 | 16.3.6.2 | FlexRay - TxD | 75 | | 7 | Operating Conditions | 13 | 16.3.6.3 | FlexRay - TxEN | 76 | | 7.1 | Operating Conditions | 13 | 16.3.7 | PCIe | 77 | | 7.2 | Clock frequency ranges | 19 | 16.3.8 | GMAC and PFE | 80 | | 8 | Thermal Characteristics | 22 | 16.3.8.1 | GMAC and PFE MII | 80 | | 9 | DC Electricals | 22 | 16.3.8.2 | GMAC MII 50MHz | 82 | | 9.1 | Total power specifications for 0.8V and 1. | 8V | 16.3.8.3 | GMAC and PFE RMII | 83 | | | Analog Domains | 22 | 16.3.8.4 | GMAC and PFE Management Interface | 84 | | 9.2 | Static power specifications for I/O Domain | ıs. 24 | 16.3.8.5 | GMAC and PFE RGMII | | | 9.3 | Device Power and Operating Current | | 16.3.8.6 | GMAC and PFE SGMII | 86 | | | Specifications | 26 | 16.3.9 | USB | 88 | | 10 | Power Sequencing | 29 | 16.3.9.1 | USB-ULPI | 88 | | 10.1 | Power-up | | 16.4 | Memory interfaces | 89 | | 10.2 | Power-down | 30 | 16.4.1 | QuadSPI | | | 11 | Electromagnetic compatibility (EMC) | 30 | 16.4.1.1 | QuadSPI | | | 12 | I/O Pad Characteristics | | 16.4.1.2 | QuadSPI Quad 1.8V DDR 66MHz | 89 | | 12.1 | GPIO Pads | 30 | 16.4.1.3 | QuadSPI Quad 1.8V SDR 133MHz | 90 | | 13 | Aurora specifications | 40 | 16.4.1.4 | QuadSPI Octal 1.8V DDR 100MHz | 90 | | 13.1 | Aurora Pads | 40 | 16.4.1.5 | QuadSPI Octal 1.8V DDR 133MHz | 91 | | 13.2 | Aurora Port Timing | 43 | 16.4.1.6 | QuadSPI Octal 1.8V DDR 166MHz | 92 | | 13.3 | Aurora PLL | | 16.4.1.7 | QuadSPI Octal 1.8V DDR 200MHz | 92 | | 14 | Power Management Controller (PMC) | 46 | 16.4.1.8 | QuadSPI Octal 1.8V SDR 100MHz | 93 | | 14.1 | PMC Bandgap | | 16.4.1.9 | QuadSPI Octal 1.8V SDR 133MHz | | | 15 | Reset | | 16.4.1.10 | QuadSPI Quad 3.3V DDR 66MHz | 94 | | 15.1 | Reset Duration | 46 | 16.4.1.11 | QuadSPI Quad 3.3V SDR 104MHz | 95 | | 15.2 | Reset and Standby related pad electrical | | 16.4.1.12 | QuadSPI interfaces | 96 | | | characteristics | 50 | 16.4.1.13 | QuadSPI configurations | 96 | | 15.2.1 | PMIC Standby Mode Entry / Exit Protocol. | 52 | 16.4.1.14 | QuadSPI timing diagrams | | | 16 | Peripheral specifications | | 16.4.2 | DDR | 99 | | 16.1 | Analog Modules | 54 | 16.4.2.1 | DDR | 99 | | 16.1.1 | SAR ADC | | 16.4.2.2 | DDR Common DC Input | | | 16.1.2 | Temperature Monitoring Unit (TMU) | 56 | 16.4.2.3 | DDR Common DC Output | | | 16.1.3 | Glitch Filter | | 16.4.2.4 | DDR3L DC Input | | | 16.1.4 | IRQ | 57 | 16.4.2.5 | DDR3L Output Timing | | | 16.2 | Clock and PLL Interfaces | 58 | 16.4.2.6 | LPDDR4 DC Input timing | | | 16.2.1 | DFS | 58 | 16.4.2.7 | LPDDR4 Output Timing | | | 16.2.2 | FIRC | | 16.4.3 | uSDHC | | | 16.2.3 | SIRC | 59 | 16.4.3.1 | uSDHC SD3.0/eMMC5.1 DDR | 102 | | 16.2.4 | FXOSC | 59 | 16.4.3.2 | uSDHC SD3.0/SDIO3.0/eMMC5.1 SDR | | | 16.2.5 | PLL | 61 | 16.4.3.3 | uSDHC SDR-100MHz | | | 16.3 | Communication modules | 63 | 16.4.3.4 | uSDHC SDR-HS200 | | | 16.4.3.5 | uSDHC DDR-HS400 | 107 | 17 | Pinouts | 112 | |----------|-----------------------------|-----|---------|------------------|-----| | 16.5 | Debug modules | 108 | 18 | Packaging | 112 | | 16.5.1 | JTAG Boundary Scan | 108 | 19 | Revision history | 117 | | 16.5.2 | JTAG Debug Interface Timing | 111 | Legal i | information | 135 | | | | | | | | #### 1 Introduction #### 1.1 Overview S32G2 is a family of high-performance vehicle network processors that combine controller area network (CAN), local interconnect network (LIN), and FlexRay networking with high-data-rate Ethernet networking. It also combines a functional safe-core infrastructure with MPU cores and includes high-level security features. S32G2 family includes the following variants: - S32G234M - S32G233A - S32G254A - S32G274A This document primarily represents the features offered by the superset S32G274A. #### 1.2 Applications Combining ASIL D safety, hardware security, high-performance real-time and application processing and network acceleration, this chip targets applications that includes: - · Central gateways and domain controllers connecting various networks and translating their protocols - · Safety processor for ADAS and autonomous driving - · High-performance central compute nodes - · FOTA masters controlling secure software image downloads and their distribution to the ECUs in the network - · Secure key management - · Smart antennas ## 2 Block diagram The following figure shows the block diagram for S32G274A, the superset chip in the S32G2 family. Data Sheet: Technical Data 4 / 138 # 3 Feature comparison The following table compares the features of chips in the S32G2 family. Table 1. Feature comparison | Feature | S32G234M | S32G233A | S32G254A | S32G274A | | | | |---------------------------------------------|-------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|-----------------------|--|--|--| | | Com | pute and bus modules | | | | | | | CPUs: applications | N/A | Cluster 0: single Cortex is available or | Cluster 0: dual<br>Cortex-A53 core | | | | | | | | Cluster 1: single Cortex-A53 core (only Core 0 is available on these chips) Cluster 1: de Cortex-A53 core | | | | | | | L1 cache | N/A | 32 KB I-cache a | ind 32 KB D-cache per 0 | Cortex-A53 core | | | | | L2 cache | N/A | | 512 KB per cluster | | | | | | Cache coherency interconnect | N/A | | Yes | | | | | | Interrupt controller for<br>Cortex-A53 core | N/A | Generic inter | rupt controller (CoreLink | <sup>™</sup> GIC-500) | | | | | Core maximum frequencies | Cortex-M7 core: 400 | | Cortex-A53 core: 1 GHz | | | | | | | MHz | Cortex-M7 core: 400 MHz | | | | | | | Lockstep support for Cortex-<br>A53 cores | N/A | Configurable: lockstep clusters or two independent clusters | | | | | | | CPUs: real-time | 3 Cortex-M7 cores in lockstep | 1 Cortex-M7 core in lockstep (only the Cortex-M7 core 0 is available on these chips) 3 Cortex-M7 cores in lockstep a Cortex-M7 cores in lockstep are cortex-M7 cortex-M7 cores are cortex-M | | | | | | | L1 cache | 32 | KB I-cache and 32 KB D | -cache per Cortex-M7 c | ore | | | | | DTCM | | 64 KB per Co | ortex-M7 core | | | | | | Interrupt controller for<br>Cortex-M7 core | 3 NVICs | 1 NVIC | 3 N\ | /ICs | | | | | DMA | 2 € | eDMA (supporting locksto | ep), each with 32 channe | els | | | | | DMAMUX inputs | | 128 pe | r DMA | | | | | | Debug run control | | Arm CoreSight <sup>™</sup> J | ΓAG (IEEE 1149.1) | | | | | | Debug trace | | Aurora | 4-lane | | | | | | SWT | | 7 | 7 | | | | | | STM | | 8 | 3 | | | | | | | | Memory modules | | | | | | | System RAM | 8 MB | 6 MB | 8 // | <b>ЛВ</b> | | | | | System RAM ports | | 16 ports, interl | eaved 64-byte | | | | | Table 1. Feature comparison (continued) | Feature | S32G234M | S32G233A | S32G254A | S32G274A | | | | | |------------------------------------------------------------|----------------------------------------------------------|--------------------------|-------------------------|-----------|--|--|--|--| | DRAM | N/A | | LPDDR4 and DDR3L | | | | | | | DRAM physical interface<br>(PHY) | N/A | ×32 | | | | | | | | QuadSPI | | 1 (supports two i | dentical devices) | | | | | | | uSDHC | | , | l | | | | | | | Fuses <sup>1</sup> | | 2 banks at 4 | lk Bits each | | | | | | | Standby SRAM with ECC | | 32 | КВ | | | | | | | | ; | Security modules | | | | | | | | Security subsystem | | HSI | E_H | | | | | | | Resource isolation | | XRDC support | ing 8 domains | | | | | | | Arm TrustZone® | N/A | | Yes | | | | | | | Life cycle | | Ye | es | | | | | | | Secure debug | | Ye | es | | | | | | | OTFAD | | Ye | es | | | | | | | | Commun | ication interface module | es | | | | | | | Comms acceleration | | LL | CE | | | | | | | CAN with flexible data rate | | 16 (in LL | .CE) + 4 | | | | | | | FlexRay with dual-channel support for protocol version 2.1 | | 1 (in LL | CE) + 1 | | | | | | | LINFlexD | | 4 (in LL | CE) + 3 | | | | | | | SPI | | 4 (in LLCE, can be ena | bled with firmware) + 6 | | | | | | | Ethernet acceleration | | PF | E | | | | | | | MAC | | 4 (3 PFE_MAC | + 1 GMAC_0) | | | | | | | Supported Ethernet interfaces | | MII, RMII, RGN | MII, and SGMII | | | | | | | SerDes subsystem with PCIe | 1 supporting Gen2 in<br>X1 and X2 modes<br>(PCle_0 only) | 2 suppo | rting Gen3 in X1 and X2 | modes | | | | | | SerDes subsystem lanes | | 4 configurable fo | r PCIe or SGMII | | | | | | | USBOTG | N/A | 1 suppor | ting USB 2.0 and ULPI i | nterfaces | | | | | | I <sup>2</sup> C | | Ę | 5 | | | | | | | CRC 1 | | | | | | | | | Data Sheet: Technical Data 6/138 Table 1. Feature comparison (continued) | Feature | S32G234M | S32G233A | S32G254A | S32G274A | | | | | | | |-----------------|--------------------|-------------------------------------------|-----------------------|------------------|--|--|--|--|--|--| | PIT | | 2 | 2 | | | | | | | | | SAR_ADC | | 2, each supporting 12 bits and 6 channels | | | | | | | | | | FTM | | 2, each suppor | ting 6 channels | | | | | | | | | CTU | | , | 1 | | | | | | | | | SEMA42 | | , | 1 | | | | | | | | | | Clock | king, power, and reset | | | | | | | | | | FIRC frequency | | 48 N | ИНz | | | | | | | | | SIRC frequency | | 32 I | kHz | | | | | | | | | FXOSC frequency | | 20–40 | ) MHz | | | | | | | | | PLL | | Ę | 5 | | | | | | | | | Low-power mode | | Ye | es | | | | | | | | | RTC | | 1 with AP | I function | | | | | | | | | Wake-up sources | | 2 | 4 | | | | | | | | | | | Miscellaneous | | | | | | | | | | Package | 525 flip chip plas | tic ball grid array (525 F | C-PBGA), 19 mm × 19 r | nm, 0.8 mm pitch | | | | | | | <sup>1.</sup> The first 4k Bits bank is assigned exclusively to the HSE. The second 4k Bits bank is solely for system configuration and not free for other user purposes. ## 4 Ordering Parts #### 4.1 Ordering information ## 5 Electrostatic Discharge (ESD) Characteristics The following table gives the ESD ratings and test conditions for the device. Table 2. Electrostatic Discharge (ESD) Characteristics | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |--------|---------------------------------------------------------|-----|-----|------|------|-----------|----------------| | _ | ESD Human Body<br>Model (HBM) <sup>1, 2, 3</sup> | _ | _ | 2000 | V | All pins | _ | | _ | ESD Charged<br>Device Model<br>(CDM) <sup>1, 3, 4</sup> | _ | _ | 250 | V | All pins | _ | - Device failure is defined as: "If after exposure to ESD pulses, the device does not meet the device specification requirements." - 2. This parameter is tested in conformity with AEC-Q100-002 - 3. All ESD testing conforms with AEC-Q100 Stress Test Qualification for Automotive Grade Integrated Circuits. - 4. This parameter is tested in conformity with AEC-Q100-011. # 6 Maximum Ratings ### 6.1 Absolute Max Ratings This table defines the absolute maximum ratings for the device in terms of reliability characteristics. Absolute maximum rating specifications are stress ratings only, and functional operation is not guaranteed under these conditions. Functional operating conditions are given in the Operating Conditions section of this document. NOTE All specifications associated with VIN are measured at the SoC pin. Table 3. Absolute Max Ratings | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |---------------------|---------------------------------------------------|------|-----|------|------|-----------|----------------| | VDD | Core voltage<br>Supply <sup>1, 2</sup> | -0.3 | _ | 0.96 | V | _ | _ | | VSS | Ground Supply <sup>1</sup> | -0.3 | _ | 0.3 | V | _ | _ | | VDD_STBY | Standby domain supply voltage <sup>1, 2</sup> | -0.3 | _ | 0.96 | V | _ | _ | | VDD_LV_PLL | PLL digital voltage supply <sup>1, 2, 3</sup> | -0.3 | _ | 0.96 | V | _ | _ | | VDD_LV_PLL_AUR | Aurora PLL digital voltage supply <sup>1, 2</sup> | -0.3 | _ | 0.96 | V | _ | _ | | VDD_LV_PLL_<br>DDR0 | DDR0 PLL digital voltage supply <sup>1, 2</sup> | -0.3 | _ | 0.96 | V | _ | _ | | VDD_VP_PCIEn | PCIE0/1 core voltage supply (n=0, 1) 1,2 | -0.3 | _ | 0.96 | V | _ | _ | | VDD_FIRC | FIRC high voltage supply <sup>1, 4</sup> | -0.3 | _ | 2.16 | V | _ | _ | | VDD_EFUSE | EFUSE high voltage supply <sup>1, 4</sup> | -0.3 | _ | 2.16 | V | _ | _ | | VDD_IO_x | GPIO 3.3V supply <sup>1, 5</sup> | -0.3 | _ | 4 | V | _ | _ | | VDD_IO_A | GPIO A 3.3V supply <sup>1, 5</sup> | -0.3 | _ | 4 | V | _ | _ | | VDD_IO_B | GPIO B 3.3V supply <sup>1, 5</sup> | -0.3 | _ | 4 | V | _ | _ | | VDD_IO_GMAC0 | GMAC0 I/O voltage supply <sup>1, 5</sup> | -0.3 | _ | 4 | V | _ | _ | | VDD_IO_GMAC1 | GMAC1 I/O voltage supply <sup>1, 5</sup> | -0.3 | _ | 4 | V | _ | _ | | VDD_IO_QSPI | QSPI A I/O voltage supply <sup>1, 4</sup> | -0.3 | _ | 2.16 | V | _ | _ | Table 3. Absolute Max Ratings (continued) | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |---------------------|------------------------------------------------------|------|-----|------|------|----------------------------|----------------| | VDD_IO_SDHC | uSDHC / QSPI B I/O<br>voltage supply <sup>1, 5</sup> | -0.3 | _ | 4 | V | _ | _ | | VDD_IO_CLKOUT | CLKOUT 1.8V I/O supply <sup>1, 4</sup> | -0.3 | _ | 2.16 | V | _ | _ | | VDD_IO_AUR | Aurora 1.8V I/O supply <sup>1, 4</sup> | -0.3 | _ | 2.16 | V | _ | _ | | VDD_IO_DDR0 | DDR0 I/O voltage supply <sup>1</sup> | -0.3 | _ | 2.16 | V | _ | _ | | VDD_IO_USB | USB I/O voltage supply <sup>1, 5</sup> | -0.3 | _ | 4 | V | _ | _ | | VDD_IO_STBY | Standby domain I/O voltage supply <sup>1, 5</sup> | -0.3 | _ | 4 | V | _ | _ | | VDD_VREF | Supply detector high voltage supply <sup>1, 4</sup> | -0.3 | _ | 2.16 | V | _ | _ | | VDD_ADC | ADC voltage supply <sup>1, 4</sup> | -0.3 | _ | 2.16 | V | Reference to VSS_<br>ADC | _ | | VSS_ADC | ADC ground supply <sup>1</sup> | -0.3 | _ | 0.3 | V | Reference to VSS | _ | | VDD_HV_PLL | PLL high voltage supply <sup>1, 4</sup> | -0.3 | _ | 2.16 | V | _ | _ | | VDD_HV_PLL_<br>AUR | Aurora PLL high voltage supply <sup>1, 4</sup> | -0.3 | _ | 2.16 | V | _ | _ | | VDD_HV_PLL_<br>DDR0 | DDR PLL voltage supply <sup>1, 4</sup> | -0.3 | _ | 2.16 | V | _ | _ | | VDD_DDR0 | DDR0 high voltage supply <sup>1, 4</sup> | -0.3 | _ | 2.16 | V | DDR PHY PLL | _ | | VDD_FXOSC | FXOSC high voltage supply <sup>1, 4</sup> | -0.3 | _ | 2.16 | V | Reference to VSS_<br>FXOSC | _ | | VSS_FXOSC | FXOSC ground supply <sup>1</sup> | -0.3 | _ | 0.3 | V | Reference to VSS | _ | | VEXTAL | FXOSC EXTAL input voltage range 1, 4, 6 | -0.3 | _ | 2.16 | V | _ | _ | | VXTAL | FXOSC XTAL input voltage range 1, 4, 6 | -0.3 | _ | 2.16 | V | _ | _ | | VDD_IO_PCIEn | PCIE0/1 high voltage supply (n=0, 1) 1, 4 | -0.3 | _ | 2.16 | V | _ | _ | Table 3. Absolute Max Ratings (continued) | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |-------------|----------------------------------------------------------------------------|--------------------|-----|------------------------|------|-----------------------------------------------------------------------------------------------|----------------| | VDD_TMU | Thermal Monitoring<br>Unit (TMU) high<br>voltage supply <sup>1, 4</sup> | -0.3 | _ | 2.16 | V | _ | _ | | VREFH_ADC | ADC reference high voltage <sup>1, 4</sup> | -0.3 | _ | 2.16 | V | Reference to VREFL_<br>ADC | _ | | VREFL_ADC | ADC reference low voltage <sup>1</sup> | -0.3 | _ | 0.3 | V | Reference to VSS | _ | | VAD_INPUT | ADC input voltage range <sup>1, 7, 8</sup> | VREFL_<br>ADC -0.6 | _ | VREFH_<br>ADC +<br>0.5 | V | _ | _ | | VIN | GPIO input voltage range <sup>1, 9, 10, 11</sup> | VSS - 0.3 | _ | VDD_IO_<br>* + 0.3 | V | _ | _ | | IINJ_D | Maximum DC<br>current injection<br>digital I/O pin <sup>1, 12</sup> | -3 | _ | 3 | mA | _ | _ | | IINJ_A | Maximum DC<br>current injection<br>analog input<br>pin <sup>1, 8, 13</sup> | -1 | _ | 1 | mA | _ | _ | | IINJ_LVDS | Max LVDS RX or<br>TX pin injection<br>current <sup>1, 14</sup> | 0 | _ | 100 | uA | _ | _ | | IMAXSEG | Maximum RMS current per GPIO supply domain (VDD_IO_*) 1 | _ | _ | 140 | mA | _ | _ | | TSTG | Storage temperature range <sup>1</sup> | -55 | _ | 150 | С | _ | _ | | TSDR | Maximum solder temperature <sup>1, 15</sup> | _ | _ | 260 | С | Pb free | _ | | MSL | Moisture Sensitivity<br>Level <sup>1, 16</sup> | _ | _ | 3 | _ | _ | _ | | V_OS_US_10 | Voltage at 10 % of tSIGNAL <sup>17</sup> | -0.4 | _ | 3.7 | V | 3.3V, See "SoC-pin<br>overshoot/undershoot<br>voltage for each GPIO<br>pad type" figure below | _ | | V_OS_US_7p5 | Voltage at 7.50 % of tSIGNAL <sup>17</sup> | -0.5 | _ | 3.8 | V | 3.3V, See "SoC-pin<br>overshoot/undershoot<br>voltage for each GPIO<br>pad type" figure below | _ | Table 3. Absolute Max Ratings (continued) | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |-------------|--------------------------------------------|------|-----|------|------|-----------------------------------------------------------------------------------------------|----------------| | V_OS_US_2p5 | Voltage at 2.50 % of tSIGNAL <sup>17</sup> | -0.6 | _ | 3.9 | V | 3.3V, See "SoC-pin<br>overshoot/undershoot<br>voltage for each GPIO<br>pad type" figure below | _ | | V_OS_US_1p6 | Voltage at 1.60 % of tSIGNAL <sup>17</sup> | -0.7 | _ | 4 | V | 3.3V, See "SoC-pin<br>overshoot/undershoot<br>voltage for each GPIO<br>pad type" figure below | _ | | V_OS_US_10 | Voltage at 10 % of tSIGNAL <sup>18</sup> | -0.7 | _ | 2.31 | V | 1.8V, See "SoC-pin<br>overshoot/undershoot<br>voltage for each GPIO<br>pad type" figure below | _ | - 1. Absolute maximum ratings are stress ratings only, and functional operation at the maxima is not guaranteed. Stress beyond the listed maxima may affect device reliability or cause permanent damage to the device. See the operating conditions table for functional specifications. - 2. Allowed 0.88V 0.96V for 60 seconds cumulative over lifetime with no operating restrictions, 2.0 hours cumulative over lifetime with device in reset, at maximum Tj = 125 °C - 3. VDD\_LV\_PLL must be connected to VDD, and not powered independently. It must share any filters with VDD. - 4. Allowed 1.92V 2.16V for 60 seconds cumulative over lifetime with no operating restrictions, 2.6 hours cumulative over lifetime with device in reset, at maximum Tj = 125 °C - 5. Allowed 3.52V 4.0V for 60 seconds cumulative over lifetime with no operating restrictions, 2.6 hours cumulative over lifetime with device in reset, at maximum Tj = 125 °C - 6. VEXTAL/VXTAL (min) is for powered condition. VEXTAL/VXTAL (min) can be lower in unpowered condition. - 7. The maximum input voltage on an I/O pin tracks with the associated I/O supply maximum. For the injection current condition on a pin, the voltage equals the supply plus the voltage drop across the internal ESD diode from I/O pin to supply. - 8. Allowed for a cumulative duration of 50 hours operation over the lifetime of the device at maximum Tj, with VREFH\_ADC <= 1.92V, VREFL ADC = 0V. Allowed for unlimited duration if the device is unpowered. - 9. Absolute maximum DC VIN levels for a powered device are 3.82V and 2.22V, for 3.3V and 1.8V domains, respectively. For powered devices when VIN ≥ VDD\_IO\*, VIN must simultaneously follow the constraint that VIN-VDD\_IO\* ≤ 0.3V for the DC case. For unpowered devices, the allowed VIN max level is +0.9V. Unpowered devices must simultaneously follow IINJ\_D unpowered current injection constraints. - 10. Absolute minimum DC VIN level for a powered device is -0.3V. For unpowered devices, the allowed VIN min level is -0.9V. Unpowered devices must simultaneously follow IINJ D unpowered current injection constraints. - 11. DC case limit. Overshoot/Undershoot beyond this range is allowed, but only for the limited durations as constrained by temporal percentages of tSIGNAL. - 12. IINJ\_D specifications are per pin for an unpowered condition of the associated supply. The maximum simultaneous injection per supply is 30mA. - 13. Non-disturb of ADC channels during current injection cannot be guaranteed. The degradation in channel performance cannot be specified due to the dynamic operation of the ADC input mux and potential for varying charge distribution. For the max +/-1mA DC injection quoted here, VAD\_INPUT would be +0.5/-0.6V relative to VREFH\_ADC/VREFL\_ADC at max Tj. ADC Output of the channel into which injection occurs will saturate depending on the direction of injection and for the channels not subject to current injection Offset error would be -12 LSB to 6 LSB and TUE would be -12 LSB to 8 LSB. - 14. Applies exclusively to ZipWire and does not apply to Aurora. Allowed for a cumulative of 14 hours over the life of the part. The voltage on the RX or TX pin must not exceed 2.16 V at any time during the power-cycling or normal operation. - 15. Solder profile per IPC/JEDEC J-STD-020D. - 16. Moisture sensitivity per JEDEC test method A112. - 17. For AC Signals in a 3.3V supply domain, if VDD\_IO ≤ 3.3V, max VIN overshoot is limited to VDD\_IO+20%. If VDD\_IO > 3.3V, then max VIN overshoot is limited to 4V. - 18. For AC Signals in a 1.8V supply domain, max VIN overshoot is limited to VDD\_IO+20% for 10% of tSIGNAL. Data Sheet: Technical Data 12 / 138 ## 7 Operating Conditions ### 7.1 Operating Conditions The following table describes the functional operating conditions for the device, and for which all specifications in this datasheet are valid, except where explicitly noted. Device behavior is not guaranteed for operation outside of the conditions in this table. Table 4. Operating Conditions | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |-------------|-----------------------------------------------------------|-----|-----|------|------|-----------|----------------| | fSYS_A53 | Cortex-A53<br>core operating<br>frequency <sup>1, 2</sup> | _ | _ | 1000 | MHz | _ | | | fSYS_CM7 | Cortex-M7<br>core operating<br>frequency <sup>1, 2</sup> | _ | _ | 400 | MHz | _ | _ | | fSYS_PFE_PE | PFE PE operating frequency <sup>1, 2</sup> | _ | _ | 600 | MHz | _ | _ | Table 4. Operating Conditions (continued) | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |---------------------|---------------------------------------------------|------|------|----------|------|----------------------------------------------------------------------------------------------------|----------------| | Tj | Junction<br>Temperature<br>Range <sup>1, 3</sup> | -40 | _ | 125 | С | _ | _ | | Та | Ambient<br>Temperature<br>Range <sup>1</sup> | -40 | _ | 105 | С | _ | _ | | VDD | Core voltage<br>Supply <sup>1, 4</sup> | 0.72 | 0.77 | 0.87 | V | DIE_PROCESS[1:0]<br>fuse setting = b01 | _ | | VDD | Core voltage<br>Supply <sup>1, 4</sup> | 0.75 | 0.8 | 0.87 | V | DIE_PROCESS[1:0]<br>fuse setting = b00 | _ | | VSS | Ground Supply <sup>1</sup> | _ | 0 | <u> </u> | V | <u> </u> | _ | | VDD_STBY | Standby domain supply voltage <sup>1, 4, 5</sup> | 0.72 | 0.77 | 0.87 | V | DIE_PROCESS[1:0]<br>fuse setting = b01 | _ | | VDD_STBY | Standby domain supply voltage <sup>1, 4, 5</sup> | 0.75 | 0.8 | 0.87 | V | DIE_PROCESS[1:0] fuse setting = b00 | _ | | VDD_LV_PLL | PLL digital voltage supply <sup>1, 4, 6</sup> | 0.72 | 0.77 | 0.87 | V | DIE_PROCESS[1:0]<br>fuse setting = b01 | _ | | VDD_LV_PLL | PLL digital voltage supply <sup>1, 4, 6</sup> | 0.75 | 0.8 | 0.87 | V | DIE_PROCESS[1:0]<br>fuse setting = b00 | _ | | VDD_LV_PLL_AUR | Aurora PLL digital voltage supply <sup>1, 4</sup> | 0.72 | 0.77 | 0.87 | V | DIE_PROCESS[1:0]<br>fuse setting = b01 | _ | | VDD_LV_PLL_AUR | Aurora PLL digital voltage supply <sup>1, 4</sup> | 0.75 | 0.8 | 0.87 | V | DIE_PROCESS[1:0]<br>fuse setting = b00 | _ | | VDD_LV_PLL_<br>DDR0 | DDR0 PLL digital voltage supply <sup>1, 4</sup> | 0.72 | 0.77 | 0.87 | V | DIE_PROCESS[1:0] fuse setting = b01, reference PLL only - DDR PLL LV supply tied to LV power grid. | _ | | VDD_LV_PLL_<br>DDR0 | DDR0 PLL digital voltage supply <sup>1, 4</sup> | 0.75 | 0.8 | 0.87 | V | DIE_PROCESS[1:0] fuse setting = b00, reference PLL only - DDR PLL LV supply tied to LV power grid. | _ | | VDD_VP_PCIEn | PCIE0/1 core voltage supply <sup>1, 4, 7</sup> | 0.72 | 0.77 | 0.87 | V | DIE_PROCESS[1:0]<br>fuse setting = b01 | _ | | VDD_VP_PCIEn | PCIE0/1 core voltage supply <sup>1, 4, 7</sup> | 0.75 | 0.8 | 0.87 | V | DIE_PROCESS[1:0]<br>fuse setting = b00 | _ | | VDD_IO_A | GPIO A 3.3V supply <sup>1</sup> | 3.08 | 3.3 | 3.52 | V | _ | _ | Table 4. Operating Conditions (continued) | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |---------------|---------------------------------------------------|-------|------|------|------|----------------------------|----------------| | VDD_IO_B | GPIO B 3.3V supply <sup>1, 8</sup> | 3.08 | 3.3 | 3.52 | V | _ | _ | | VDD_IO_GMAC0 | GMAC0 I/O voltage supply <sup>1</sup> | 1.68 | 1.8 | 1.92 | V | 1.8V | _ | | VDD_IO_GMAC0 | GMAC0 I/O voltage supply <sup>1</sup> | 3.08 | 3.3 | 3.52 | V | 3.3V | _ | | VDD_IO_GMAC1 | GMAC1 I/O voltage supply <sup>1</sup> | 1.68 | 1.8 | 1.92 | V | 1.8V | _ | | VDD_IO_GMAC1 | GMAC1 I/O voltage supply <sup>1</sup> | 3.08 | 3.3 | 3.52 | V | 3.3V | _ | | VDD_IO_QSPI | QuadSPI A I/O voltage supply <sup>1, 9</sup> | 1.68 | 1.8 | 1.92 | V | 1.8V | _ | | VDD_IO_SDHC | uSDHC / QSPI B I/O<br>voltage supply <sup>1</sup> | 1.68 | 1.8 | 1.92 | V | 1.8V | _ | | VDD_IO_SDHC | uSDHC I/O voltage supply <sup>1</sup> | 3.08 | 3.3 | 3.52 | V | 3.3V | _ | | VDD_IO_CLKOUT | CLKOUT 1.8V I/O supply <sup>1</sup> | 1.68 | 1.8 | 1.92 | V | _ | _ | | VDD_IO_AUR | Aurora 1.8V I/O supply <sup>1</sup> | 1.68 | 1.8 | 1.92 | V | Aurora LVDS Tx + ref clock | _ | | VDD_IO_STBY | Standby domain I/O voltage supply <sup>1, 8</sup> | 3.08 | 3.3 | 3.52 | V | _ | _ | | VDD_IO_USB | USB I/O voltage supply <sup>1</sup> | 1.68 | 1.8 | 1.92 | V | 1.8V | _ | | VDD_IO_USB | USB I/O voltage supply <sup>1</sup> | 3.08 | 3.3 | 3.52 | V | 3.3V | _ | | VDD_IO_DDR0 | DDR3L I/O voltage supply <sup>1</sup> | 1.283 | 1.35 | 1.45 | V | _ | _ | | VDD_IO_DDR0 | LPDDR4 I/O voltage supply <sup>1</sup> | 1.06 | 1.1 | 1.17 | V | _ | _ | | δVDD_IO_DDR0 | DDR3L I/O supply ripple voltage <sup>1</sup> | -5 | _ | 5 | % | _ | _ | | δVDD_IO_DDR0 | LPDDR4 I/O supply ripple voltage <sup>1</sup> | -2.5 | _ | 2.5 | % | _ | _ | | VDD_DDR0 | DDR0 high voltage supply <sup>1</sup> | 1.68 | 1.8 | 1.92 | V | _ | _ | | VDD_FIRC | FIRC high voltage supply <sup>1</sup> | 1.68 | 1.8 | 1.92 | V | _ | _ | Data Sheet: Technical Data Table 4. Operating Conditions (continued) | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |----------------------|-------------------------------------------------------------------|---------------------------|-----|---------------------------|------|------------------------------------------------------------------------------------------|----------------| | VDD_VREF | PMC high voltage supply <sup>1</sup> | 1.68 | 1.8 | 1.92 | V | _ | _ | | VDD_EFUSE | EFUSE high voltage supply <sup>1, 10, 11, 12</sup> | 1.68 | 1.8 | 1.92 | V | _ | _ | | VDD_ADC | ADC high voltage supply <sup>1</sup> | 1.68 | 1.8 | 1.92 | V | _ | _ | | VDD_HV_PLL | PLL high voltage supply <sup>1</sup> | 1.68 | 1.8 | 1.92 | V | _ | _ | | VDD_HV_PLL_<br>AUR | Aurora PLL high voltage supply <sup>1</sup> | 1.68 | 1.8 | 1.92 | V | _ | _ | | VDD_HV_PLL_<br>DDR0 | DDR PLL voltage supply <sup>1</sup> | 1.68 | 1.8 | 1.92 | V | _ | _ | | ðVDD_HV_PLL_<br>DDR0 | DDR PLL supply ripple voltage <sup>1</sup> | -2.5 | _ | 2.5 | % | _ | _ | | VDD_FXOSC | FXOSC high voltage supply <sup>1</sup> | 1.68 | 1.8 | 1.92 | V | _ | _ | | VDD_IO_PCIEn | PCIE0/1 high voltage supply <sup>1, 7</sup> | 1.68 | 1.8 | 1.92 | V | _ | _ | | VDD_TMU | Thermal Monitoring Unit (TMU) high voltage supply <sup>1</sup> | 1.68 | 1.8 | 1.92 | V | _ | _ | | VREFH_ADCn | ADC reference high voltage (n=0, 1) 1 | 1.68 | 1.8 | 1.92 | V | _ | _ | | VREFL_ADCn | ADC reference low voltage (n=0, 1) <sup>1</sup> | VSS_HV<br>_ADC -<br>0.025 | _ | VSS_HV<br>_ADC +<br>0.025 | V | DC value | _ | | VIN_33 | 3.3V GPIO<br>input voltage<br>range <sup>1, 13, 14, 15</sup> | VSS - 0.3 | _ | VDD_IO_<br>* + 0.3 | V | _ | _ | | VIN_18 | 1.8V GPIO<br>input voltage<br>range <sup>1, 13, 14, 15</sup> | VSS - 0.3 | _ | VDD_IO_<br>* + 0.3 | V | _ | _ | | ΔVDD | 0.8V supply voltage differential <sup>1, 16</sup> | -25 | _ | 25 | mV | Applies to all 0.8V supplies on the device. | _ | | ΔVDD_HV_18_IO | 1.8V I/O supply<br>voltage differential<br>group <sup>1, 16</sup> | -25 | _ | 25 | mV | Applies to VDD_IO_<br>QSPI, VDD_IO_SDHC,<br>VDD_IO_GMAC0,<br>VDD_IO_GMAC1,<br>VDD_IO_USB | _ | Table 4. Operating Conditions (continued) | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |----------------------|-------------------------------------------------------------------------------------|-------------------------|-----|-------------------------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------| | ΔVDD_HV_18_<br>ANA | 1.8V analog supply<br>voltage differential<br>group <sup>1, 10, 11, 12, 16, 1</sup> | -25 | _ | 25 | mV | Applies to VDD_IO_CLKOUT, VDD_IO_AUR, VDD_ TMU, VREFH_ADC*, VDD_ADC, VDD_HV_ PLL*, VDD_VREF, VDD_FXOSC, VDD_ FIRC, VDD_EFUSE, VDD_DDR0, VDD_ IO_PCIE0, VDD_IO_ PCIE1 | _ | | ΔVDD_HV_33_IO | 3.3V I/O supply voltage differential group <sup>1, 16</sup> | -25 | | 25 | mV | VDD_IO_A, VDD_IO_B | _ | | ΔVSS_HV_18 | 1.8V supply<br>ground voltage<br>differential <sup>1, 16</sup> | -25 | _ | 25 | mV | Applies to VSS,<br>VREFL_ADCn, VSS_<br>ADC, VSS_FXOSC | _ | | VRAMP_LV | LV supply voltage ramp-up rate <sup>1, 18</sup> | 0.001 | _ | 24 | V / ms | Applies to 0.8V supplies | _ | | VRAMP_HV | HV supply voltage ramp-up rate <sup>1</sup> | 0.001 | _ | 24 | V / ms | Applies to 1.8V supplies and DDR I/O supplies. | _ | | VRAMP_HV_33_IO | 3.3V I/O supply voltage ramp-up rate <sup>1</sup> | 0.001 | _ | 50 | V / ms | Applies to 3.3V I/O supplies. | _ | | TDISCHARGE_<br>STDBY | Supply discharge<br>time during Standby<br>mode entry <sup>1</sup> | 100 | _ | _ | us | Applies to all switchable supplies during Standby mode entry | _ | | VAD_INPUT | ADC input voltage range <sup>1, 19</sup> | VREFL_<br>ADC -<br>0.35 | _ | VREFH_<br>ADC +<br>0.25 | V | _ | _ | | IINJ_D | GPIO Input DC<br>Injection Current <sup>1, 20</sup> | -3 | _ | 3 | mA | Unpowered | _ | | IINJ_D | GPIO Input DC<br>Injection Current <sup>1, 21</sup> | 0 | _ | 5 | uA | Powered | _ | | IINJ_A | SAR ADC Input DC<br>Injection Current <sup>1, 22</sup> | -20 | _ | 20 | uA | _ | _ | | IMAXSEG | Maximum RMS<br>current per GPIO<br>supply domain <sup>1</sup> | _ | _ | 120 | mA | _ | _ | <sup>1.</sup> The operating conditions in this table apply as required conditions for all other specifications in this document, unless explicitly noted as an exception in another section of this document. - 2. The stated maximum operating frequency must be observed when using the PLL with frequency modulation enabled. Center-spread modulation is supported in cases where the nominal operating frequency plus half the modulation depth is less than the stated maximum frequency. - 3. Lifetime operation at Tj max not guaranteed. Standard automotive temperature profile assumed for performance and reliability guarantees. - 4. SVS guidelines apply to all LV supplies on the device. See power management chapter of device reference manual for details on SVS. - 5. The operating voltage range applies when the device is not in standby mode. - 6. VDD\_LV\_PLL must be connected to VDD, and not powered independently. It must share any filters with VDD. - 7. Both PCIe supplies must ramp for the SerDes PHY to safely power up into its reset state. Until both supplies are ramped, the SerDes PHY will be in an undefined state. - 8. A minimum of 2.91V is supported on this supply when the device is in low-power standby mode if it is kept powered during this mode. - 9. The device supports QSPI interface to 3.3V memories on the QSPI B bank, which is multiplexed with uSDHC functions on the VDD IO SDHC supply. QSPI A signals on VDD IO QSPI are limited to 1.8V. - 10. The VDD\_EFUSE supply must be maintained within specification during fuse programming. Failure to do this may result in improper functionality of the device after fuse programming. - 11. Refer to the Power Sequencing section for the relationship of VDD\_EFUSE powering up/down relative to the core, high-voltage, and I/O supplies. - 12. VDD\_EFUSE must be grounded when not actively programming the fuses. This supply is not required to be powered for fuse reads. See device hardware design guidelines document for more details. - 13. For AC signals, allowed max VIN ≤ VDD\_IO\* for lifetime operation. If AC overshoot beyond VDD\_IO\* occurs, then refer to the Abs Max duration constraints as a function of the amount of overshoot. For DC signals ≥ VDD\_IO, VIN-VDD\_IO\* ≤ 0.3V is allowed for lifetime operation. - 14. The min DC VIN level for a powered device is -0.3V. If AC undershoot below -0.3V occurs, then refer to the Abs Max duration constraints as a function of the amount of undershoot. - 15. DC case limit. Overshoot/Undershoot beyond this range is allowed, but only for the limited durations as constrained by temporal percentages of tSIGNAL. - 16. The "voltage differential" refers to the difference between the lowest and highest voltages across all supplies within the supply group as defined under Condition column. - 17. VREFH\_ADCn allows a differential voltage of +/-100mV. - 18. On slow ramps, the RESET\_B pin may be observed to be asserted multiple times during the supply ramping. In order to prevent these pulses from being propagated into the system, it is recommended that the PMIC drives RESET\_B low during supply ramp or whenever POR\_B is asserted. - 19. The maximum input voltage on an I/O pin tracks with the associated I/O supply maximum. For the injection current condition on a pin, the voltage equals the supply plus the voltage drop across the internal ESD diode from I/O pin to supply - 20. IINJ\_D specifications are per pin for an unpowered condition of the associated supply. The maximum simultaneous injection per supply is 30mA. - 21. You must ensure that neither IINJ nor VIN specs are violated. Negligible DC injection currents are expected to flow during normal powered operation. - 22. The SAR ADC electrical specifications are not guaranteed during any period when the operating injection current limit is violated. These specifications are at maximum Tj and VREFH\_ADC=1.8V; the injected current will reduce with reduced Tj. The "fuse setting" values/conditions in above table correspond with the DIE\_PROCESS[1:0] fuses which NXP programs during manufacturing. See Reference Manual and it's Fuse Map for further details about the purpose. Example: Value "b01" represents DIE\_PROCESS[1]=0 and DIE\_PROCESS[0]=1". The device hardware design guidelines document summarizes mandatory board design rules in table "Decoupling caps values" and section "PDN (Power Delivery Network) Guidelines". Data Sheet: Technical Data 18 / 138 ## 7.2 Clock frequency ranges The following table gives the frequency range minimum and maximums to use when programming the clock dividers on the device. Table 5. Clock frequency ranges | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |-------------------------|---------------------------------------------|-----|-----|------|------|------------------------|----------------| | fA53_CORE_DIV2_<br>CLK | Cortex-A53 core<br>div2 clock frequency | 24 | _ | 500 | MHz | A53_CORE_DIV2_CLK | _ | | fA53_CORE_<br>DIV10_CLK | Cortex-A53 core<br>div10 clock<br>frequency | 4.8 | _ | 100 | MHz | A53_CORE_DIV10_<br>CLK | _ | | fLBIST_CLK | LBIST[7:0] clock frequency | _ | _ | 50 | MHz | LBIST_CLK[7:0] | _ | | fXBAR_CLK | XBAR clock frequency | 24 | _ | 400 | MHz | XBAR_CLK | _ | | fXBAR_DIV2_CLK | XBAR div2 clock frequency | 12 | _ | 200 | MHz | XBAR_DIV2_CLK | _ | | fXBAR_DIV3_CLK | XBAR div3 clock frequency | 8 | _ | 133 | MHz | XBAR_DIV3_CLK | _ | | fXBAR_DIV4_CLK | XBAR div4 clock frequency | 6 | _ | 100 | MHz | XBAR_DIV4_CLK | _ | | fXBAR_DIV6_CLK | XBAR div6 clock frequency | 4 | _ | 66.7 | MHz | XBAR_DIV6_CLK | _ | | fDAPB_CLK | Debug clock<br>frequency | _ | _ | 133 | MHz | fDAPB_CLK | _ | Table 5. Clock frequency ranges (continued) | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |------------------------|-------------------------------------------|-----|-----|-------|------|-----------------------|----------------| | fFRAY_CHI | FlexRay CHI clock frequency | _ | _ | 133 | MHz | _ | _ | | fSERDES_REF_<br>CLK | SERDES reference clock frequency | 100 | _ | 125 | MHz | SERDES_REF_CLK | _ | | fPER_CLK | Peripheral clock frequency | _ | _ | 80 | MHz | PER_CLK | _ | | fFTM_0_REF_CLK | FlexTimer 0 external clock frequency | _ | _ | 20 | MHz | FTM_0_REF_CLK | _ | | fFTM_1_REF_CLK | FlexTimer 1 external clock frequency | _ | _ | 20 | MHz | FTM_1_REF_CLK | _ | | fFLEXRAY_PE_<br>CLK | FlexRay PE clock frequency | _ | _ | 40 | MHz | FLEXRAY_PE_CLK | _ | | fCAN_PE_CLK | CAN PE clock frequency | 40 | _ | 80 | MHz | CAN_PE_CLK | _ | | fLIN_BAUD_CLK | LIN baud clock frequency | _ | _ | 133 | MHz | LIN_BAUD_CLK | _ | | fLINFLEXD_CLK | LIN clock frequency | _ | _ | 66.7 | MHz | LINFLEXD_CLK | _ | | fGMAC_TS_CLK | GMAC timestamp cl<br>ock frequency | 5 | _ | 200 | MHz | GMAC_TS_CLK | _ | | fGMAC_0_TX_CLK | GMAC_0<br>transmit clock<br>frequency | 2.5 | _ | 125 | MHz | GMAC_0_TX_CLK | _ | | fGMAC_0_RX_CLK | GMAC_0 receive clock frequency | 2.5 | _ | 125 | MHz | GMAC_0_RX_CLK | _ | | fGMAC_0_REF_<br>CLK | GMAC_0 reference clock frequency | _ | _ | 50 | MHz | GMAC_0_REF_CLK | _ | | fPFE_MAC_0_TX_<br>CLK | PFE MAC_0<br>transmit clock<br>frequency | 2.5 | _ | 312.5 | MHz | PFE_MAC_0_TX_CLK | _ | | fPFE_MAC_0_RX_<br>CLK | PFE MAC_0 receive clock frequency | 2.5 | _ | 312.5 | MHz | PFE_MAC_0_RX_CLK | _ | | fPFE_MAC_0_<br>REF_CLK | PFE MAC_0<br>reference clock<br>frequency | _ | _ | 50 | MHz | PFE_MAC_0_REF_<br>CLK | _ | | fPFE_MAC_1_TX_<br>CLK | PFE MAC_1<br>transmit clock<br>frequency | 2.5 | _ | 125 | MHz | PFE_MAC_1_TX_CLK | _ | | fPFE_MAC_1_RX_<br>CLK | PFE MAC_1 receive clock frequency | 2.5 | _ | 125 | MHz | PFE_MAC_1_RX_CLK | _ | Data Sheet: Technical Data Table 5. Clock frequency ranges (continued) | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |------------------------|-------------------------------------------|-----|-----|-----|------|-----------------------------------|----------------| | fPFE_MAC_1_<br>REF_CLK | PFE<br>MAC_1 reference<br>clock frequency | _ | _ | 50 | MHz | PFE_MAC_1_REF_<br>CLK | _ | | fPFE_MAC_2_TX_<br>CLK | PFE<br>MAC_2 transmit cloc<br>k frequency | 2.5 | _ | 125 | MHz | PFE_MAC_2_TX_CLK | _ | | fPFE_MAC_2_RX_<br>CLK | PFE MAC_2 receive clock frequency | 2.5 | _ | 125 | MHz | PFE_MAC_2_RX_CLK | _ | | fPFE_MAC_2_<br>REF_CLK | PFE<br>MAC_2 reference<br>clock frequency | _ | _ | 50 | MHz | PFE_MAC_2_REF_<br>CLK | _ | | fSPI_CLK | SPI clock frequency | 10 | _ | 100 | MHz | SPI_CLK | _ | | fQSPI_2X_CLK | QSPI 2X clock frequency | _ | _ | 400 | MHz | QSPI_2X_CLK - DDR<br>200MHz | _ | | fQSPI_2X_CLK | QSPI 2X clock frequency | _ | _ | 333 | MHz | QSPI_2X_CLK - DDR<br>166MHz | _ | | fQSPI_2X_CLK | QSPI 2X clock frequency | _ | _ | 266 | MHz | QSPI_2X_CLK - DDR /<br>SDR 133MHz | _ | | fQSPI_2X_CLK | QSPI 2X clock frequency | _ | _ | 208 | MHz | QSPI_2X_CLK - SDR<br>104MHz | _ | | fQSPI_2X_CLK | QSPI 2X clock frequency | _ | _ | 200 | MHz | QSPI_2X_CLK - SDR<br>100MHz | _ | | fQSPI_2X_CLK | QSPI 2X clock frequency | _ | _ | 133 | MHz | QSPI_2X_CLK - DDR<br>66MHz | _ | | fQSPI_1X_CLK | QSPI 1X clock frequency | _ | _ | 200 | MHz | QSPI_1X_CLK - DDR<br>200MHz | _ | | fQSPI_1X_CLK | QSPI 1X clock frequency | _ | _ | 166 | MHz | QSPI_1X_CLK - DDR<br>166MHz | _ | | fQSPI_1X_CLK | QSPI 1X clock frequency | _ | _ | 133 | MHz | QSPI_1X_CLK - DDR /<br>SDR 133MHz | _ | | fQSPI_1X_CLK | QSPI 1X clock frequency | _ | _ | 104 | MHz | QSPI_1X_CLK - SDR<br>104MHz | _ | | fQSPI_1X_CLK | QSPI 1X clock frequency | _ | _ | 100 | MHz | QSPI_1X_CLK - SDR<br>100MHz | _ | | fQSPI_1X_CLK | QSPI 1X clock frequency | _ | _ | 66 | MHz | QSPI_1X_CLK - DDR<br>66MHz | _ | | fSDHC_CLK | uSDHC clock<br>frequency | 133 | _ | 200 | MHz | SDHC_CLK - DDR<br>HS400 | _ | Table 5. Clock frequency ranges (continued) | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |--------------|----------------------------|-----|-----|-----|------|-------------------------------|----------------| | fSDHC_CLK | uSDHC clock<br>frequency | _ | _ | 200 | MHz | SDHC_CLK - SDR<br>HS200 | _ | | fSDHC_CLK | uSDHC clock<br>frequency | _ | _ | 100 | MHz | SDHC_CLK - SDR<br>100MHz | _ | | fSDHC_CLK | uSDHC clock<br>frequency | _ | _ | 52 | MHz | SDHC_CLK - DDR /<br>SDR 52MHz | _ | | fPFE_PE_CLK | PFE PE clock frequency | _ | _ | 600 | MHz | PFE_PE_CLK | _ | | fPFE_SYS_CLK | PFE system clock frequency | _ | _ | 300 | MHz | PFE_SYS_CLK | _ | #### 8 Thermal Characteristics Junction temperature is a function of die size, on-chip power dissipation, package thermal resistance, mounting site (board) temperature, ambient temperature, air flow, power dissipation of other components on the board, and board thermal resistance. Table 6. Thermal Resistance | Board type <sup>1</sup> | Symbol | Description | Value | Unit | |-------------------------|------------------|--------------------------------------------------------|-------|------| | JESD51-9, 2s2p | R <sub>θJA</sub> | Junction to ambient<br>Thermal Resistance <sup>2</sup> | 16.5 | °C/W | | JESD51-9, 2s2p | $\Psi_{JT}$ | Junction to Lid Top<br>Thermal Resistance <sup>2</sup> | 1.1 | °C/W | | N/A | R <sub>eJC</sub> | Junction to Case Thermal Resistance <sup>3</sup> | 1.3 | °C/W | - 1. Thermal test board meets JEDEC specification for this package (JESD51-9). - 2. Determined in accordance with JEDEC JESD51-2A natural convection environment. Thermal resistance data in this report is solely for a thermal performance comparison of one package to another in a standardized specified environment. It is not meant to predict the performance of a package in an application-specific environment. - 3. Junction-to-Case thermal resistance determined using an isothermal cold plate. Case temperature refers to the lid surface temperature. #### 9 DC Electricals #### 9.1 Total power specifications for 0.8V and 1.8V Analog Domains The following table contains the individual max and thermal 0.8V power figures for each device in the S32G2 family as well as a 1.8V analog total which applies to all devices. For I/O power specifications please see dedicated I/O table. Data Sheet: Technical Data 22 / 138 Table 7. Total power specifications for 0.8V and 1.8V Analog Domains | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |--------|------------------------------------------------------------------------------|-----|-----|------|------|------------------------------------------------------------------------------------------------------------------------------------------------|----------------| | _ | 0.8V Supply Rail<br>Power: S32G274A<br>Max Usecase <sup>1, 2</sup> | _ | _ | 4.5 | W | Tj=125C, All 0.8v<br>supplies at 0.8V,<br>Sum of VDD,<br>VDD_STBY, VDD_VP_<br>PCIE0/1, VDD_LV_<br>PLL, VDD_LV_PLL_<br>DDR0, VDD_LV_PLL_<br>AUR | _ | | _ | 0.8V Supply<br>Rail Power:<br>S32G274A Thermal<br>Usecase <sup>2, 3</sup> | _ | _ | 4.36 | W | Tj=125C, All 0.8v<br>supplies at 0.8V,<br>Sum of VDD,<br>VDD_STBY, VDD_VP_<br>PCIE0/1, VDD_LV_<br>PLL, VDD_LV_PLL_<br>DDR0, VDD_LV_PLL_<br>AUR | _ | | | 0.8V Supply Rail<br>Power: S32G254A<br>Max Usecase <sup>1, 2, 4</sup> | _ | _ | 4.37 | W | Tj=125C, All 0.8v<br>supplies at 0.8V,<br>Sum of VDD,<br>VDD_STBY, VDD_VP_<br>PCIE0/1, VDD_LV_<br>PLL, VDD_LV_PLL_<br>DDR0, VDD_LV_PLL_<br>AUR | _ | | _ | 0.8V Supply<br>Rail Power:<br>S32G254A Thermal<br>Usecase <sup>2, 3, 4</sup> | _ | _ | 4.22 | W | Tj=125C, All 0.8v<br>supplies at 0.8V,<br>Sum of VDD,<br>VDD_STBY, VDD_VP_<br>PCIE0/1, VDD_LV_<br>PLL, VDD_LV_PLL_<br>DDR0, VDD_LV_PLL_<br>AUR | _ | | _ | 0.8V Supply Rail<br>Power: S32G233A<br>Max Usecase <sup>1, 2, 4</sup> | _ | _ | 4.25 | W | Tj=125C, All 0.8v<br>supplies at 0.8V,<br>Sum of VDD,<br>VDD_STBY, VDD_VP_<br>PCIE0/1, VDD_LV_<br>PLL, VDD_LV_PLL_<br>DDR0, VDD_LV_PLL_<br>AUR | _ | | _ | 0.8V Supply<br>Rail Power:<br>S32G233A Thermal<br>Usecase <sup>2, 3, 4</sup> | _ | _ | 4.16 | W | Tj=125C, All 0.8v<br>supplies at 0.8V,<br>Sum of VDD,<br>VDD_STBY, VDD_VP_<br>PCIE0/1, VDD_LV_<br>PLL, VDD_LV_PLL_ | _ | Table 7. Total power specifications for 0.8V and 1.8V Analog Domains (continued) | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |--------|------------------------------------------------------------------------------|-----|-----|-------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------| | | | | | | | DDR0, VDD_LV_PLL_<br>AUR | | | _ | 0.8V Supply<br>Rail Power:<br>S32G234M Max<br>Usecase <sup>1, 2, 4</sup> | _ | _ | 3.79 | W | Tj=125C, All 0.8v<br>supplies at 0.8V,<br>Sum of VDD,<br>VDD_STBY, VDD_VP_<br>PCIE0/1, VDD_LV_<br>PLL, VDD_LV_PLL_<br>DDR0, VDD_LV_PLL_<br>AUR | _ | | _ | 0.8V Supply<br>Rail Power:<br>S32G234M Thermal<br>Usecase <sup>2, 3, 4</sup> | _ | _ | 3.67 | W | Tj=125C, All 0.8v<br>supplies at 0.8V,<br>Sum of VDD,<br>VDD_STBY, VDD_VP_<br>PCIE0/1, VDD_LV_<br>PLL, VDD_LV_PLL_<br>DDR0, VDD_LV_PLL_<br>AUR | _ | | _ | 1.8V Analog Supply<br>Rail power: All<br>devices <sup>5</sup> | _ | _ | 0.135 | W | Tj=125C, All 1.8V<br>supplies at 1.8V,<br>Sum of VDD_FXOSC,<br>VDD_HV_PLL_AUR,<br>VDD_HV_PLL_DDR0,<br>VDD_ADC, VREFH_<br>ADC0/1, VDD_FIRC,<br>VDD_VREF, VDD_HV_<br>PLL, VDD_TMU, VDD_<br>DDR0 | _ | - 1. Max usecase: This is provided for power supply design. It is the realistic peak power consumption in an application. Shall only be maintained for a very short time (approx. 100us). - 2. On a device with DIE\_PROCESS[1:0] = 01b, VDD will be 0.77V. The MAX and THERMAL specs will be unchanged. - 3. Thermal usecase: This is provided for designing a thermal solution. This is a realistic maximum sustained usecase which would be maintained for a longer duration. - 4. Note that during Self Test execution, the power consumption for this device could exceed the stated spec. The S32G274A device Max Usecase spec will apply for the duration of the self test. - 1.8V total does not include additional consumption during a fuse programming operation. See IDD\_EFUSE\_PGM spec for max additional current. #### 9.2 Static power specifications for I/O Domains The following table contains the static power consumption for each I/O power domain. This data does not include the usage dependent dynamic current of GPIO-pins. To estimate the dynamic GPIO current for a specific use-case, an IO calculator tool is available. For IO calculator, contact your NXP sales representative. The "Device Power and Operating Current Specifications" table contains pre-calculated total I/O power (static + dynamic) for common usecases. Data Sheet: Technical Data 24 / 138 Table 8. Static power specifications for I/O Domains | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |---------------------|------------------------------------------------|-----|-----|------|------|----------------------|----------------| | SPVDD_IO_A | 3.3V Static Power on VDD_IO_A | _ | _ | 1 | mW | VDD_IO_A = 3.3V | _ | | SPVDD_IO_B | 3.3V Static Power on VDD_IO_B | _ | _ | 1.3 | mW | VDD_IO_B = 3.3V | _ | | SPVDD_IO_STBY | 3.3V Static Power on VDD_IO_STBY | _ | _ | 2.4 | mW | VDD_IO_STBY = 3.3V | _ | | SPVDD_IO_SDHC | 3.3V Static Power on VDD_IO_SDHC | _ | _ | 155 | mW | VDD_IO_SDHC = 3.3V | _ | | SPVDD_IO_SDHC | 1.8V Static Power on VDD_IO_SDHC | _ | _ | 58 | mW | VDD_IO_SDHC = 1.8V | _ | | SPVDD_IO_<br>GMAC0 | 3.3V Static Power on VDD_IO_GMAC0 | _ | _ | 154 | mW | VDD_IO_GMAC0 = 3.3V | _ | | SPVDD_IO_<br>GMAC0 | 1.8V Static Power on VDD_IO_GMAC0 | _ | _ | 55 | mW | VDD_IO_GMAC0 = 1.8V | _ | | SPVDD_IO_<br>GMAC1 | 3.3V Static Power on VDD_IO_GMAC1 | _ | _ | 150 | mW | VDD_IO_GMAC1 = 3.3V | _ | | SPVDD_IO_<br>GMAC1 | 1.8V Static Power on VDD_IO_GMAC1 | _ | _ | 55 | mW | VDD_IO_GMAC1 = 1.8V | _ | | SPVDD_IO_USB | 3.3V Static Power on VDD_IO_USB | _ | _ | 147 | mW | VDD_IO_USB = 3.3V | _ | | SPVDD_IO_USB | 1.8V Static Power on VDD_IO_USB | _ | _ | 53.5 | mW | VDD_IO_USB = 1.8V | _ | | SPVDD_IO_QSPI | 1.8V Static Power on VDD_IO_QSPI | _ | _ | 0.9 | mW | VDD_IO_QSPI = 1.8V | _ | | SPVDD_IO_<br>CLKOUT | 1.8V Static Power on VDD_IO_CLKOUT | _ | _ | 0.9 | mW | VDD_IO_CLKOUT = 1.8V | _ | | SPVDD_IO_PCIE0 | 1.8V Static Power on VDD_IO_PCIE0 | _ | _ | 2.6 | mW | VDD_IO_PCIE0 = 1.8V | _ | | SPVDD_IO_PCIE1 | 1.8V Static Power on VDD_IO_PCIE1 | _ | _ | 2.6 | mW | VDD_IO_PCIE1 = 1.8V | _ | | SPVDD_IO_AUR | 1.8V Static Power on VDD_IO_AUR | _ | _ | 1.1 | mW | VDD_IO_AUR = 1.8V | _ | | SPVDD_IO_DDR | 1.1V Static Power<br>on VDD_IO_DDR -<br>LPDDR4 | _ | _ | 8.2 | mW | VDD_IO_DDR = 1.1V | _ | | SPVDD_IO_DDR | 1.35V Static Power<br>on VDD_IO_DDR -<br>DDR3L | _ | _ | 10.1 | mW | VDD_IO_DDR = 1.35V | _ | ## 9.3 Device Power and Operating Current Specifications The device power consumption, operating current, and applicable conditions are given in the following table. **NOTE**All measurements are at Tj=125C, unless otherwise specified. Table 9. Device Power and Operating Current Specifications | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |---------------------|----------------------------------------------------------------------|-----|-----|-----|------|------------------------------------------------------------------------------------|----------------| | PVDD_STBY | Standby mode core supply power | _ | 48 | - | uW | Ta = 25C, VDD_<br>STBY = 0.8V, typical<br>silicon, all pull up/down<br>disabled | _ | | PVDD_IO_STBY | Standby mode I/O supply power <sup>1</sup> | _ | 120 | _ | uW | Ta = 25C, VDD_IO_<br>STBY = 3.0V, typical<br>silicon, all pull up/down<br>disabled | _ | | IDD_FXOSC | VDD_FXOSC operating current | _ | 0.6 | _ | mA | 1.8V, 40MHz | _ | | IDD_HV_PLL_AUR | VDD_HV_PLL_AUR operating current | _ | 4.3 | _ | mA | 1.8V, fPLL_VCO = 5GHz | _ | | IDD_HV_PLL_<br>DDR0 | VDD_HV_PLL_DDR<br>0 operating current<br>(DDR reference PLL<br>only) | _ | 2 | _ | mA | fPLL_DDR_PHI0 =<br>800MHz, fDDR_PLL =<br>1600MHz, 1.8V | _ | | IDD_ADC | VDD_ADC operating current | _ | 1.8 | _ | mA | 1.8V, 2 ADCs @<br>1Msps | _ | | IDD_ADC | VDD_ADC operating current | _ | 200 | _ | uA | 1.8V, Disabled (per<br>ADC) | _ | | IVREFH_ADC | VREFH_ADC operating current | _ | 210 | _ | uA | VREFH_ADC = 1.8V | _ | | IDD_FIRC | VDD_FIRC operating current | _ | 0.6 | _ | mA | FIRC trimmed<br>frequency (48MHz<br>typical) | _ | | IDD_VREF | VDD_VREF operating current | _ | 0.7 | _ | mA | 1.8V | _ | | IDD_HV_PLL | VDD_HV_PLL operating current | _ | 8.9 | _ | mA | 1.8V, fPLL_VCO<br>= 2GHz, Core /<br>Peripheral/Acclerator<br>PLLs | _ | | IDD_EFUSE_PGM | VDD_EFUSE programming current | _ | _ | 140 | mA | VDD_EFUSE=1.8V,<br>VDD=0.8V | _ | | IDD_TMU | VDD_TMU operating current | _ | 4.6 | _ | mA | 1.8V, central unit<br>and remote sensors<br>operating | _ | Table 9. Device Power and Operating Current Specifications (continued) | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |----------------------|-------------------------------------------|-----|-------|-----|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|----------------| | IDD_DDR0 | VDD_DDR0 operating current | _ | 5.0 | _ | mA | 1.8V, fPLL_DDR_PHI0<br>= 800MHz, fDDR_PLL<br>= 1600MHz | _ | | PVDD_IO_PCIEn | VDD_IO_PCIE0 operating power <sup>2</sup> | _ | _ | 76 | mW | All circuits enabled,<br>VDD_IO_PCIEn=1.8V,<br>Gen3 8Gbps, 2 lanes.<br>Per IP instance | _ | | PVDD_IO_PCIEn | VDD_IO_PCIE0 operating power | _ | - | 72 | mW | All circuits enabled,<br>VDD_IO_PCIEn=1.8V,<br>Gen2.1 5Gbps, 2<br>lanes. Per IP instance | _ | | PVDD_IO_PCIEn | VDD_IO_PCIE0 operating power | _ | _ | 68 | mW | All circuits enabled,<br>VDD_IO_PCIEn=1.8V,<br>Gen1.1 2.5Gbps, 2<br>lanes. Per IP instance | _ | | PVDD_IO_PCIEn | VDD_IO_PCIE0 operating power | _ | _ | 1.5 | mW | Powered down state,<br>VDD_IO_PCIEn=1.8V,<br>Per IP instance | _ | | PVDD_IO_DDR | VDD_IO_DDR 100% write operating power | _ | _ | 625 | mW | LPDDR4, VDD_IO_<br>DDR = 1.1V, 3200<br>MT/s, 100% write, 1/2<br>data lines switching,<br>60 Ohm transmit<br>termination driving a 60<br>Ohm load | _ | | PVDD_IO_DDR_<br>IDLE | VDD_IO_DDR idle power | _ | 55 | _ | mW | LPDDR4, VDD_IO_<br>DDR = 1.1V, Tj = 25C | _ | | PVDD_IO_DDR_<br>RET | VDD_IO_DDR data retention power | _ | 0.02 | | mW | LPDDR4, VDD_IO_<br>DDR = 1.1V, Standby<br>mode and DRAM in<br>self-refresh, Tj=25C. | _ | | PVDD_IO_DDR_<br>RET | VDD_IO_DDR data retention power | _ | 0.030 | _ | mW | DDR3L, VDD_IO_DDR<br>= 1.35V, Standby<br>mode and DRAM in<br>self-refresh, Tj=25C. | _ | | PVDD_IO_DDR | VDD_IO_DDR 100% write operating power | _ | _ | 598 | mW | DDR3L, VDD_IO_DDR<br>= 1.35V, 1600 MT/s,<br>100% Write operation,<br>1/2 data lines<br>switching, 60 Ohm<br>transmit termination<br>driving a 60 ohm load | _ | Table 9. Device Power and Operating Current Specifications (continued) | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |----------------------|-------------------------------------------------|-----|-----|-----|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------| | PVDD_IO_DDR_<br>IDLE | VDD_IO_DDR idle power | _ | 57 | _ | mW | DDR3L, VDD_IO_DDR<br>= 1.35V, Tj=25C | _ | | PVDD_IO_QSPI | QSPI A I/O voltage<br>supply operating<br>power | _ | 58 | _ | mW | 1.8V, 200MHz - clocks<br>100% activity rate, 50%<br>data rate, 1/2 data<br>switching per cycle,<br>does not include power<br>for other I/O ins on the<br>VDD_IO_QSPI supply.<br>15.5pF. | _ | | PVDD_IO_SDHC | VDD_IO_SDHC operating power | _ | 128 | _ | mW | 1.8V, HS400, SD_CLK<br>100%, SD_D(8) 50%,<br>1/2 data switching per<br>cycle, does not include<br>power for other I/O pins<br>on the VDD_IO_SDHC<br>supply, 15.5pF | _ | | PVDD_IO_GMACn | VDD_IO_GMACn operating power | | 81 | | mW | 1.8V, RGMII 125MHz,<br>100% clock rate, 50%<br>data rate, 1/2 data<br>switching per cycle,<br>per IP instance, does<br>not include power for<br>other I/O pins on<br>the VDD_IO_GMACn<br>supply. 15.5pF | _ | | PVDD_IO_GMACn | VDD_IO_GMACn operating power | _ | 292 | _ | mW | 3.3V, RGMII 125MHz, 100% clock rate, 50% data rate, 1/2 data switching per cycle, per IP instance, does not include power for other I/O pins on the VDD_IO_GMACn supply, 15.5pF. | _ | | PVDD_IO_USB_<br>TYP | USB I/O voltage<br>supply operating<br>power | _ | 59 | _ | mW | 1.8V, modem - 8<br>outputs @60MHz, 50%<br>data rate, 1/2 data<br>switching per cycle,<br>does not include power<br>for other I/O pins<br>on the VDD_IO_USB<br>supply. 15.5pF. | _ | Table 9. Device Power and Operating Current Specifications (continued) | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |---------------------|----------------------------------------------|-----|-----|-----|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------| | PVDD_IO_USB_<br>TYP | USB I/O voltage<br>supply operating<br>power | | 174 | | mW | 3.3V, modem - 8<br>outputs @60MHz, 50%<br>data rate, 1/2 data<br>switching per cycle,<br>does not include power<br>for the other I/O pins<br>on the VDD_IO_USB<br>supply. 15.5pF | | | PVDD_IO_AUR | Aurora I/O voltage supply operating power | _ | 164 | _ | mW | 1.8V, 5Gbps on 4<br>lanes, 50% Activity<br>Rate, 1/2 data<br>switching per cycle | _ | - This spec includes the consumption on pins in VDD\_STBY\_IO domain only. See the hardware design guide for more details. - 2. This specification can be considered a worst case maximum for any valid 2 x lane SerDes configuration (including PCIe/SGMII or SGMII only modes). ### 10 Power Sequencing #### 10.1 Power-up The following sequence has been validated by NXP and is to be followed when powering up the device. Each supply within a step must be within its specified operating voltage range before the next step in the sequence is started, except as noted below. - 1. Set POR\_B input to low value. - 2. Ramp up VDD\_IO\_STBY supply. VDD\_IO\_B can optionally be included with VDD\_IO\_STBY in the first step. - 3. Ramp up all GPIO supplies powered to 3.3V. - 4. Ramp up all 1.8V supplies including GPIO supplies powered to 1.8V Step 5 and 6 can commence in the following sequence prior to all 1.8V supplies reaching DC tolerance. Step 5 must still reach DC tolerance before Step 6. - 5. Ramp up VDD\_DDR\_IO supply - 6. Ramp up all 0.8V supplies - 7. Set POR\_B and PMIC\_VDD\_OK inputs to high value once all supplies have reached their specified levels. #### NOTE For step 4, it is acceptable for the 1.8V supplies to not yet be within their specified range at the time of asserting the PMIC\_VDD\_OK input when exiting Standby mode if it is ensured that they are within their specified range no later than 140 us after the PMIC\_VDD\_OK input assertion. VDD\_IO\_QSPI (a 1.8V GPIO supply) has the additional option to ramp with step 3 instead of step 4. Data Sheet: Technical Data 29 / 138 #### NOTE While powering up the device, the VDD\_EFUSE supply pin must be kept powered down. While the device is already powered up, the VDD\_EFUSE supply pin can be powered up/down independent of the other supplies on the device. The VDD\_EFUSE supply pin must be powered down prior to Standby mode entry or, at the latest, powered down together with the other 1.8V supplies during Standby mode entry. Table 10. Power-up | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |---------|---------------------------------------------------|-----|-----|-----|------|-----------|----------------| | Vpwrdwn | Maximum voltage on a supply pin in powerdown mode | _ | _ | 100 | mV | _ | _ | The power-up sequence on Standby exit is the same except that only the switchable supplies that were powered down during Standby mode are ramped up again, and the POR\_B input is kept high throughout the sequence. #### 10.2 Power-down When powering down the SoC, it is recommended to use the reverse order from the power-up sequence. If this cannot be achieved, ensure that all supplies are below the Vpwrdwn level before powering up again. ## 11 Electromagnetic compatibility (EMC) EMC measurements to IC-level IEC standards are available from NXP Semiconductor on request. #### 12 I/O Pad Characteristics #### 12.1 GPIO Pads Table 11. GPIO Pads | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |--------|---------------------------------------|-----------------------|-----|-----------------------|------|-------------|----------------| | VIH | Input high level DC voltage threshold | 0.7 *<br>VDD_IO_<br>* | _ | _ | V | 1.8V / 3.3V | _ | | VIL | Input low level DC voltage threshold | _ | _ | 0.3 *<br>VDD_IO_<br>* | V | 1.8V / 3.3V | _ | Table 11. GPIO Pads (continued) | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |--------------|-----------------------------------------------------------|-----------------------|-----|-----------------------|------|-----------------|----------------| | VOL | GPIO output low voltage <sup>1</sup> | _ | _ | 20% *<br>VDD_IO_<br>* | V | _ | _ | | VOH | GPIO output high voltage <sup>1</sup> | 80% *<br>VDD_IO_<br>* | _ | _ | V | _ | _ | | VHYS_33 | 3.3V GPIO input hysteresis voltage | 100 | _ | _ | mV | Always enabled. | _ | | ILKG_18 | 1.8V GPIO pad input leakage current | -17 | _ | 17 | uA | 1.8V, Tj = 125C | _ | | ILKG_33 | 3.3V GPI / GPIO pad input leakage current | -30 | _ | 30 | uA | 3.3V, Tj = 125C | _ | | ILKG_3318 | 1.8V/3.3V GPIO pad input leakage current (3.3V) | -50 | _ | 50 | uA | 3.3V, Tj = 125C | _ | | ILKG_3318 | 1.8V/3.3V GPIO pad<br>input leakage current<br>(1.8V) | -17 | _ | 17 | uA | 1.8V, Tj = 125C | - | | CIN_18 | Input capacitance (1.8V GPIO) | _ | 6 | 8 | pF | _ | _ | | CIN_33 | Input capacitance<br>(3.3V GPI / GPIO) | _ | 7 | 11 | pF | _ | _ | | CIN_3318 | Input capacitance (1.8V/3.3V GPIO) | _ | 7 | 11 | pF | _ | _ | | ISLEW | Input signal slew rate <sup>2</sup> | 1 | _ | 4 | V/ns | _ | _ | | ITR_TF | Input signal rise/fall time <sup>2, 3</sup> | 0.5 | _ | 2 | ns | _ | _ | | TPW_MIN | Input minimum pulse width | 2 | _ | _ | ns | _ | _ | | FMAX_IN_18 | 1.8V GPIO<br>maximum input<br>frequency <sup>4</sup> | _ | _ | 50 | MHz | CMOS Receiver | - | | FMAX_IN_18 | 1.8V GPIO<br>maximum input<br>frequency <sup>4</sup> | _ | _ | 208 | MHz | VREF Receiver | _ | | FMAX_IN_3318 | 1.8V/3.3V GPIO<br>maximum input<br>frequency <sup>4</sup> | _ | _ | 208 | MHz | 1.8V | | Table 11. GPIO Pads (continued) | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |--------------|-----------------------------------------------------------------------------|------|------|-------|------|---------------------------------------------------------------|----------------| | FMAX_IN_3318 | 1.8V/3.3V GPIO<br>maximum input<br>frequency <sup>4</sup> | _ | _ | 166.7 | MHz | 3.3V | _ | | FMAX_IN_33 | 3.3V GPIO<br>maximum input<br>frequency <sup>4</sup> | _ | _ | 50 | MHz | _ | _ | | IPU_18 | 1.8V GPIO pull up/<br>down resistance | 9 | 18 | 23 | kΩ | pull up @ 0.3 * VDD_<br>HV_IO, pull down @<br>0.7 * VDD_HV_IO | _ | | IPU_33 | 3.3V GPIO pull up/<br>down resistance | 9 | 18 | 23 | kΩ | pull up @ 0.3 * VDD_<br>HV_IO, pull down @<br>0.7 * VDD_HV_IO | _ | | IPU_3318 | 1.8V/3.3V GPIO pull up/down resistance | 9 | 18 | 23 | kΩ | pull up @ 0.3 * VDD_<br>HV_IO, pull down @<br>0.7 * VDD_HV_IO | _ | | RDSON_18 | 1.8V GPIO output impedance (NMOS & PMOS) <sup>5</sup> | 27.0 | 36.3 | 48.0 | Ω | SRE[2:0] = xxx, 50% *<br>VDD_IO_* | _ | | RDSON_3318 | 1.8V/3.3V GPIO<br>output impedance<br>(NMOS & PMOS) at<br>1.8V <sup>5</sup> | 18.0 | 30.0 | 43.0 | Ω | SRE[2:0] = 000, 50% *<br>VDD_IO_* | _ | | RDSON_3318 | 1.8V/3.3V GPIO<br>output impedance<br>(NMOS & PMOS) at<br>1.8V <sup>5</sup> | 19.0 | 30.0 | 44.0 | Ω | SRE[2:0] = 100, 50% *<br>VDD_IO_* | _ | | RDSON_3318 | 1.8V/3.3V GPIO<br>output impedance<br>(NMOS & PMOS) at<br>1.8V <sup>5</sup> | 21.0 | 33.0 | 49.0 | Ω | SRE[2:0] = 101, 50% *<br>VDD_IO_* | _ | | RDSON_3318 | 1.8V/3.3V GPIO<br>output impedance<br>(NMOS & PMOS) at<br>1.8V <sup>5</sup> | 23.0 | 37.5 | 58.0 | Ω | SRE[2:0] = 110, 50% *<br>VDD_IO_* | _ | | RDSON_3318 | 1.8V/3.3V GPIO<br>output impedance<br>(NMOS & PMOS) at<br>1.8V <sup>5</sup> | 24.0 | 37.5 | 57.0 | Ω | SRE[2:0] = 111, 50% *<br>VDD_IO_* | _ | | RDSON_3318 | 1.8V/3.3V GPIO<br>output impedance<br>(NMOS & PMOS) at<br>3.3V <sup>5</sup> | 18.0 | 30.0 | 43.0 | Ω | SRE[2:0] = 000, 50% *<br>VDD_IO_* | _ | Table 11. GPIO Pads (continued) | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |------------|-----------------------------------------------------------------------------|-------|------|------|------|-----------------------------------|----------------| | RDSON_3318 | 1.8V/3.3V GPIO<br>output impedance<br>(NMOS & PMOS) at<br>3.3V <sup>5</sup> | 19.0 | 30.0 | 44.0 | Ω | SRE[2:0] = 100, 50% *<br>VDD_IO_* | _ | | RDSON_3318 | 1.8V/3.3V GPIO<br>output impedance<br>(NMOS & PMOS) at<br>3.3V <sup>5</sup> | 21.0 | 33.4 | 50.0 | Ω | SRE[2:0] = 101, 50% *<br>VDD_IO_* | _ | | RDSON_3318 | 1.8V/3.3V GPIO<br>output impedance<br>(NMOS & PMOS) at<br>3.3V <sup>5</sup> | 23.0 | 39.5 | 61.0 | Ω | SRE[2:0] = 110, 50% *<br>VDD_IO_* | _ | | RDSON_3318 | 1.8V/3.3V GPIO<br>output impedance<br>(NMOS & PMOS) at<br>3.3V <sup>5</sup> | 26.0 | 39.5 | 61.0 | Ω | SRE[2:0] = 111, 50% *<br>VDD_IO_* | _ | | RDSON_33 | 3.3V GPIO output impedance (NMOS & PMOS) <sup>5</sup> | 16.5 | 26.5 | 42.0 | Ω | SRE[2:0] = 000, 50% *<br>VDD_IO_* | _ | | RDSON_33 | 3.3V GPIO output impedance (NMOS & PMOS) <sup>5</sup> | 16.5 | 26.5 | 42.0 | Ω | SRE[2:0] = 100, 50% *<br>VDD_IO_* | _ | | RDSON_33 | 3.3V GPIO output impedance (NMOS & PMOS) <sup>5</sup> | 19.2 | 30.5 | 49.5 | Ω | SRE[2:0] = 101, 50% *<br>VDD_IO_* | _ | | RDSON_33 | 3.3V GPIO output impedance (NMOS & PMOS) <sup>5</sup> | 24.5 | 38.0 | 61.5 | Ω | SRE[2:0] = 110, 50% *<br>VDD_IO_* | _ | | RDSON_33 | 3.3V GPIO output impedance (NMOS & PMOS) <sup>5</sup> | 32.0 | 48.0 | 75.5 | Ω | SRE[2:0] = 111, 50% *<br>VDD_IO_* | _ | | IOH_18 | 1.8V GPIO output high current <sup>5</sup> | -15.0 | _ | -6.0 | mA | SRE[2:0] = xxx, 80% * VDD_IO_* | _ | | IOL_18 | 1.8V GPIO output low current <sup>5</sup> | 6.0 | _ | 15.0 | mA | SRE[2:0] = xxx, 20% * VDD_IO_* | _ | | IOH_3318 | 1.8V/3.3V GPIO output high current at 1.8V <sup>5</sup> | -22 | _ | -8 | mA | SRE[2:0] = 000, 80% *<br>VDD_IO_* | _ | | IOH_3318 | 1.8V/3.3V GPIO output high current at 1.8V <sup>5</sup> | -21 | _ | -8 | mA | SRE[2:0] = 100, 80% *<br>VDD_IO_* | _ | Table 11. GPIO Pads (continued) | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |----------|---------------------------------------------------------|-----|-----|-----|------|-----------------------------------|----------------| | IOH_3318 | 1.8V/3.3V GPIO output high current at 1.8V <sup>5</sup> | -19 | _ | -6 | mA | SRE[2:0] = 101, 80% *<br>VDD_IO_* | _ | | IOH_3318 | 1.8V/3.3V GPIO output high current at 1.8V <sup>5</sup> | -17 | _ | -6 | mA | SRE[2:0] = 110, 80% *<br>VDD_IO_* | _ | | IOH_3318 | 1.8V/3.3V GPIO output high current at 1.8V <sup>5</sup> | -17 | _ | -6 | mA | SRE[2:0] = 111, 80% *<br>VDD_IO_* | _ | | IOL_3318 | 1.8V/3.3V GPIO output low current at 1.8V <sup>5</sup> | 8 | _ | 22 | mA | SRE[2:0] = 000, 20% *<br>VDD_IO_* | _ | | IOL_3318 | 1.8V/3.3V GPIO output low current at 1.8V <sup>5</sup> | 8 | _ | 21 | mA | SRE[2:0] = 100, 20% *<br>VDD_IO_* | _ | | IOL_3318 | 1.8V/3.3V GPIO output low current at 1.8V <sup>5</sup> | 6 | _ | 20 | mA | SRE[2:0] = 101, 20% *<br>VDD_IO_* | _ | | IOL_3318 | 1.8V/3.3V GPIO output low current at 1.8V <sup>5</sup> | 6 | _ | 18 | mA | SRE[2:0] = 110, 20% *<br>VDD_IO_* | _ | | IOL_3318 | 1.8V/3.3V GPIO output low current at 1.8V <sup>5</sup> | 6 | _ | 17 | mA | SRE[2:0] = 111, 20% *<br>VDD_IO_* | _ | | IOH_3318 | 1.8V/3.3V GPIO output high current at 3.3V <sup>5</sup> | -40 | _ | -14 | mA | SRE[2:0] = 000, 80% *<br>VDD_IO_* | _ | | IOH_3318 | 1.8V/3.3V GPIO output high current at 3.3V <sup>5</sup> | -40 | _ | -14 | mA | SRE[2:0] = 100, 80% *<br>VDD_IO_* | _ | | IOH_3318 | 1.8V/3.3V GPIO output high current at 3.3V <sup>5</sup> | -35 | _ | -10 | mA | SRE[2:0] = 101, 80% *<br>VDD_IO_* | _ | | IOH_3318 | 1.8V/3.3V GPIO output high current at 3.3V <sup>5</sup> | -32 | _ | -10 | mA | SRE[2:0] = 110, 80% *<br>VDD_IO_* | _ | | IOH_3318 | 1.8V/3.3V GPIO output high current at 3.3V <sup>5</sup> | -32 | _ | -10 | mA | SRE[2:0] = 111, 80% *<br>VDD_IO_* | _ | | IOL_3318 | 1.8V/3.3V GPIO output low current at 3.3V <sup>5</sup> | 15 | _ | 40 | mA | SRE[2:0] = 000, 20% *<br>VDD_IO_* | _ | Data Sheet: Technical Data Table 11. GPIO Pads (continued) | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |----------|----------------------------------------------------------|-------|-----|-------|------|-----------------------------------|----------------| | IOL_3318 | 1.8V/3.3V GPIO output low current at 3.3V <sup>5</sup> | 15 | _ | 40 | mA | SRE[2:0] = 100, 20% *<br>VDD_IO_* | _ | | IOL_3318 | 1.8V/3.3V GPIO output low current at 3.3V <sup>5</sup> | 13 | _ | 36 | mA | SRE[2:0] = 101, 20% *<br>VDD_IO_* | _ | | IOL_3318 | 1.8V/3.3V GPIO output low current at 3.3V <sup>5</sup> | 12 | _ | 33 | mA | SRE[2:0] = 110, 20% *<br>VDD_IO_* | _ | | IOL_3318 | 1.8V/3.3V GPIO output low current at 3.3V <sup>5</sup> | 11 | _ | 32 | mA | SRE[2:0] = 111, 20% *<br>VDD_IO_* | _ | | IOH_33 | 3.3V GPIO output high current <sup>5</sup> | -40.1 | _ | -14.0 | mA | SRE[2:0] = 000, 80% * VDD_IO_* | _ | | IOH_33 | 3.3V GPIO output high current <sup>5</sup> | -40.1 | _ | -14.0 | mA | SRE[2:0] = 100, 80% * VDD_IO_* | _ | | IOH_33 | 3.3V GPIO output high current <sup>5</sup> | -36.2 | _ | -12.1 | mA | SRE[2:0] = 101, 80% * VDD_IO_* | _ | | IOH_33 | 3.3V GPIO output high current <sup>5</sup> | -32.0 | _ | -10.3 | mA | SRE[2:0] = 110, 80% * VDD_IO_* | _ | | IOH_33 | 3.3V GPIO output high current <sup>5</sup> | -29.0 | _ | -9.0 | mA | SRE[2:0] = 111, 80% *<br>VDD_IO_* | _ | | IOL_33 | 3.3V GPIO output low current <sup>5</sup> | 14.6 | _ | 39.4 | mA | SRE[2:0] = 000, 20% *<br>VDD_IO_* | _ | | IOL_33 | 3.3V GPIO output low current <sup>5</sup> | 14.6 | _ | 39.4 | mA | SRE[2:0] = 100, 20% *<br>VDD_IO_* | _ | | IOL_33 | 3.3V GPIO output low current <sup>5</sup> | 13.0 | _ | 35.5 | mA | SRE[2:0] = 101, 20% *<br>VDD_IO_* | _ | | IOL_33 | 3.3V GPIO output low current <sup>5</sup> | 11.2 | _ | 32.0 | mA | SRE[2:0] = 110, 20% * VDD_IO_* | _ | | IOL_33 | 3.3V GPIO output low current <sup>5</sup> | 10.0 | | 29.0 | mA | SRE[2:0] = 111, 20% * VDD_IO_* | _ | | FMAX_18 | 1.8V GPIO<br>maximum output<br>frequency <sup>5, 6</sup> | _ | _ | 208 | MHz | SRE[2:0] = 000 | _ | | FMAX_18 | 1.8V GPIO<br>maximum output<br>frequency <sup>5, 6</sup> | _ | _ | 150 | MHz | SRE[2:0] = 100 | _ | Table 11. GPIO Pads (continued) | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |-----------|----------------------------------------------------------|-----|-----|-------|------|-----------------------------------------------------------------------------------------------------------|----------------| | FMAX_18 | 1.8V GPIO<br>maximum<br>output frequency <sup>5, 6</sup> | _ | _ | 133 | MHz | SRE[2:0] = 101 | _ | | FMAX_18 | 1.8V GPIO<br>maximum output<br>frequency <sup>5, 6</sup> | _ | _ | 100 | MHz | SRE[2:0] = 110 | _ | | FMAX_18 | 1.8V GPIO<br>maximum<br>output frequency <sup>5, 6</sup> | _ | _ | 50 | MHz | SRE[2:0] = 111 | _ | | FMAX_33 | 3.3V GPIO<br>maximum output<br>frequency <sup>5, 6</sup> | _ | _ | 50 | MHz | SRE[2:0] = 100 | _ | | FMAX_33 | 3.3V GPIO maximum output frequency <sup>5, 6</sup> | _ | _ | 50 | MHz | SRE[2:0] = 101,<br>reduced slew relative<br>to the SRE[2:0] = 100<br>setting for the same<br>output load. | _ | | FMAX_33 | 3.3V GPIO maximum output frequency <sup>5, 6</sup> | _ | _ | 50 | MHz | SRE[2:0] = 110 | _ | | FMAX_33 | 3.3V GPIO maximum output frequency <sup>5, 6</sup> | _ | _ | 1 | MHz | SRE[2:0] = 111 | _ | | FMAX_3318 | 1.8V/3.3V GPIO maximum output frequency <sup>5, 6</sup> | _ | _ | 208 | MHz | SRE[2:0] = 000, 1.8V | _ | | FMAX_3318 | 1.8V/3.3V GPIO maximum output frequency <sup>5, 6</sup> | _ | _ | 166.7 | MHz | SRE[2:0] = 100, 1.8V | _ | | FMAX_3318 | 1.8V/3.3V GPIO maximum output frequency <sup>5, 6</sup> | _ | _ | 150 | MHz | SRE[2:0] = 101, 1.8V | _ | | FMAX_3318 | 1.8V/3.3V GPIO maximum output frequency <sup>5, 6</sup> | _ | _ | 133.3 | MHz | SRE[2:0] = 110, 1.8V | _ | | FMAX_3318 | 1.8V/3.3V GPIO maximum output frequency <sup>5, 6</sup> | _ | _ | 100 | MHz | SRE[2:0] = 111, 1.8V | _ | | FMAX_3318 | 1.8V/3.3V GPIO maximum output frequency <sup>5, 6</sup> | _ | _ | 166.7 | MHz | SRE[2:0] = 000, 3.3V | _ | Table 11. GPIO Pads (continued) | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |------------|---------------------------------------------------------------|------|-----|-------|------|----------------------|----------------| | FMAX_3318 | 1.8V/3.3V GPIO maximum output frequency <sup>5, 6</sup> | _ | _ | 150 | MHz | SRE[2:0] = 100, 3.3V | _ | | FMAX_3318 | 1.8V/3.3V GPIO<br>maximum output<br>frequency <sup>5, 6</sup> | _ | _ | 133.3 | MHz | SRE[2:0] = 101, 3.3V | _ | | FMAX_3318 | 1.8V/3.3V GPIO<br>maximum output<br>frequency <sup>5, 6</sup> | _ | _ | 100 | MHz | SRE[2:0] = 110, 3.3V | _ | | FMAX_3318 | 1.8V/3.3V GPIO maximum output frequency <sup>5, 6</sup> | _ | _ | 83.3 | MHz | SRE[2:0] = 111, 3.3V | _ | | TR_TF_3318 | 1.8V/3.3V GPIO rise/<br>fall time at 1.8V <sup>5, 6, 7</sup> | 1.0 | _ | 5.5 | V/ns | SRE[2:0] = 000 | _ | | TR_TF_3318 | 1.8V/3.3V GPIO rise/<br>fall time at 1.8V <sup>5, 6, 7</sup> | 1.0 | _ | 5.75 | V/ns | SRE[2:0] = 100 | _ | | TR_TF_3318 | 1.8V/3.3V GPIO rise/<br>fall time at 1.8V <sup>5, 6, 7</sup> | 0.75 | _ | 4.75 | V/ns | SRE[2:0] = 101 | _ | | TR_TF_3318 | 1.8V/3.3V GPIO rise/<br>fall time at 1.8V <sup>5, 6, 7</sup> | 0.5 | _ | 4.5 | V/ns | SRE[2:0] = 110 | _ | | TR_TF_3318 | 1.8V/3.3V GPIO rise/<br>fall time at 1.8V <sup>5, 6, 7</sup> | 0.5 | _ | 4.0 | V/ns | SRE[2:0] = 111 | _ | | TR_TF_3318 | 1.8V/3.3V GPIO rise/<br>fall time at 3.3V <sup>5, 6, 7</sup> | 2.0 | _ | 10.5 | V/ns | SRE[2:0] = 000 | _ | | TR_TF_3318 | 1.8V/3.3V GPIO rise/<br>fall time at 3.3V <sup>5, 6, 7</sup> | 2.0 | _ | 9.25 | V/ns | SRE[2:0] = 100 | _ | | TR_TF_3318 | 1.8V/3.3V GPIO rise/<br>fall time at 3.3V <sup>5, 6, 7</sup> | 1.5 | _ | 9.5 | V/ns | SRE[2:0] = 101 | _ | | TR_TF_3318 | 1.8V/3.3V GPIO rise/<br>fall time at 3.3V <sup>5, 6, 7</sup> | 0.75 | _ | 7.5 | V/ns | SRE[2:0] = 110 | _ | | TR_TF_3318 | 1.8V/3.3V GPIO rise/<br>fall time at 3.3V <sup>5, 6, 7</sup> | 0.75 | _ | 7.25 | V/ns | SRE[2:0] = 111 | _ | | TR_TF_18 | 1.8V GPIO rise/fall time <sup>5, 6, 7</sup> | 0.75 | _ | 3.75 | V/ns | SRE[2:0] = 000 | _ | | TR_TF_18 | 1.8V GPIO rise/fall time <sup>5, 6, 7</sup> | 0.75 | _ | 3.75 | V/ns | SRE[2:0] = 100 | _ | | TR_TF_18 | 1.8V GPIO rise/fall time <sup>5, 6, 7</sup> | 0.75 | _ | 3.25 | V/ns | SRE[2:0] = 101 | _ | Table 11. GPIO Pads (continued) | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |-----------|------------------------------------------------------|-------|------|------|------|---------------------------------------------------------------------|----------------| | TR_TF_18 | 1.8V GPIO rise/fall time <sup>5, 6, 7</sup> | 0.75 | _ | 3.25 | V/ns | SRE[2:0] = 110 | _ | | TR_TF_18 | 1.8V GPIO rise/fall time <sup>5, 6, 7</sup> | 0.25 | _ | 3.25 | V/ns | SRE[2:0] = 111 | _ | | TR_TF_33 | 3.3V GPIO rise/fall time <sup>5, 6, 7</sup> | 1.75 | _ | 9.0 | V/ns | SRE[2:0] = 000 | _ | | TR_TF_33 | 3.3V GPIO rise/fall time <sup>5, 6, 7</sup> | 1.75 | _ | 9.0 | V/ns | SRE[2:0] = 100 | _ | | TR_TF_33 | 3.3V GPIO rise/fall time <sup>5, 6, 7</sup> | 0.05 | _ | 8.25 | V/ns | SRE[2:0] = 101 | _ | | TR_TF_33 | 3.3V GPIO rise/fall time <sup>5, 6, 7</sup> | 0.01 | _ | 7.0 | V/ns | SRE[2:0] = 110 | _ | | TR_TF_33 | 3.3V GPIO rise/fall time <sup>5, 6, 7</sup> | 0.005 | _ | 5.5 | V/ns | SRE[2:0] = 111 | _ | | VISE_33 | 3.3V GPIO pad indeterminate state end threshold | _ | 2.35 | _ | V | See 1.8V and 3.3V<br>GPIO pad detailed<br>behavior diagram<br>below | _ | | VISE_3318 | 1.8V/3.3V GPIO pad indeterminate state end threshold | _ | 1.53 | _ | V | See 1.8V/3.3V GPIO<br>pad detailed behavior<br>diagram below | _ | | VISE_18 | 1.8V GPIO pad indeterminate state end threshold | _ | 0.6 | _ | V | See 1.8V and 3.3V<br>GPIO pad detailed<br>behavior diagram<br>below | _ | - 1. For current at this voltage see IOL/IOH specs respectively. - 2. Fastest slew rate and lowest rise/fall time constraint required to meet high-speed interface timing such as QSPI, RGMII, and uSDHC. Slower input transitions can be used for input signals with slow switching rates (<40 MHz). - 3. The ISLEW has precedence over ITR TF if the ITR TF violates the implied range for a given ISLEW. - 4. Input slew rate and rise/fall time limits must be adhered to in conjunction with the max input frequency limits given for proper operation. - 5. GPIO output transition time information can be obtained from the device IBIS model. IBIS models are recommended for system level simulations, as discrete values for I/O transition times are not representative of the I/O pad behavior when connected to an actual transmission line load. - 6. I/O timing specifications are valid for the un-terminated 50ohm transmission line reference load given in the figure below. A lumped 8pF load is assumed at the end of a 5 inch microstrip trace on standard FR4 with approximately 1.5pF/inch. For signals with frequency greater than 63MHz, a maximum 2 inch PCB trace is assumed. For best signal integrity, the series resistance in the transmission line should be matched closely to the selected RDSON of the I/O pad output. - 7. Rise/fall time specifications are derived from simulation model for the defined operating points (between 20% and 80% of VDD\_HV\_IO level). Actual application rise/fall time should be extracted from IBIS model simulations with the microcontroller models and application PCB. NOTE In the Standby mode exit case, the rising edge of the PMIC\_VDD\_OK pin determines when the pads enter their 'POR value' state instead of the POR B pin. The high-impedance state level is shown based on the external pull-up being on the corresponding pad supply. # 13 Aurora specifications # 13.1 Aurora Pads Table 12. Aurora Pads | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |------------|------------------------------------------------------------------|------|-----|-----|------|----------------------------------------------------------------------------------|----------------| | fAURORA | Data Rate | 0.05 | _ | 5.0 | Gbps | 100Ω external termination ( Not on board but inside receiver after AC coupling ) | | | IDD_HV_AUR | Transmitter HV supply current consumption (No pre-emphasis) | 18 | 22 | 31 | mA | max fAURORA per active transmit lane | _ | | IDD_HV_AUR | Transmitter HV supply current consumption (preemphasis enabled , | 25 | 30 | 40 | mA | max fAURORA per active transmit lane | _ | Table 12. Aurora Pads (continued) | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |----------------------------|------------------------------------------------------------------------------------------------|-------|-----|-------|---------------|-------------------------------------------------------------------------------------------------------|----------------| | | pre-<br>emphasis gain=11) | | | | | | | | VOD_AURORA_<br>AC | Transmitter Differential output voltage (end termination) 1, 2, 3 | 400 | 600 | 900 | mV | max fAURORA,<br>100Ω termination,<br>100Ω differential<br>transmission line delay,<br>matched network | _ | | VOD_AURORA_<br>DC | DC range for the VOD (Transmitter Differen tial Output Voltage) | 800 | _ | _ | mV | ipp_obe=1 DC<br>condition | _ | | VOD_AURORA_<br>AC_PRE_EMPH | Transmitter Differential output voltage (end termination, preemph=11) 1, 2, 4 | 600 | 900 | 1200 | mV | max fAURORA,<br>100Ω termination,<br>100Ω differential<br>transmission line delay,<br>matched network | _ | | VCM_AURORA | Transmitter<br>Common mode<br>voltage | 0.775 | _ | 1.025 | V | _ | _ | | VCM_LVDS_RX | Receiver input signal common mode range | 0.6 | _ | 1.0 | V | _ | _ | | VDIFF_LVDS_RX | Receiver input differential signal | 400 | _ | _ | mV | _ | _ | | CLOAD_AURORA | Maximum<br>transmission line<br>load ( Lumped Load<br>at any point on<br>Tline ) | _ | _ | 0.1 | pF | _ | _ | | RTERM_AURORA | Internal termination resistance | 80 | 100 | 130 | Ohm | enabled | _ | | VSLEW_AURORA | Differential output slew rate | _ | 30 | 50 | ps /<br>200mV | max fAURORA | _ | | TSTARTUP_<br>AURORA | Transmitter startup time (assertion of ipp_obe to common mode settling of differential output) | _ | _ | 500 | ns | _ | _ | | TEYE_AURORA | Valid data region<br>(Including PLL Jitter<br>for Aurora) <sup>5</sup> | 0.55 | _ | _ | UI | max fAURORA | _ | Table 12. Aurora Pads (continued) | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |------------|---------------------------------------------------|--------------------|-----|--------------------|------|-----------------------------------|----------------| | VOH_AURORA | Transmitter output high indicator <sup>6</sup> | VDD_IO/<br>2 + 0.2 | _ | _ | V | 100Ω termination at receiver end | _ | | VOL_AURORA | Transmitter output low indicator <sup>6</sup> | _ | _ | VDD_IO/<br>2 - 0.2 | V | 100Ω termination at receiver end | _ | | PAD_P_BIAS | Pad_p voltage<br>output level when Tx<br>disabled | _ | _ | 0.6 | V | Ipp_obe_lv=0 Ipp_<br>term_en_lv=0 | _ | | PAD_N_BIAS | Pad_n voltage<br>output level when Tx<br>disabled | 1.1 | _ | _ | V | Ipp_obe_lv=0 Ipp_<br>term_en_lv=0 | _ | - 1. When operating at max speed, there will be losses and differential output will be smaller as against DC condition. Aurora Interface Min differential swing is 400mV which is always guaranteed but the max limit is dependent on board design/losses. For boards with negligible losses, if differential output (P-N) goes higher than 800mV (Aurora max differential input spec), user must use "dual termination" scheme as highlighted in the Source Termination Circuit Figure to get the differential swing back within Range. The termination in the source side can be enabled through software in the transmitter pad design. Direct end termination without AC coupling is not allowed. - 2. Termination scheme as shown in the End Termination Circuit Figure. Direct end termination without AC coupling is not allowed. - 3. Differential output is with pre-emphasis disabled, and a 10mA output stage current. - 4. Differential output is with pre-emphasis enabled, and a ~15mA avg output stage current - 5. UI @ 5Gbps equals 200ps. The valid eye is expected to be > 110ps in width. ISI jitter spec is 20-30ps for the LVDS transmitter across PVT in a delay matched differential transmission line impedance of 100Ω. - 6. VDD\_IO maps to corresponding supply name on the device. Termination scheme as shown in "End Termination Circuit" applies to debug tool hardware and is not recommended to be placed on the PC. Source termination Circuit – Transmitter side 100 ohm termination is present inside the Tx pad and should not be placed on the PCB. Direct 100 ohm board termination not allowed between AUR\_TXn\_N and AUR\_TXn\_N (n=0,1,2,3). Source termination is only allowed through the internal termination inside LVDS Tx pad. Data Sheet: Technical Data 42 / 138 # 13.2 Aurora Port Timing The following table gives the Aurora Port interface timing specifications for the device. Table 13. Aurora Port Timing | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |--------|-------------------------------------------|-----|-----|--------|------|--------------------------------|----------------| | BER | Bit Error Rate | _ | _ | 10e-12 | _ | _ | _ | | JD | Transmit line deterministic jitter | _ | _ | 0.17 | OUI | data rate <=3.0 Gbps | _ | | JD | Transmit line deterministic jitter | _ | _ | 0.25 | OUI | 3.0Gbps < data rate <= 5.0Gbps | _ | | JT | Transmit line total jitter | _ | _ | 0.35 | OUI | data rate <= 3.0 Gbps | 2 | | JT | Transmit line total jitter | _ | _ | 0.45 | OUI | 3.0Gbps < data rate <= 5.0Gbps | 2 | | so | Differential output skew | _ | _ | 20 | ps | _ | 3 | | SMO | Lane to lane output skew | _ | _ | 1000 | ps | _ | 4 | | OUI | Aurora lane unit interval <sup>1, 2</sup> | _ | 500 | _ | ps | 2.0 Gbps | 5 | | OUI | Aurora lane unit interval <sup>1, 2</sup> | _ | 400 | _ | ps | 2.5 Gbps | 5 | | OUI | Aurora lane unit interval <sup>1, 2</sup> | _ | 333 | _ | ps | 3.0 Gbps | 5 | | OUI | Aurora lane unit interval <sup>1, 2</sup> | _ | 294 | _ | ps | 3.4 Gbps | 5 | | OUI | Aurora lane unit interval <sup>1, 2</sup> | _ | 250 | _ | ps | 4.0 Gbps | 5 | | OUI | Aurora lane unit interval <sup>1, 2</sup> | _ | 200 | _ | ps | 5.0 Gbps | 5 | <sup>1. +/- 100</sup> PPM. <sup>2.</sup> The Aurora interface supports data rates of 2.0, 2.5, 3.0, 3.4, 4.0, and 5.0 Gbps. # 13.3 Aurora PLL The following table gives the operating frequencies and characteristics of the Aurora PLL. The operating frequencies correspond to the supported Aurora data trace lane speed. The Aurora PLL works from an external 100MHz input reference clock, and achieves a maximum output frequency of 5GHz. Table 14. Aurora PLL | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |----------------|----------------------------------------------------------------|-----|-----|-----|------|-----------|----------------| | fPLL_CLKIN | Aurora PLL Input<br>Reference Clock<br>Frequency 1, 2, 3 | _ | 100 | _ | MHz | _ | _ | | fPLL_CLKIN_PFD | Aurora PLL Phase<br>Detector Clock<br>Frequency <sup>4</sup> | _ | 100 | _ | MHz | _ | _ | | ΔfPLL_CLKIN | Aurora PLL Input<br>Reference Clock<br>Duty Cycle <sup>1</sup> | 40 | _ | 60 | % | _ | _ | Table 14. Aurora PLL (continued) | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |--------------|--------------------------------------------------------------|------|-----|------|------|-------------------------------------------------------------------|----------------| | JRCDC | Reference clock period jitter | _ | _ | 5 | ps | RMS, 0.5MHz - 20MHz | _ | | fPLL_VCO | Aurora PLL VCO<br>Frequency Range | 3000 | _ | 5000 | MHz | _ | _ | | fPLL_CLKOUT0 | Aurora PLL Output<br>Clock 0 Frequency<br>Range <sup>5</sup> | _ | _ | 5000 | MHz | 5.0Gbps Aurora lane<br>data rate, VCO<br>frequency divided by 1 | _ | | fPLL_CLKOUT0 | Aurora PLL Output<br>Clock 0 Frequency<br>Range <sup>5</sup> | _ | _ | 4000 | MHz | 4.0Gbps Aurora lane<br>data rate, VCO<br>frequency divided by 1 | _ | | fPLL_CLKOUT0 | Aurora PLL Output<br>Clock 0 Frequency<br>Range <sup>5</sup> | _ | _ | 3400 | MHz | 3.4Gbps Aurora lane<br>data rate, VCO<br>frequency divided by 1 | _ | | fPLL_CLKOUT0 | Aurora PLL Output<br>Clock 0 Frequency<br>Range <sup>5</sup> | _ | _ | 3000 | MHz | 3.0Gbps Aurora lane<br>data rate, VCO<br>frequency divided by 1 | _ | | fPLL_CLKOUT0 | Aurora PLL Output<br>Clock 0 Frequency<br>Range <sup>5</sup> | _ | _ | 2500 | MHz | 2.5Gbps Aurora lane data rate, VCO frequency divided by 2. | _ | | fPLL_CLKOUT0 | Aurora PLL Output<br>Clock 0 Frequency<br>Range <sup>5</sup> | _ | _ | 2000 | MHz | 2.0Gbps Aurora lane<br>data rate, VCO<br>frequency divided by 2. | _ | | fPLL_CLKOUT0 | Aurora PLL Output<br>Clock 0 Frequency<br>Range | _ | _ | 500 | MHz | No tool connected - trace logic clock with FXOSC reference clock. | _ | | tLOCK | Aurora PLL Lock<br>Time | _ | _ | 150 | us | _ | _ | | PER_jitter | Aurora PLL Period<br>Jitter | -21 | _ | 21 | ps | fPLL_CLKIN = 100MHz, VCO = 5GHz, fPLL_CLKOUT = 5GHz, 6-sigma | _ | | LT_jitter | Aurora PLL Long<br>Term Jitter | -120 | _ | 120 | ps | Saturated, 6-sigma | | <sup>1.</sup> Refer to the LVDS Pad specifications for additional Aurora PLL reference clock electrical specifications. Also see " Aurora Debug Port Timing" figure for fPLL\_CLKIN as spec number 1. <sup>2. 100</sup>MHz is the only input reference frequency supported for the Aurora PLL. <sup>3. 40</sup>MHz is the only internal input reference frequency supported for the Aurora PLL. <sup>4.</sup> It is Aurora PLL Input Reference Clock Frequency after pre-divider. <sup>5.</sup> The Aurora PLL is only validated at the frequencies specified within this table - these frequencies correspond to the limited set of Aurora data lane rates that are supported for the device. # 14 Power Management Controller (PMC) # 14.1 PMC Bandgap Table 15. PMC Bandgap | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |------------|------------------------------------------------------------------------------------------|-------|-------|-------|------|-------------------------------------|----------------| | VBG_SCALED | Scaled version<br>of bandgap<br>reference voltage<br>measured by SAR<br>ADC <sup>1</sup> | 1.127 | 1.150 | 1.173 | V | Both bandgap and buffer are trimmed | _ | <sup>1.</sup> ADC conversion error must be included when reading the bandgap reference voltage via the chip ADC. ### 15 Reset ### 15.1 Reset Duration The durations specified "Reset Duration" table and the corresponding figures refer to standard reset sequences. A reset sequence is no longer standard when it is interrupted by another power-on or destructive reset event, in which case the reset sequence restarts from the beginning of the reset sequence corresponding to that event, and the total duration is the time already spent in reset plus the duration of the new sequence. The diagrams in this section are not to scale. Table 16. Reset Duration | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |--------|----------------------------------------|-----|-----|------|------|--------------------------------------------------|----------------| | TFR | Functional Reset<br>Sequence Duration | _ | _ | 545 | us | FIRC_CLK, trimmed | _ | | TDR | Destructive Reset<br>Sequence Duration | _ | _ | 1370 | us | FIRC_CLK, trimmed during destructive reset phase | _ | | POR | Power On Reset<br>Sequence Duration | _ | _ | 1500 | us | FIRC_CLK, trimmed during destructive reset phase | _ | Data Sheet: Technical Data 46 / 138 # 15.2 Reset and Standby related pad electrical characteristics The following table gives the characteristics of the POR\_B, RESET\_B, PMIC\_STBY\_MODE\_B, and PMIC\_VDD\_OK pads. Values not explicitly listed in this table can be found in the 'GPIO Pads' section. Table 17. Reset and Standby related pad electrical characteristics | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |---------------|------------------------------------------------|--------|------|-----|------|-------------------------------------------------------|----------------| | ISLEW_POR_B | POR_B slew rate | 30e-06 | _ | 4 | V/ns | _ | _ | | ISLEW_RESET_B | RESET_B slew rate <sup>1</sup> | 30e-06 | _ | 4 | V/ns | Noise on RESET_B <100mV peak-peak. | _ | | VISE_RESET_B | RESET_B pad indeterminate state end threshold | _ | 2.35 | _ | V | See RESET_B pad detailed behavior diagram below | _ | | VRSE_RESET_B | RESET_B pad ramp-<br>up state end<br>threshold | _ | 460 | _ | mV | See RESET_B pad<br>detailed behavior<br>diagram below | _ | | WF_RESET_B | RESET_B input filtered pulse | _ | _ | 17 | ns | _ | _ | Table 17. Reset and Standby related pad electrical characteristics (continued) | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |---------------------|----------------------------------|-----|-----|-----|------|---------------------------|----------------| | WNF_RESET_B | RESET_B input not filtered pulse | 400 | _ | _ | ns | _ | _ | | MLP_POR_B | POR_B minimum low pulse | 5 | _ | _ | us | _ | _ | | MLP_PMIC_VDD_<br>OK | PMIC_VDD_OK minimum low pulse | 36 | _ | _ | us | during Standby mode entry | _ | | MHP_PMIC_VDD_<br>OK | PMIC_VDD_OK minimum high pulse | 36 | _ | _ | us | during Standby mode exit | _ | <sup>1.</sup> ISLEW\_RESET\_B(Min) = MAX[30e-06, 0.002 \* Vnoise\_p\_p \* Fnoise], where Vnoise\_p\_p is peak-peak noise magnitude (in V) and Fnoise is max noise frequency (in MHz). The RESET\_B pad behavior described in the diagram and the related VRSE\_RESET\_B parameter spec also apply to the case of core VDD droop after power-up. During SoC power-up, the PMIC asserts the POR\_B input before the SoC supplies are turned on and kept asserted until all SoC supplies have reached their operational levels (i.e., all the corresponding voltage monitors in the PMIC have been satisfied) and any required PMIC BIST has completed. See the 'Power Sequencing' section for details. The PMIC asserts the POR\_B input whenever one of its voltage detectors detects an SoC supply's voltage is outside its operational range (i.e., a corresponding PMIC LVD or HVD event occurs). ### 15.2.1 PMIC Standby Mode Entry / Exit Protocol The PMIC\_STBY\_MODE\_B output is: - 1. asserted by the SoC when the power domains that are not needed during Standby mode are to be turned off - 2. deasserted by the SoC when the power domains that are not needed during Standby mode are to be turned on The PMIC\_VDD\_OK input is: - 1. deasserted by the PMIC when the power domains that are not needed during Standby mode have been turned off - 2. asserted by the PMIC when the power domains that are not needed during Standby mode have been turned on and have reached their operational levels (e.g., all the corresponding voltage monitors in the PMIC have been satisfied) and any required PMIC BIST has completed. See the "Power Sequencing" section for any exceptions. This implies that the PMIC\_VDD\_OK input is asserted and deasserted together with the POR\_B input during non-Standby modes. Deasserting PMIC\_VDD\_OK during non-Standby modes while not also asserting POR\_B will cause the SoC to start a power-on reset sequence. Data Sheet: Technical Data 52 / 138 Figure 24. Standby Mode Aborted by SoC POR Event Prior to PMIC\_VDD\_OK Deassertion # 16 Peripheral specifications # 16.1 Analog Modules #### 16.1.1 SAR ADC ADC performance specifications are only guaranteed when the injection current limits in the operating conditions table of this electrical specification are met. Although functionally supported on devices with 2 ADCs, ADC performance specifications are not guaranteed for shared channels between the 2 ADCs if the input channel is sampled or converted simultaneously by both ADCs. For best performance in this case, the external capacitance at the input pin should be maximized. Table 18. SAR ADC | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |-----------|------------------------------------------------|---------------|-----|---------------|------|-------------------------------------------|----------------| | VAD_INPUT | ADC Input Voltage <sup>1</sup> | VREFL_<br>ADC | _ | VREFH_<br>ADC | V | on or off channels | _ | | fAD_CK | ADC Clock<br>Frequency | 20 | _ | 80 | MHz | _ | _ | | tSAMPLE | ADC Input Sampling<br>Time <sup>2</sup> | 275 | _ | _ | ns | _ | _ | | tCONV | ADC Total<br>Conversion Time <sup>3</sup> | 1 | _ | _ | us | _ | _ | | tRECOVERY | ADC Initialization<br>Time from power-<br>down | _ | _ | 1 | us | _ | _ | | CAD_INPUT | ADC Input<br>Capacitance | _ | _ | 7 | pF | ADC component plus pad capacitance (~2pF) | _ | | RAD_INPUT | ADC Input Series<br>Resistance | _ | _ | 1.25 | kΩ | _ | _ | | OFS | ADC Offset Error <sup>4</sup> | -6 | - | 6 | LSB | after calibration | _ | Table 18. SAR ADC (continued) | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |---------|------------------------------------------------------|-----|-----|-----|------|-------------------------------------------------------------------|----------------| | GNE | ADC Gain Error (full scale) <sup>4</sup> | -6 | _ | 6 | LSB | after calibration | _ | | DNL | ADC Differential<br>Non-linearity <sup>4, 5, 6</sup> | -1 | _ | 2 | LSB | after calibration | _ | | INL | ADC Integral Non-<br>linearity <sup>4, 6</sup> | -3 | _ | 3 | LSB | after calibration | _ | | TUE | ADC Total<br>Unadjusted Error <sup>4, 6</sup> | -8 | _ | 8 | LSB | after calibration | _ | | SNR | Signal-to-Noise<br>Ratio <sup>4</sup> | _ | 65 | _ | dBFS | input signal frequency<br><= 50KHz | _ | | THD | Total Harmonic Distortion <sup>4</sup> | _ | 72 | _ | dBFS | Input signal frequency <= 50KHz. | _ | | IAD_LKG | ADC Input Leakage<br>Current <sup>7</sup> | -1 | _ | 1 | uA | TJ = 125C, Dedicated input channel, channel selection switch open | _ | | IAD_LKG | ADC Input Leakage<br>Current <sup>7</sup> | -2 | _ | 2 | uA | TJ = 125C, Shared channel, channel selection switch open | _ | | CP1 | ADC input pin capacitance 1 | _ | _ | 4 | pF | _ | _ | | CP2 | ADC input pin capacitance 2 | _ | _ | 0.5 | pF | _ | _ | | CS | ADC input sampling capacitance | _ | _ | 4 | pF | _ | _ | | RSW1 | Internal resistance of analog source | _ | _ | 600 | ohm | _ | _ | | RAD | Internal resistance of analog source | _ | _ | 150 | ohm | _ | _ | - 1. The reduced limits for VAD\_INPUT in this table are recommended for normal operation. - 2. During the sample time the input capacitance CS can be charged/discharged by the external source. The internal resistance of the analog source must allow the capacitance to reach its final voltage level within tsample. After the end of the sample time tsample, changes of the analog input voltage have no effect on the conversion result. Values for the sample clock tsample depend on programming. - 3. 1Msps is the ADC output rate and includes both sampling and analog to digital conversion. - 4. ADC performance specifications are guaranteed when calibration uses maximum averaging i.e. when AVGEN = 1 and NRSMPL = 3. - 5. During calibration, the ADC determines its (positive or negative) offset value and stores the result in an internal register. During each conversion, the offset value is subtracted from the raw result to compensate the individual ADC offset. Since the ADC cannot generate negative numbers, a negative calibration offset results in a minimum output code between 0 and 6. A positive calibration offset does not impact the max. code output of 4095. Calibration fails if it determines an offset larger than +/- 6 LSB. - 6. This specification is taken with averaging through post process ADC data. - 7. The maximum and minimum leakage current values are reached when Vin=VREF and Vin=0, respectively. ### 16.1.2 Temperature Monitoring Unit (TMU) The table below gives the specification for the Temperature Monitoring Unit (TMU). Specifications apply to all remote temperature sensors connected to the TMU on the device. Table 19. Temperature Monitoring Unit (TMU) | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |--------|------------------------------|-----|-----|-----|------|-----------------------|----------------| | TRANGE | Temperature monitoring range | -40 | _ | 125 | С | _ | _ | | TERR | Temperature sensor error | -8 | _ | 8 | С | TRANGE = -40C to 84C | _ | | TERR | Temperature sensor error | -5 | _ | 5 | С | TRANGE = 85C to 110C | _ | | TERR | Temperature sensor error | -3 | _ | 3 | С | TRANGE = 111C to 125C | _ | #### 16.1.3 Glitch Filter Table 20. Glitch Filter | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |---------|----------------------------------------------------------------------|-----|-----|-----|------|-----------|----------------| | TFILT | Glitch filter max<br>filtered pulse<br>width <sup>1, 2, 3, 4</sup> | _ | _ | 17 | ns | _ | _ | | TUNFILT | Glitch filter min<br>unfiltered pulse<br>width <sup>2, 3, 4, 5</sup> | 400 | _ | _ | ns | _ | _ | - 1. Pulses shorter than defined by the maximum value are guaranteed to be filtered (not passed). - 2. Pulses in between the max filtered and min unfiltered may or may not be passed through. - 3. See the device reference manual for which package pins include glitch filters on the pin input. - 4. An input signal pulse is defined by the duration between the input signal's crossing of a Vil/Vih threshold voltage level, and the next crossing of the opposite level. - 5. Pulses larger than defined by the minimum value are guaranteed to not be filtered (passed). #### 16.1.4 IRQ The following table gives the input specifications for the external interrupt pins. tCYC refers to FIRC\_CLK. Table 21. IRQ | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |--------|----------------------|-----|-----|-----|------|------------|----------------| | tIPWL | IRQ pulse width low | 4 | _ | _ | tCYC | MAXCNT = 3 | 1 | | tIPWH | IRQ pulse width high | 4 | _ | _ | tCYC | MAXCNT = 3 | 2 | #### 16.2 Clock and PLL Interfaces #### 16.2.1 DFS The following table specifies the output frequency ranges and characteristics of the Digital Frequency Synthesizer (DFS). Table 22. DFS | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |----------------|-----------------------------------------------|------|-----|------|------|-----------------------------------|----------------| | fDFS_CORE_CLK1 | Core DFS Output<br>Clock 1 Frequency | 40 | _ | 800 | MHz | CORE_DFS1 | _ | | fDFS_CORE_CLK2 | Core DFS Output<br>Clock 2 Frequency | 40 | _ | 800 | MHz | CORE_DFS2 | _ | | fDFS_PER_CLK1 | Peripheral DFS<br>Output Clock 1<br>Frequency | 532 | _ | 800 | MHz | PERIPH_DFS1 | _ | | fDFS_PER_CLK2 | Peripheral DFS<br>Output Clock 2<br>Frequency | 40 | _ | 628 | MHz | PERIPH_DFS2 | _ | | fDFS_PER_CLK3 | Peripheral DFS<br>Output Clock 3<br>Frequency | 416 | _ | 800 | MHz | PERIPH_DFS3 | _ | | fDFS_PER_CLK5 | Peripheral DFS<br>Output Clock 5<br>Frequency | 2.54 | _ | 80 | MHz | PERIPH_DFS5 | _ | | fDFS_CLKIN | DFS Input Clock<br>Frequency | 1300 | _ | 2000 | MHz | _ | _ | | PER_jitter | DFS Period Jitter 1, 2 | -30 | _ | 30 | ps | Even MFN | _ | | PER_jitter | DFS Period Jitter <sup>1, 2</sup> | -45 | _ | 45 | ps | fDFS_CLKIN = 2000<br>MHz, Odd MFN | | | PER_jitter | DFS Period Jitter <sup>1, 2</sup> | -60 | _ | 60 | ps | fDFS_CLKIN = 1300<br>MHz, Odd MFN | _ | <sup>1.</sup> For SoC clocks that are further divided down from the DFS output clock, the jitter is multiplied by a factor of SQRT(N), where N is the ratio of the DFS output clock and destination clock periods. Peripheral DFS output clock min jitter= $Min(PER_jitter(PLL))*(sqrt(N))+Min(PER_jitter(DFS))$ . Peripheral DFS output clock max jitter= $Max(PER_jitter(PLL))*(sqrt(N))+Max(PER_jitter(DFS))$ . Where N is the DFS division factor. All jitter numbers are in ps. <sup>2.</sup> Jitter value does not apply when the DFS clock is output on an external pin. In this case, the rise and fall time variations in the I/O pad are orders of magnitude more than the DFS and SoC mux jitter contributions. ### 16.2.2 FIRC Table 23. FIRC | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |--------|------------------------------------------|-----|-----|-----|------|----------------------------------|----------------| | fFIRC | FIRC Target<br>Frequency | _ | 48 | _ | MHz | _ | _ | | ðfVAR | FIRC Frequency<br>Variation <sup>1</sup> | -5 | _ | 5 | % | Trimmed | _ | | TSTART | Startup Time | _ | 10 | 20 | us | After valid supply level reached | _ | <sup>1.</sup> ðfVAR defines how much the output frequency can shift over the specified temperature and voltage ranges of the device after initial factory trim. ### 16.2.3 SIRC Table 24. SIRC | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |--------|------------------------------------------|-----|-----|-----|------|--------------------------------------------------------------------------|----------------| | fSIRC | SIRC Target<br>Frequency Trimmed | _ | 32 | _ | KHz | Trimmed | _ | | РТА | SIRC Trimming<br>Resolution <sup>1</sup> | -1 | _ | 1 | % | Trimmed 32KHz, 25C, 0.8V Core | _ | | ðfVAR | SIRC Frequency<br>Variation <sup>2</sup> | -5 | _ | 5 | % | Frequency variation across voltage and temperature range after trimming. | _ | | TSTART | SIRC Startup Time | _ | _ | 50 | us | _ | _ | <sup>1.</sup> PTA defines how close the output frequency is to target after the initial factory trim. ### 16.2.4 FXOSC Table 25. FXOSC | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |-----------|------------------------------------------|-----------------|-----|---------------|------|-----------------------------|----------------| | fXTAL | Input Frequency<br>Range <sup>1, 2</sup> | 20 | _ | 40 | MHz | Crystal mode | _ | | TCST | Crystal Startup Time | _ | _ | 2 | ms | Crystal mode | _ | | fBYP_SE | FXOSC Bypass<br>Frequency <sup>3</sup> | _ | 40 | _ | MHz | single-ended bypass<br>mode | _ | | VIH_EXTAL | EXTAL Input High<br>Level <sup>4</sup> | VCM_SE<br>+ 0.3 | _ | VDD_FX<br>OSC | V | Single-ended bypass mode | _ | <sup>2.</sup> ŏfVAR defines how much the output frequency can shift over the specified temperature and voltage ranges of the device. Table 25. FXOSC (continued) | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |-------------------|-------------------------------------------------------------|------|-------------------|-----------------|------|-----------------------------------------------------------------|----------------| | VIL_EXTAL | EXTAL Input Low<br>Level <sup>4</sup> | 0 | _ | VCM_SE<br>- 0.3 | V | Single-ended bypass mode | _ | | CLOAD | XTAL/EXTAL pin load capacitance <sup>5</sup> | _ | 8 | _ | pF | Crystal mode | _ | | CS_XTAL | XTAL/EXTAL<br>pin on-chip<br>stray capacitance <sup>5</sup> | _ | _ | 3 | pF | _ | _ | | VCM_SE | Common Mode<br>Voltage for Single<br>ended Bypass | _ | VDD_FX<br>OSC / 2 | _ | mV | _ | _ | | Leakage_injection | EXTAL injection current | -50 | _ | 100 | nA | Mean current flowing into EXTAL in crystal mode | _ | | Leakage_extal | External Leakage on EXTAL Pin | -20 | _ | 20 | nA | Bypass mode, 0.5V | _ | | EXTAL_AMP | EXTAL_amplitude (p k-pk) | 300 | _ | 900 | mV | Crystal mode | _ | | LT_Jitter | Long term jitter | -120 | _ | 120 | ps | gm_sel=1111 with<br>40MHz crystal<br>(NX5032GA and<br>NX3225GA) | _ | - 1. Recommended crystal frequencies are 20MHz, 24MHz, and 40MHz. - 2. All specifications only valid for this frequency range if the correct FXOSC transconductance setting is used. - 3. The input clock must be 40 MHz nominal frequency. - 4. The input clock signal should be symmetric around common mode voltage. - Account for on-chip stray capacitance (CS\_XTAL) and PCB capacitance in the total XTAL/EXTAL pin load capacitance.CS\_XTAL don't include miller capacitance. In crystal mode NX5032GA crystal at 20 MHz has a load cap of 8 pF and configure gm\_sel[3:0]=4'b0100 and NX3225GA crystal has a load cap of 8 pF and configure gm\_sel[3:0]=4'b100. In crystal mode NX5032GA crystal at 24 MHz has a load cap of 8 pF and configure gm\_sel[3:0]=4'b0101 and NX3225GA has a load cap of 8 pF and configure gm\_sel[3:0]=4'b0110. In crystal mode NX5032GA and NX3225GA crystal at 40 MHz (ALC enable) has a load cap of 8 pF and configure gm\_sel[3:0]=4'b1111. In ALC disable mode the minimum crystal drive level should be greater than 500uW. Duty cycle of the FXOSC clock when output on either the single-ended or LVDS CLKOUT pins is given in the I/O pad specifications. See Hardware design guide for the recommended circuit for each mode. RGMII specifications require clock source to have tolerance of +/- 50ppm. When using this mode, the crystal selected for system clock (FXOSC) should adhere to this specification. # 16.2.5 PLL The following table gives the operating frequencies and characteristics of the PLL, and applies to instances on the device. Actual operating frequencies for the device are constrained to the values given below. PLL refers to the Core, Peripheral, Accelerator, and DDR reference PLLs on the device. Spread spectrum clock modulation is only available on the Core, Accelerator and DDR reference PLLs. Table 26. PLL | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |-----------------|-----------------------------------------------------------|------|-----|------|------|---------------------------------------------------------|----------------| | fPLL_CLKIN | PLL Input Clock<br>Frequency <sup>1</sup> | 20 | _ | 100 | MHz | Before PLL input divider. | _ | | fPLL_CLKIN_PFD | PLL Phase Detector<br>Clock Frequency <sup>2</sup> | 20 | _ | 40 | MHz | After PLL input divider. | _ | | fPLL_CORE_VCO | Core PLL<br>VCO Frequency<br>Range <sup>3, 4, 5, 6</sup> | 1300 | _ | 2000 | MHz | without center-spread<br>SSCG enabled | _ | | fPLL_CORE_PHI0 | Core PLL PHI0<br>Frequency <sup>5</sup> | _ | _ | 1000 | MHz | CORE_PLL_PHI0,<br>without center-spread<br>SSCG enabled | _ | | fPLL_PER_VCO | Peripheral PLL VCO<br>Frequency Range | 1300 | _ | 2000 | MHz | _ | _ | | fPLL_PER_PHI0 | Peripheral PLL PHI0<br>Frequency | 100 | _ | 125 | MHz | PERIPH_PLL_PHI0 | _ | | fPLL_PER_PHI1 | Peripheral PLL<br>PHI1 Frequency | _ | _ | 80 | MHz | PERIPH_PLL_PHI1 | _ | | fPLL_PER_PHI2 | Peripheral PLL<br>PHI2 Frequency | 40 | _ | 80 | MHz | PERIPH_PLL_PHI2 | _ | | fPLL_PER_PHI3 | Peripheral PLL PHI3<br>Frequency | _ | _ | 133 | MHz | PERIPH_PLL_PHI3 | _ | | fPLL_PER_PHI4 | Peripheral PLL<br>PHI4 Frequency | _ | _ | 200 | MHz | PERIPH_PLL_PHI4 | _ | | fPLL_PER_PHI5 | Peripheral PLL<br>PHI5 Frequency | _ | _ | 500 | MHz | PERIPH_PLL_PHI5 | _ | | fPLL_PER_PHI7 | Peripheral PLL<br>PHI7 Frequency | _ | _ | 100 | MHz | PERIPH_PLL_PHI7 | _ | | fPLL_ACCEL_VCO | Accelerator PLL<br>VCO Frequency<br>Range <sup>5, 6</sup> | 1300 | _ | 2400 | MHz | without center-spread<br>SSCG enabled | _ | | fPLL_ACCEL_PHI1 | Accelerator PLL<br>PHI1 Frequency <sup>5</sup> | _ | _ | 600 | MHz | ACCEL_PHI1, without center-spread SSCG enabled | _ | #### Table 26. PLL (continued) | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |---------------|---------------------------------------------------|-------|-----|-------|------|-------------------------------------------------------------------------------|----------------| | fPLL_DDR_VCO | DDR PLL<br>VCO Frequency<br>Range <sup>5, 6</sup> | 1300 | _ | 1600 | MHz | without center-spread<br>SSCG enabled | _ | | fPLL_DDR_PHI0 | DDR PLL PHI0<br>Frequency <sup>5, 7</sup> | 800 | _ | 800 | MHz | DDR_CLK (3200<br>MT/s), without center-<br>spread SSCG enabled | _ | | fPLL_DDR_PHI0 | DDR PLL PHI0<br>Frequency <sup>7</sup> | 758 | _ | 758 | MHz | DDR_CLK (3032 MT/s) | _ | | fPLL_DDR_PHI0 | DDR PLL PHI0<br>Frequency <sup>7</sup> | 666.5 | _ | 666.5 | MHz | DDR_CLK (2666 MT/s) | _ | | fPLL_DDR_PHI0 | DDR PLL PHI0<br>Frequency <sup>7</sup> | 533.3 | _ | 533.3 | MHz | DDR_CLK (2133 MT/s) | _ | | fPLL_DDR_PHI0 | DDR PLL PHI0<br>Frequency <sup>7</sup> | 466.6 | _ | 466.6 | MHz | DDR_CLK (1866 MT/s) | _ | | fPLL_DDR_PHI0 | DDR PLL PHI0<br>Frequency <sup>7</sup> | 400 | _ | 400 | MHz | DDR_CLK (1600 MT/s) | _ | | tLOCK | System PLL Lock<br>Time | _ | _ | 100 | us | _ | _ | | PER_jitter | System PLL Period<br>Jitter <sup>8, 9, 10</sup> | -23 | _ | 23 | ps | fPLL_CLKIN = 40MHz,<br>fVCO = 2GHz, 6-<br>sigma, SSCG & Frac<br>mode disabled | _ | | LT_jitter | System PLL Long<br>Term Jitter <sup>10, 11</sup> | -120 | _ | 120 | ps | Saturated, 6-sigma | _ | | fPLL_MOD | Spread Spectrum<br>Clock Modulation<br>Frequency | 30 | _ | 64 | KHz | _ | _ | - 1. This refers to spec number 1 which is shown in the figure in Aurora port specifications - 2. This specification is PLL input reference clock frequency after pre-divider. - 3. Duty cycle of the system PLL clock when output on an external pin is given in the I/O pad specifications. - 4. The frequencies are the nominal frequencies (i.e., what the PLL's VCO is configured to). - 5. The max frequency in case of center-spread SSCG enabled for a modulation depth can be calculated as: Max frequency(with center-spread SSCG disabled) (Modulation Depth(in %)/(2\*100))\* Max frequency (with center-spread SSCG disabled). For details, see section "Frequency modulation programming" in reference manual. - 6. Same min frequency value applies for center-spread SSCG enabled as provided for center-spread SSCG disabled. - 7. The DDR PHY internally multiplies the PLL\_DDR\_PHI0 by factor of two. - 8. For chip clocks that are further divided down from the PLL output clock, the jitter is multiplied by a factor of SQRT(N), where N is the ratio of the PLL output clock and destination clock periods. - 9. Jitter is dependent on supply noise, the period of the PLL output clock, and the division ratio of the clock at the destination module. Specified jitter values are valid for the FXOSC reference clock input only not valid for FIRC reference clock input. - 10. Jitter value does not apply when a PLL clock is output on an external pin. In this case, the rise and fall time variations in the I/O pad are orders of magnitude more than the PLL and SoC mux jitter contributions. - 11. This specification is valid when all clock sources are stable. #### NOTE fPLL\_DDR\_PHI0 frequencies and data rate mentioned in this table are for LPDDR4. DDR3L frequencies and data rates are half of the LPDDR4. # 16.3 Communication modules # 16.3.1 SPI Table 27. SPI | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |--------|---------------------------------------|--------------------------------|-----|-------|------|--------------------------------------------|----------------| | tSCK | SPI cycle time <sup>1, 2</sup> | 40 | _ | 10000 | ns | Master, MTFE=0 | 1 | | tSCK | SPI cycle time <sup>1</sup> | 25 | _ | 10000 | ns | Master, MTFE=1 | 1 | | tSCK | SPI cycle time <sup>1, 3</sup> | 16.67 | _ | 10000 | ns | Slave Receive Mode | 1 | | tSCK | SPI cycle time <sup>1</sup> | 40 | _ | 10000 | ns | Slave Transmit Mode | 1 | | tCSC | PCS to SCK delay <sup>4</sup> | 20 | _ | 10000 | ns | _ | 2 | | tASC | After SCK delay <sup>5</sup> | 20 | _ | 10000 | ns | _ | 3 | | tSDC | SCK duty cycle | 40 | _ | 60 | % | _ | 4 | | tA | Slave access time | _ | _ | 40 | ns | SS active to SOUT valid | 5 | | tDIS | Slave SOUT disable time | _ | _ | 15 | ns | SS inactive to SOUT hi-z or invalid | 6 | | tPCSC | PCSx to PCSS time | 13 | _ | _ | ns | _ | 7 | | tPASC | PCSS to PCSx time | 13 | _ | _ | ns | _ | 8 | | tSUI | Input data setup time <sup>6, 7</sup> | 15 | _ | _ | ns | Master, MTFE=0 | 9 | | tSUI | Input data setup time <sup>6, 8</sup> | 15 - N * ipg_clk_d spi_perio d | _ | _ | ns | Master, MTFE=1,<br>CPHA=0, SMPL_PTR<br>= 1 | 9 | | tSUI | Input data setup time <sup>6</sup> | 15 | _ | _ | ns | Master, MTFE=1,<br>CPHA=1, SMPL_PTR<br>= 1 | 9 | | tSUI | Input data setup time <sup>6</sup> | 2 | _ | _ | ns | Slave Receive Mode | 9 | | tHI | Input data hold time <sup>6</sup> | 0 | _ | _ | ns | Master, MTFE=0 | 10 | | tHI | Input data hold time <sup>6</sup> | 0 + N * ipg_clk_d spi_perio d | _ | _ | ns | Master, MTFE=1,<br>CPHA=0, SMPL_PTR<br>= 1 | 10 | Table 27. SPI (continued) | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |--------|------------------------------------------------------------|-------------------------------------|-----|---------------------------|------|------------------------------------------------------------------------------------------|----------------| | tHI | Input data hold time <sup>6</sup> | 0 | _ | _ | ns | Master, MTFE=1,<br>CPHA=1, SMPL_PTR<br>= 1 | 10 | | tHI | Input data hold time <sup>6</sup> | 4 | _ | _ | ns | Slave Receive Mode | 10 | | tSUO | Output data valid time (after SCK edge) 9 | _ | _ | 5 | ns | Master, MTFE=0 max<br>CLOAD=25pF, max<br>pad drive setting,<br>SRE[2:0] = 101 | 11 | | tSUO | Output data valid<br>time (after SCK<br>edge) <sup>9</sup> | _ | _ | 5 + ipg_clk_d spi_perio d | ns | Master, MTFE=1,<br>CPHA=0 max<br>CLOAD=25pF, max<br>pad drive setting,<br>SRE[2:0] = 101 | 11 | | tSUO | Output data valid<br>time (after SCK<br>edge) <sup>9</sup> | _ | _ | 5 | ns | Master, MTFE=1,<br>CPHA=1 max<br>CLOAD=25pF, max<br>pad drive setting,<br>SRE[2:0] = 101 | 11 | | tSUO | Output data valid time (after SCK edge) 7,9 | _ | _ | 16 | ns | Slave Transmit Mode,<br>SRE[2:0] = 101 | 11 | | tHO | Output data hold time <sup>9</sup> | -2 | _ | _ | ns | Master, MTFE=0 max<br>CLOAD=25pF, max<br>pad drive setting,<br>SRE[2:0] = 101 | 12 | | tHO | Output data hold time <sup>9</sup> | -2 +<br>ipg_clk_d<br>spi_perio<br>d | _ | _ | ns | Master, MTFE=1,<br>CPHA=0 max<br>CLOAD=25pF, max<br>pad drive setting,<br>SRE[2:0] = 101 | 12 | | tHO | Output data hold time <sup>9</sup> | -2 | _ | _ | ns | Master, MTFE=1,<br>CPHA=1 max<br>CLOAD=25pF, max<br>pad drive setting,<br>SRE[2:0] = 101 | 12 | | tHO | Output data hold time <sup>9</sup> | 3 | _ | _ | ns | Slave Transmit Mode,<br>SRE[2:0] = 101 | _ | - The maximum SPI baud rate that is achievable in a dedicated master-slave connection depends on several parameters that are independent of the SPI module clocking capabilities (e.g. capacitive load of the signal lines, SPI slave clock-todata delay, pad slew rate, etc.). The maximum achievable SPI baud rate needs to be evaluated in a corresponding SPI master-slave setup. - 2. SMPL\_PTR should be set to 1. For SPI\_CTARn[BR] 'Baud Rate Scaler' configuration is >= 3 - 3. Slave Receive Mode can operate at a maximum frequency of 60 MHz. In this mode, the DSPI can receive data on SIN, but no valid data is transmitted on SOUT. - 4. This value of 20 ns is with the configuration prescaler values: SPI\_CTARn[PCSSCK] "PCS to SCK Delay Prescaler" configuration is "3" (01h) and SPI\_CTARn[CSSCK] "PCS to SCK Delay Scaler" configuration is "2" (0000h) - 5. This value of 20 ns is with the configuration prescaler values: SPI\_CTARn[PASC] "After SCK Delay Prescaler" configuration is "3" (01h) and SPI\_CTARn[ASC] "After SCK Delay Scaler" configuration is "2" (0000h) - 6. Input timing assumes an input signal slew rate of 2ns (20%/80%). - 7. For the case of both master and slave being NXP S32x devices, frequency of operation will be reduced to [1000 /2\* {tSUI\_master + tSUO\_slave + PCB delay}] in ns. - 8. N is number of protocol clock cycles where the master samples SIN in MTFE mode after SCK edge. - 9. Output timing valid for maximum external load CL = 25pF, which is assumed to be a 10pF load at the end of a 500hm, un-terminated, 5 inch microstrip trace on standard FR4 (1.5pF/inch), (25pF total with margin). For best signal integrity, the series resistance of the transmission line should be matched closely to the RDSON of the I/O pad output driver. Slave mode timing values given below are applicable when device is in MTFE=0. # 16.3.2 I2C # 16.3.2.1 I2C Input Table 28. I2C Input | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |--------|-------------------------------------------------|-----|-----|-----|-------------------------|----------------------------------------|----------------| | tlH_SC | Input Start condition hold time <sup>1, 2</sup> | 2 | _ | _ | MODULE<br>_CLK<br>cycle | _ | 1 | | tCL | Input Clock low time <sup>1, 2</sup> | 8 | _ | _ | MODULE<br>_CLK<br>cycle | _ | 2 | | tIH | Input Data hold time 1, 2 | 0 | _ | _ | ns | SDA transitions after SCL falling edge | 4 | Table 28. I2C Input (continued) | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |----------|------------------------------------------------------------------|-----|-----|-----|-------------------------|----------------------------------------|----------------| | tCH | Input Clock high time 1, 2 | 4 | _ | _ | MODULE<br>_CLK<br>cycle | _ | 6 | | tISU | Input Data setup<br>time (standard<br>mode) <sup>1, 2, 3</sup> | 250 | _ | _ | ns | SDA transitions before SCL rising edge | 7 | | tISU_F | Input Data<br>setup time (fast<br>mode) <sup>1, 2, 3</sup> | 100 | _ | _ | ns | SDA transitions before SCL rising edge | 7 | | tISU_RSC | Input Start condition setup time (repeated start condition) 1, 2 | 2 | _ | _ | MODULE<br>_CLK<br>cycle | _ | 8 | | tISU_SC | Input Start condition setup time <sup>1, 2</sup> | 2 | _ | _ | MODULE<br>_CLK<br>cycle | _ | 9 | - 1. MODULE\_CLK from the MC\_CGM is the clock driving the I2C block. - 2. Input timing assumes an input signal slew rate of 3ns (20%/80%). - 3. MODULE\_CLK frequency should be greater than 5 MHz for standard mode and 20 MHz for fast mode. # 16.3.2.2 I2C Output Table 29. I2C Output | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |--------|-----------------------------------------------------|-----|-----|-----|-------------------------|-----------|----------------| | tOH_SC | Output Start condition hold time <sup>1, 2, 3</sup> | 6 | _ | _ | MODULE<br>_CLK<br>cycle | _ | 1 | | tCL | Output Clock low time 1, 2, 3 | 10 | _ | _ | MODULE<br>_CLK<br>cycle | _ | 2 | Table 29. I2C Output (continued) | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |----------|---------------------------------------------------------------|-----|-----|-----|-------------------------|----------------|----------------| | tRISE | SDA/SCL rise time 1, 2, 3, 4 | _ | _ | 100 | ns | SRE[2:0] = 110 | 3 | | tOH | Output Data hold time <sup>1, 2, 3</sup> | 7 | _ | _ | MODULE<br>_CLK<br>cycle | SRE[2:0] = 110 | 4 | | tFALL | SDA/SCL fall time 1, 2, 3, 4 | _ | _ | 100 | ns | SRE[2:0] = 110 | 5 | | tCH | Output Clock high time <sup>1, 2, 3</sup> | 10 | _ | _ | MODULE<br>_CLK<br>cycle | SRE[2:0] = 110 | 6 | | tOSU | Output Data setup time <sup>1, 2, 3</sup> | 2 | _ | _ | MODULE<br>_CLK<br>cycle | SRE[2:0] = 110 | 7 | | tOSU_RSC | Output repeated start condition setup time <sup>1, 2, 3</sup> | 20 | _ | _ | MODULE<br>_CLK<br>cycle | SRE[2:0] = 110 | 8 | | tOSU_SC | Output start condition setup time <sup>1, 2, 3</sup> | 11 | _ | _ | MODULE<br>_CLK<br>cycle | SRE[2:0] = 110 | 9 | - 1. Timing valid for maximum external load CL = 400pF, at the maximum clock frequency defined by the I2C clock high and low time specifications. - 2. MODULE\_CLK from the MC\_CGM is the clock driving the I2C block. - 3. Programming IBFD (I2C bus Frequency Divider) with the maximum frequency results in the minimum output timings listed. The I2C interface is designed to scale the data transition time, moving it to the middle of the SCL low period. The actual position is affected by the prescale and division values programmed in IBFD. - 4. Because SCL and SDA are open-drain outputs, which the processor can only actively drive low, the time SCL or SDA takes to reach a high level depends on external signal capacitance and pullup resistor values Data Sheet: Technical Data 70 / 138 # 16.3.3 LIN # Table 30. LIN | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |--------|-------------|-----|-----|-----|------|-----------------------------|----------------| | RATE | Bit Rate | _ | _ | 2.0 | Mbps | UART mode SRE[2:0]<br>= 110 | _ | | RATE | Bit Rate | 4.8 | _ | 20 | Kbps | LIN mode SRE[2:0] = 110 | _ | # 16.3.4 LPSPI # Table 31. LPSPI | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |--------|----------------------------------------------------------------|---------------------|-----|-------------------------------|------|-----------|----------------| | fOP | LPSPI operating frequency <sup>1, 2, 3, 4</sup> | fPER_CL<br>K / 2048 | _ | 40 | MHz | Master | _ | | fOP | LPSPI operating frequency <sup>3, 4, 5</sup> | _ | _ | 20 | MHz | Slave | _ | | tSPSCK | SPSCK period <sup>1, 2, 3, 4</sup> | 25 | _ | 1<br>(fPER_C<br>LK /<br>2048) | ns | Master | _ | | tSPSCK | SPSCK period <sup>3, 4, 5</sup> | 50 | _ | _ | ns | Slave | _ | | tLEAD | Enable lead time<br>(PCS to SPSCK<br>delay) <sup>4, 6, 7</sup> | tSPSCK -<br>3.5 | _ | _ | ns | Master | _ | | tLEAD | Enable lead time<br>(PCS to SPSCK<br>delay) <sup>4, 6</sup> | 25 | _ | _ | ns | Slave | _ | | tLAG | Enable lag time<br>(after SPSCK<br>delay) <sup>4, 8, 9</sup> | tSPSCK -<br>2.5 | _ | _ | ns | Master | _ | | tLAG | Enable lag time<br>(after SPSCK<br>delay) <sup>4, 8</sup> | 25 | _ | _ | ns | Slave | _ | | tSW | Clock (SPSCK) high<br>or low time (duty<br>cycle) | (tSPSCK<br>/ 2) - 3 | _ | (tSPSCK<br>/ 2) + 3 | ns | Master | _ | | tSW | Clock (SPSCK) high<br>or low time (duty<br>cycle) | (tSPSCK<br>/ 2) - 3 | _ | (tSPSCK<br>/ 2) + 3 | ns | Slave | _ | | tSU | Data setup time (inputs) | 12 | _ | _ | ns | Master | _ | Table 31. LPSPI (continued) | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |--------|----------------------------------------------------------|-----|-----|------|------|------------------------|----------------| | tSU | Data setup time (inputs) | 4 | _ | _ | ns | Slave | _ | | tHO | Data hold time (inputs) | 0 | _ | _ | ns | Master | _ | | tHO | Data hold time (inputs) | 3 | _ | _ | ns | Slave | _ | | tA | Slave access time | _ | _ | 12.5 | ns | Slave | _ | | tDIS | Slave MISO disable time | _ | _ | 12.5 | ns | Slave | _ | | tV | Data valid<br>(after SPSCK<br>edge) <sup>4, 10, 11</sup> | _ | _ | 6 | ns | Master, SRE[2:0] = 101 | _ | | tV | Data valid<br>(after SPSCK<br>edge) <sup>4, 10, 11</sup> | _ | _ | 20 | ns | Slave, SRE[2:0] = 101 | _ | | tHO | Data hold time (outputs) 4, 10, 11 | 0 | _ | _ | ns | Master, SRE[2:0] = 101 | _ | | tHO | Data hold time (outputs) 4, 10, 11 | 0 | _ | _ | ns | Slave, SRE[2:0] = 101 | _ | | tRI_FI | Rise / Fall time (input) 12 | _ | _ | 1 | ns | Master + Slave | _ | - 1. The maximum master mode LPSPI clock frequency can be no more than the peripheral clock frequency divided by 2. - 2. fPER\_CLK is the frequency of the device peripheral clock (PER\_CLK). - 3. The maximum LPSPI baud rate that is achievable in a dedicated master-slave connection depends on several parameters that are independent of the LPSPI module clocking capabilities (e.g. capacitive load of the signal lines, SPI slave clock-todatadelay, pad slew rate, etc.). The maximum achievable LPSPI baud rate needs to be evaluated in a corresponding SPI master-slave setup. - 4. All timing valid to 20% and 80% levels of the LPSPI I/O voltage supply on the device. - 5. The maximum slave mode LPSPI clock frequency can be no more than the peripheral clock frequency divided by 4. - 6. Set the PCSSCK configuration bit as 0, for a minimum of 1 delay cycle of LPSPI baud rate clock, where PCSSCK ranges from 0 to 255. - 7. tPCSSCK = (PCSSCK+1) \* (2\*\*PRESCALE) \* (1 / fPER CLK) - 8. Set the SCKPCS configuration bit as 0, for a minimum of 1 delay cycle of LPSPI baud rate clock, where SCKPCS ranges from 0 to 255. - 9. tSCKPCS = (SCKPCS+1) \* (2\*\*PRESCALE) \* (1 / fPER\_CLK) - 10. Timing valid for maximum external load CL = 25pF, which is assumed to be a 10pF load at the end of a 50ohm, un-terminated, 5 inch microstrip trace on standard FR4 (1.5pF/inch), (25pF total with margin). For best signal integrity, the series resistance in the transmission line should be equal to the selected RDSON of the I/O pad output. - 11. Output rise/fall time is determined by the output load and GPIO pad drive strength setting. See the GPIO specifications for detail. - 12. The input rise/fall time specification applies to both clock and data, and is required to guarantee related timing parameters. ## 16.3.5 CAN See GPIO pads for CAN specifications. ## 16.3.6 FlexRay ## 16.3.6.1 FlexRay - RxD Table 32. FlexRay - RxD | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |-----------------------|------------------------------------------------------------------------------------------|-------|-----|-----|------|-----------|----------------| | C_CCRxD | Input capacitance on RxD pin | _ | _ | 8 | pF | _ | _ | | uCCLogic_1 | Threshold for detecting logic high | 35 | _ | 70 | % | _ | _ | | uCCLogic_0 | Threshold for detecting logic low | 30 | _ | 65 | % | _ | _ | | dCCRxD01 | Sum of delay from actual input to the D input of the first FF, rising edge <sup>1</sup> | _ | _ | 10 | ns | _ | _ | | dCCRxD10 | Sum of delay from actual input to the D input of the first FF, falling edge <sup>1</sup> | _ | _ | 10 | ns | _ | _ | | dCCRxAsymAccep<br>t15 | Acceptance of asymmetry at receiving CC with 15pF load <sup>1</sup> | -31.5 | _ | 44 | ns | _ | _ | | dCCRxAsymAccep<br>t25 | Acceptance of<br>asymmetry at<br>receiving CC with<br>25pF load <sup>1</sup> | -30.5 | _ | 43 | ns | _ | _ | Data Sheet: Technical Data 74 / 138 1. FlexRay RxD timing assumes an input signal slew rate of 2ns (20%/80%). ### 16.3.6.2 FlexRay - TxD Table 33. FlexRay - TxD | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |--------------------------------|-----------------------------------------------------------------------------------------------------------------|-------|-----|------|------|-------------------------------------------------------------------------------------|----------------| | dCCTxAsym | Asymmetry of sending CC, dCCTxD50% - N x gdBit <sup>1</sup> | -2.45 | _ | 2.45 | ns | N=1, gdBit = 100ns,<br>TxD load = 25pF max,<br>SRE[2:0] = 110 (3.3V<br>GPIO) | _ | | dCCTxDRISE25 +<br>dCCTxDFALL25 | Sum of rise and fall time of TxD signal at the output pin <sup>1</sup> | _ | _ | 9 | ns | TxD load = 25pF max,<br>Z = 50ohms, delay =<br>0.6ns, SRE[2:0] = 110<br>(3.3V GPIO) | _ | | dCCTxD01 | Sum of delay<br>between Clk to Q of<br>the last FF and the<br>final output buffer,<br>rising edge <sup>1</sup> | _ | _ | 25 | ns | TxD load = 25pF max,<br>SRE[2:0] = 110 (3.3V<br>GPIO) | _ | | dCCTxD10 | Sum of delay<br>between Clk to Q of<br>the last FF and the<br>final output buffer,<br>falling edge <sup>1</sup> | _ | _ | 25 | ns | TxD load = 25pF max,<br>SRE[2:0] = 110 (3.3V<br>GPIO) | _ | 1. Timing valid for maximum external load CL = 25pF, which is assumed to be a 8pF load at the end of a 50Ohm, un-terminated, 5 inch microstrip trace on standard FR4 (1.5pF/inch). For best signal integrity, the series resistance of the transmission line should be matched closely to the RDSON of the I/O pad output driver. ## 16.3.6.3 FlexRay - TxEN Table 34. FlexRay - TxEN | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |---------------|-----------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|--------------------------------------------------------|----------------| | dCCTxENRISE25 | Rise time of TxEN signal at CC <sup>1</sup> | _ | _ | 9 | ns | TxEN load = 25pF<br>max, SRE[2:0] = 110<br>(3.3V GPIO) | _ | | dCCTxENFALL25 | Fall time of TxEN signal at CC <sup>1</sup> | _ | _ | 9 | ns | TxEN load = 25pF<br>max, SRE[2:0] = 110<br>(3.3V GPIO) | _ | | dCCTxEN01 | Sum of delay<br>between Clk to Q of<br>the last FF and the<br>final output buffer,<br>rising edge <sup>1</sup> | _ | _ | 25 | ns | TxEN load = 25pF<br>max, SRE[2:0] = 110<br>(3.3V GPIO) | _ | | dCCTxEN10 | Sum of delay<br>between Clk to Q of<br>the last FF and the<br>final output buffer,<br>falling edge <sup>1</sup> | _ | _ | 25 | ns | TxEN load = 25pF<br>max, SRE[2:0] = 110<br>(3.3V GPIO) | _ | <sup>1.</sup> Timing valid for maximum external load CL = 25pF, which is assumed to be a 8pF load at the end of a 50Ohm, un-terminated 5 inch microstrip trace on standard FR4 (1.5pF/inch), (25pF total with margin). For best signal integrity, the series resistance of the transmission line should be matched closely to the RDSON of the I/O pad output driver. ## 16.3.7 PCIe Table 35. PCIe | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |------------------------|-----------------------------------------------------------|----------|-----|----------|------|------------------|----------------| | UI | Unit Interval <sup>1</sup> | 399.88 | _ | 400.12 | ps | 2.5GT/s | _ | | UI | Unit Interval <sup>1</sup> | 199.94 | _ | 200.06 | ps | 5.0GT/s | _ | | UI | Unit Interval 1 | 124.9625 | _ | 125.0375 | ps | 8.0GT/s | _ | | VTX-DIFF-PP | Differential p-p Tx voltage swing <sup>1</sup> | 0.8 | _ | 1.2 | Vp-p | 2.5GT/s, 5.0GT/s | _ | | VTX-DE-<br>RATIO-3.5dB | Tx de-emphasis level ratio <sup>1</sup> | 2.5 | _ | 4.5 | dB | 2.5GT/s, 5.0GT/s | _ | | VTX-DE-<br>RATIO-6dB | Tx de-emphasis level ratio <sup>1</sup> | 5 | _ | 7 | dB | 5.0GT/s | _ | | TMIN-PULSE | Instantaneous lone pulse width <sup>1</sup> | 0.9 | _ | _ | UI | 5.0GT/s | _ | | TTX-EYE | Transmitter Eye including all jitter sources <sup>1</sup> | 0.75 | _ | _ | UI | 2.5GT/s, 5.0GT/s | _ | Table 35. PCIe (continued) | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |-------------------------------------|---------------------------------------------------------------------------------------|-----|-----|-------|-------------------|-----------|----------------| | TTX-HF-DJ-DD | Tx deterministic jitter > 1.5 MHz <sup>1</sup> | _ | _ | 0.15 | UI | 5.0GT/s | _ | | TTX-LF-RMS | Tx RMS jitter < 1.5<br>MHz <sup>1</sup> | _ | 3 | _ | ps RMS | 5.0GT/s | _ | | BWTX-PKG-PLL1 | Tx PLL BW corresponding to PKGTX-PLL1 1 | 8 | _ | 16 | MHz | 5.0GT/s | _ | | BWTX-PKG-PLL1 | Tx PLL BW corresponding to PKGTX-PLL1 <sup>1</sup> | 2 | _ | 4 | MHz | 8.0GT/s | _ | | BWTX-PKG-PLL2 | Tx PLL BW corresponding to PKGTX-PLL2 <sup>1</sup> | 5 | _ | 16 | MHz | 5.0GT/s | _ | | BWTX-PKG-PLL2 | Tx PLL BW corresponding to PKGTX-PLL2 <sup>1</sup> | 2 | _ | 5 | MHz | 8.0GT/s | _ | | PKGTX-PLL1 | Tx PLL peaking <sup>1</sup> | _ | _ | 3 | dB | 5.0GT/s | _ | | PKGTX-PLL1 | Tx PLL peaking <sup>1</sup> | _ | _ | 2 | dB | 8.0GT/s | _ | | PKGTX-PLL2 | Tx PLL peaking <sup>1</sup> | _ | _ | 1 | dB | 5.0GT/s | _ | | PKGTX-PLL2 | Tx PLL peaking <sup>1</sup> | _ | _ | 1 | dB | 8.0GT/s | _ | | BWTX-PLL | Maximum Tx PLL bandwidth <sup>1</sup> | 1.5 | _ | 22 | MHz | 2.5GT/s | _ | | TTX-EYE-<br>MEDIAN-to-<br>MAXJITTER | Maximum time between the jitter median and max deviation from the median <sup>1</sup> | _ | _ | 0.125 | UI | 2.5GT/s | _ | | VTX-FS-NO-EQ | Full Swing Tx<br>voltage with no<br>TxEq <sup>1</sup> | 800 | _ | 1300 | mVPP | 8.0GT/s | _ | | VTX-EIEOS-FS | Min Swing during<br>EIEOS for full<br>swing <sup>1</sup> | 250 | _ | _ | mVPP | 8.0GT/s | _ | | TTX-UTJ | Tx uncorrelated total jitter <sup>1</sup> | _ | _ | 31.25 | ps PP @<br>10e-12 | 8.0GT/s | _ | | TTX-UDJDD | Tx uncorrelated deterministic jitter <sup>1</sup> | _ | _ | 12 | ps PP | 8.0GT/s | _ | | VTX-BOOST-FS | Tx boost ratio for full swing <sup>1</sup> | 8 | _ | _ | dB | 8.0GT/s | _ | Table 35. PCle (continued) | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |----------------|--------------------------------------------------------------------------------------------|-------|-----|------|--------------|-----------------------------------|----------------| | VRX-DIFF-PP-CC | Differential Rx peak-<br>peak voltage for<br>common Refclk Rx<br>architecture <sup>1</sup> | 0.175 | - | 1.2 | V | 2.5GT/s | _ | | VRX-DIFF-PP-CC | Differential Rx peak-<br>peak voltage for<br>common Refclk Rx<br>architecture <sup>1</sup> | 0.12 | _ | 1.2 | V | 5.0GT/s | _ | | TRX-EYE | Receiver eye time opening <sup>1</sup> | 0.4 | _ | _ | UI | 2.5GT/s | _ | | TRX-TJ-CC | Max Rx inherent timing error <sup>1</sup> | _ | _ | 0.4 | UI | 5.0GT/s | _ | | TRX-DJ-DD_CC | Max Rx deterministic timing error <sup>1</sup> | _ | _ | 0.3 | UI | 5.0GT/s | _ | | VRX-EYE | Receive eye voltage opening <sup>1</sup> | _ | 120 | _ | mVPP<br>diff | 5.0GT/s | _ | | VRX-SV-8G | Eye height at TP2P 1 | _ | 25 | _ | mVPP | 8.0GT/s, -20dB Ch | _ | | VRX-SV-8G | Eye height at TP2P 1 | _ | 50 | _ | mVPP | 8.0GT/s, -12dB Ch | _ | | VRX-SV-8G | Eye height at TP2P 1 | _ | 200 | _ | mVPP | 8.0GT/s, -3dB Ch | _ | | TRX-SV-8G | Eye width at TP2P <sup>1</sup> | 0.3 | _ | 0.35 | UI | 8.0GT/s | _ | | TRX-SV-SJ-8G | Sinusoidal Jitter at 100MHz <sup>1</sup> | _ | 0.1 | _ | UI PP | 8.0GT/s | - | | TRX-SV-RJ-8G | Random Jitter <sup>1</sup> | _ | 2 | _ | ps RMS | 8.0GT/s | _ | | REXTPCle | External pin calibration resistance | 198 | 200 | 202 | Ω | _ | _ | | RJREFCLK | Reference clock random jitter (rms) 1 | _ | _ | 3 | ps | Integrated RJ from 12kHz to 20MHz | _ | | RJREFCLK | Reference clock random jitter (rms) 1 | _ | _ | 2.2 | ps | Integrated RJ from 2MHz to 20MHz | _ | | DJREFCLK | Reference clock<br>deterministic jitter<br>(pk-pk) <sup>1</sup> | _ | _ | 5.7 | ps | 200kHZ to 100MHz | _ | | DJREFCLK | Reference clock<br>deterministic jitter<br>(pk-pk) <sup>1</sup> | _ | _ | 2.8 | ps | 1MHz to 20MHz | _ | | RJ_SGMII | Reference clock random jitter (rms) | _ | _ | 2.3 | ps | Integrated RJ from 12kHz to 20MHz | _ | Table 35. PCIe (continued) | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |-------------|----------------------------------------------------|------|-----|-----------------|------|----------------------------------|----------------| | RJ_SGMII | Reference clock random jitter (rms) | _ | _ | 1.7 | ps | Integrated RJ from 2MHz to 20MHz | _ | | DJ_SGMII | Reference clock<br>deterministic jitter<br>(pk-pk) | _ | _ | 7.4 | ps | 1MHz to 100MHz | _ | | DJ_SGMII | Reference clock<br>deterministic jitter<br>(pk-pk) | _ | _ | 3.7 | ps | 3MHz to 20MHz | _ | | FREF_OFFSET | Reference clock frequency offset | -150 | _ | 150 | ppm | _ | _ | | DCREF_CLK | Duty cycle | 40 | _ | 60 | % | _ | _ | | VREF_CLK | Voltage level | 0 | _ | VDD_VP<br>_PCIE | V | _ | _ | | IS_DIFF | Differential input swing | 0.3 | _ | _ | Vpp | _ | _ | | SWREF_CLK | Input edge rate | 0.4 | _ | 2 | V/ns | _ | _ | | REF_CL_SKEW | Reference clock skew | _ | _ | 200 | ps | _ | _ | The PCI Express link conforms to the PCI Express Base Specification, Revision 3.1. The summary of Transmitter and Receiver specifications are copied directly from the Base Specification. Consult the Base Specification for additional details. NXP completed PCI-SIG compliance testing with the following PHY registers modified from default settings as described below. PHY register and programming details are provided in S32SERDESSUBSYSRM. PHY TX settings optimized for NXP validation board for SUP\_ANA\_TERM\_CTRL = 4 and TX\_VBOOST\_LVL = 4. PHY PLL bandwidth updated for MPLLB\_BW\_OVRD\_VAL = 218 and MPLLA\_BW\_OVRD\_VAL = 197. PHY RX equalization tuned for PCIe Gen3 long and short channel cases for RX\_EQ\_DELTA\_IQ\_OVRD\_VAL = 3. NXP completed PCI-SIG TX compliance testing using external reference clock source. ## 16.3.8 GMAC and PFE ### 16.3.8.1 GMAC and PFE MII Table 36. GMAC and PFE MII | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |----------|-----------------------------------------|-----|----------|-----|------|-------------|----------------| | tCYC_RX | RX_CLK period | _ | 40 / 400 | _ | ns | 10/100 Mbps | _ | | ΔtCYC_RX | RX_CLK duty cycle (tPWH / tCYC) | 45 | _ | 55 | % | _ | _ | | tS | Input setup time to RX_CLK <sup>1</sup> | 5 | _ | _ | ns | 10/100 Mbps | _ | Table 36. GMAC and PFE MII (continued) | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |----------|----------------------------------------------|-----|----------|-----|------|--------------------------------|----------------| | tH | Input hold time to RX_CLK <sup>1</sup> | 5 | _ | _ | ns | 10/100 Mbps | _ | | tCYC_TX | TX_CLK period <sup>2</sup> | _ | 40 / 400 | _ | ns | 10/100 Mbps, SRE[2:0]<br>= 100 | _ | | ΔtCYC_TX | TX_CLK duty cycle (tPWH / tCYC) <sup>2</sup> | 45 | _ | 55 | % | SRE[2:0] = 100 | _ | | tD | Output delay from TX_CLK <sup>2</sup> | 2 | _ | 25 | ns | 10/100 Mbps, SRE[2:0]<br>= 100 | _ | - 1. Input timing assumes an input signal slew rate of 3ns (20%/80%). - 2. Output timing valid for maximum external load CL = 25pF, which is assumed to be a 10pF load at the end of a 50Ohm, un-terminated, 5 inch microstrip trace on standard FR4 (1.5pF/inch), (25pF total with margin). For best signal integrity, the series resistance of the transmission line should be matched closely to the RDSON of the I/O pad output driver. #### 16.3.8.2 GMAC MII 50MHz NOTE GMAC MII 50MHz spec apply to GMAC only. Table 37. GMAC MII 50MHz | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |---------------|-------------------------------------------------------------|-----|-----|-----|----------------------|-----------|----------------| | fRXCLK | RXCLK frequency <sup>1</sup> | _ | _ | 50 | MHz | _ | _ | | dtRXCLK | RXCLK pulse width high <sup>1</sup> | 35 | _ | 65 | %<br>RXCLK<br>period | _ | E3 | | dtRXCLK | RXCLK pulse width low <sup>1</sup> | 35 | _ | 65 | %<br>RXCLK<br>period | _ | E4 | | tSETUP | RXD[3:0], RXDV,<br>RXER to RXCLK<br>setup time <sup>1</sup> | 4 | _ | _ | ns | _ | _ | | tHOLD | RXCLK to RXD[3:0],<br>RXDV, RXER hold<br>time <sup>1</sup> | 2 | _ | _ | ns | _ | _ | | fTXCLK | TXCLK frequency <sup>2</sup> | _ | _ | 50 | MHz | _ | _ | | dtTXCLK | TXCLK pulse width high <sup>2</sup> | 35 | _ | 65 | %<br>TXCLK<br>period | _ | E7 | | dtTXCLK | TXCLK pulse width low <sup>2</sup> | 35 | _ | 65 | %<br>TXCLK<br>period | _ | E8 | | tDATA_VALID | TXCLK to TXD[3:0],<br>TXDV, TXER valid <sup>2</sup> | _ | _ | 15 | ns | _ | E6 | | tDATA_INVALID | TXCLK to TXD[3:0],<br>TXDV, TXER<br>invalid <sup>2</sup> | 2 | _ | _ | ns | _ | E5 | - 1. Input timing assumes an input signal slew rate of 3ns (20%/80%). - 2. Output timing valid for maximum external load CL = 25pF, which is assumed to be a 10pF load at the end of a 50Ohm, un-terminated, 5 inch microstrip trace on standard FR4 (1.5pF/inch, (25pF total with margin). For best signal integrity, the series resistance in the transmission line should be matched closely to the selected RDSON of the I/O pad output driver. ### 16.3.8.3 GMAC and PFE RMII Table 38. GMAC and PFE RMII | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |---------------|------------------------------------------------------------------|-----|-----|-----|------|---------------------------------|-------------------| | fRMII_CLK | RMII input<br>clock frequency<br>(RMII_CLK) | _ | _ | 50 | MHz | _ | _ | | ΔtRMII_CLK | RMII_CLK duty cycle (tPWH / tCYC) | 35 | _ | 65 | % | _ | E3, E4,<br>E7, E8 | | tS | RXD[1:0], CRS_DV,<br>RXER to RMII_CLK<br>setup time <sup>1</sup> | 4 | _ | _ | ns | _ | E1 | | tH | RMII_CLK to<br>RXD[1:0], CRS_DV,<br>RXER hold time <sup>1</sup> | 2 | _ | _ | ns | _ | E2 | | tDATA_VALID | RMII_CLK to<br>TXD[1:0], TXEN<br>data valid <sup>2</sup> | _ | _ | 14 | ns | CLOAD = 25pF,<br>SRE[2:0] = 100 | E6 | | tDATA_INVALID | RMII_CLK to<br>TXD[1:0], TXEN<br>data invalid <sup>2</sup> | 2 | _ | | ns | CLOAD = 25pF,<br>SRE[2:0] = 100 | E5 | - 1. Input timing assumes an input signal slew rate of 3ns (20%/80%). - 2. Output timing valid for maximum external load CL = 25pF, which is assumed to be a 10pF load at the end of a 50Ohm, un-terminated, 5 inch microstrip trace on standard FR4 (1.5pF/inch), (25pF total with margin). For best signal integrity, the series resistance of the transmission line should be matched closely to the RDSON of the I/O pad output driver. # 16.3.8.4 GMAC and PFE Management Interface Table 39. GMAC and PFE Management Interface | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |----------|------------------------------------------------------------------------------|-------|-----|-----|------|----------------|----------------| | fMDC | MDC clock<br>frequency | _ | _ | 2.5 | MHz | _ | MDC00 | | MDIO_CH | MDC pulse width high time | 40 | _ | 60 | % | _ | MDC14 | | MDIO_CL | MDC pulse width low time | 40 | _ | 60 | % | _ | MDC15 | | MDIO_DOI | MDC falling edge<br>to MDIO output<br>invalid (minimum<br>propagation delay) | -0.45 | _ | _ | ns | SRE[2:0] = 100 | MDC10 | | MDIO_DOV | MDC falling edge<br>to MDIO output<br>valid (maximum<br>propagation delay) | _ | _ | 15 | ns | SRE[2:0] = 100 | MDC11 | | MDIO_ISU | MDIO (input) to<br>MDC rising edge<br>setup time <sup>1</sup> | 13 | _ | _ | ns | _ | MDC12 | | MDIO_IH | MDIO (input) to<br>MDC rising edge<br>hold time | 0 | _ | _ | ns | _ | MDC13 | <sup>1.</sup> MDIO\_ISU spec is for GMAC, for PFE it is 17ns (min) #### 16.3.8.5 GMAC and PFE RGMII Table 40. GMAC and PFE RGMII | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |--------|------------------------------------------------------------------------|------|-----|-----|------|----------------|----------------| | Тсус | Clock cycle<br>duration <sup>1, 2, 3, 4</sup> | 7.2 | _ | 8.8 | ns | SRE[2:0] = 100 | _ | | TskewT | Data to clock<br>output skew (at<br>transmitter) <sup>2, 3, 4, 5</sup> | -500 | _ | 500 | ps | SRE[2:0] = 100 | _ | | TskewR | Data to clock<br>input skew (at<br>receiver) <sup>2, 4, 5</sup> | 1 | _ | 2.6 | ns | SRE[2:0] = 100 | _ | | Duty_G | Clock duty cycle for Gigabit <sup>2, 4, 6</sup> | 45 | _ | 55 | % | SRE[2:0] = 100 | _ | | Duty_T | Clock duty cycle for 10/100T <sup>2, 4, 6</sup> | 40 | _ | 60 | % | SRE[2:0] = 100 | _ | - 1. For 10 Mbps and 100 Mbps, Tcyc will scale to 400 ns ±40 ns and 40 ns ±4 ns respectively. - 2. Measured as defined in EIA/JESD 8-6 1995 with a timing threshold voltage of VDDQ/2 - 3. Output timing valid for maximum external load CL = 15pF, which is assumed to be a 8pF load at the end of a 50ohm, un-terminated, 2 inch microstrip trace on standard FR4 (1.5pF/inch). For best signal integrity, the series resistance of the transmission line should be matched closely to the selected RDSON of the I/O pad output driver. - 4. RGMII timing specifications are valid for both 1.8V and 3.3V nominal I/O pad supply voltage. - 5. For all versions prior to RGMII v2.0 specifications; This implies that PC board design will require clocks to be routed such that an additional delay of greater than 1.5 ns and less than 2 ns will be added to the associated clock signal. For 10/100, the max value is unspecified. - 6. Duty cycle may be stretched/shrunk during speed changes or while transitioning to a received packet's clock domain as long as minimum duty cycle is not violated and stretching occurs for no more than three Tcyc of the lowest speed transitioned between. ## 16.3.8.6 GMAC and PFE SGMII Table 41. GMAC and PFE SGMII | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |--------|-----------------------------------------|---------|-----|---------|------|-----------------------------------------------------------------------------------------------------------|----------------| | UI | Unit Interval (mean) | 799.92 | 800 | 800.08 | ps | 1.25 Gbps bit<br>rate, applies to<br>both transmitter and<br>receiver and supports 1<br>Gbps data rate | | | UI | Unit Interval (mean) | 319.968 | 320 | 320.032 | ps | 3.125 Gbps bit<br>rate, applies to<br>both transmitter and<br>receiver and supports<br>2.5 Gbps data rate | _ | | trise | Transmit Vod rise time (20-80%) | _ | _ | 100 | ps | _ | _ | | tfall | Transmit Vod fall time (20-80%) | _ | _ | 100 | ps | _ | _ | | VOD | Transmit Output<br>Differential Voltage | 400 | _ | 600 | mV | 1.25Gbps | _ | | VOD | Transmit Output Differential Voltage 1 | 400 | _ | 600 | mV | 3.125Gbps | _ | Table 41. GMAC and PFE SGMII (continued) | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |--------|------------------------------------------------------------------------------------------------|-----|-----|--------|------|-----------|----------------| | RDOUT | Transmit Differential Output Impedance | 80 | 100 | 120 | Ohm | _ | _ | | Dj | Transmit Deterministic Jitter | _ | _ | 0.17 | UI | _ | _ | | Тј | Transmit Total Jitter | _ | _ | 0.35 | UI | _ | _ | | RDIN | Receiver Differential Input Impedance | 80 | _ | 120 | Ohm | _ | _ | | VIN | Receiver Differential Input Voltage | 200 | _ | 1200 | mV | _ | _ | | LOS | Loss-of-signal threshold | 75 | _ | 200 | mV | _ | _ | | Sjt | Receiver<br>deterministic jitter<br>tolerance with<br>sinusoidal noise <sup>2</sup> | _ | _ | 0.37 | UI | _ | | | DRjt | Receiver combined random and deterministic jitter tolerance with sinusoidal noise <sup>2</sup> | _ | _ | 0.55 | UI | _ | _ | | Tjt | Receiver total jitter tolerance | _ | _ | 0.65 | UI | _ | _ | | BER | Bit Error Rate | _ | _ | 10^-12 | _ | _ | _ | <sup>1.</sup> VOD at 3.125Gbps is only applicable for PFE\_MAC0. <sup>2.</sup> The sinusoidal jitter in the total jitter tolerance may have any amplitude and frequency in the un-shaded region of the figure below. ## 16.3.9 USB ## 16.3.9.1 USB-ULPI Table 42. USB-ULPI | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |--------|---------------------------------------------------|-----|-------|-----|------|-----------|----------------| | TCLK | USB_CLKIN period | _ | 16.67 | _ | ns | _ | U1 | | DFCLK | USB_CLKIN duty cycle | _ | 50 | _ | % | _ | _ | | tISU | Input setup time (control and data) 1 | 5 | _ | _ | ns | _ | U2 | | tIH | Input hold time (control and data) 1 | 1 | _ | _ | ns | _ | U3 | | tOV | Output valid time (control and data) <sup>2</sup> | _ | _ | 9.5 | ns | _ | U4 | | tOH | Output hold time (control and data) <sup>2</sup> | 1 | _ | _ | ns | _ | U5 | <sup>1.</sup> Input timing assumes an input signal slew rate of 3ns (20%/80%). <sup>2.</sup> Output timing valid for maximum external load CL = 25pF, which is assumed to be a 10pF load at the end of a 50Ohm, un-terminated, 5 inch microstrip trace on standard FR4 with 1.5pF/inch (25pF total with margin). For best signal integrity, the series resistance of the transmission line should match closely to the RDSON of the I/O pad output driver. # 16.4 Memory interfaces ### 16.4.1 QuadSPI ### 16.4.1.1 QuadSPI An external resistor is needed to pull up a QuadSPI chip select signal. ## 16.4.1.2 QuadSPI Quad 1.8V DDR 66MHz The SRE[2:0]=110 is the required drive setting to meet the timing. FLSHCR[TCSS] and FLSHCR[TCSH] should be set to 3. All transitions measured at mid-supply (VDD\_IO\_QSPI/2). Table 43. QuadSPI Quad 1.8V DDR 66MHz | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |----------|------------------------------------------------|--------------------|-----|-------------------|------|------------------|----------------| | fSCK | SCK clock<br>frequency <sup>1, 2</sup> | _ | _ | 66 | MHz | DLL mode enabled | _ | | tCL_SCK | SCK clock low time <sup>1, 2</sup> | 6.818 | _ | _ | ns | _ | _ | | tCH_SCK | SCK clock high time <sup>1, 2</sup> | 6.818 | _ | _ | ns | _ | _ | | tOD_DATA | Data output delay<br>(w.r.t. SCK) <sup>1</sup> | 2.316 | _ | 4.802 | ns | _ | _ | | tOD_CS | CS output delay (w.r.t. SCK) <sup>1, 3</sup> | 5.016 - n/<br>fSCK | _ | 1.802 +<br>m/fSCK | ns | _ | _ | | tDVW | Input data valid window <sup>2</sup> | 5.14 | _ | _ | ns | _ | _ | Table 43. QuadSPI Quad 1.8V DDR 66MHz (continued) | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |--------|-------------------------------------------------|------|-----|-----|------|-----------|----------------| | tLSKEW | Skew target for Auto-learning mode <sup>4</sup> | 1.89 | _ | _ | ns | _ | _ | - 1. Output timing valid for maximum external load CL = 20pF, which is assumed to be a 10pF-15pF load at the end of a 50ohm, un-terminated, 2 inch microstrip trace on standard FR4 (1.5pF/inch). For best signal integrity, the series resistance in the transmission line should be matched closely to the selected RDSON of the I/O pad output. - 2. Input timing assumes maximum input signal transition of 1ns (20%/80%). - 3. Where m=TCSS and n=TCSH-1. - 4. Data valid window includes DLL Margin, and determines LEARNING skew targets which can be more pessimistic than tISU SCK and tIH SCK. #### 16.4.1.3 QuadSPI Quad 1.8V SDR 133MHz The SRE[2:0]=110 is the required drive setting to meet the timing. FLSHCR[TCSS] and FLSHCR[TCSH] should be set to 3. All transitions measured at mid-supply (VDD\_IO\_QSPI/2). Table 44. QuadSPI Quad 1.8V SDR 133MHz | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |----------|---------------------------------------------|--------------------|-----|-------------------|------|------------------|----------------| | fSCK | SCK clock<br>frequency <sup>1, 2</sup> | _ | _ | 133 | MHz | DLL mode enabled | _ | | tCL_SCK | SCK low time 1, 2 | 3.383 | _ | _ | ns | _ | _ | | tCH_SCK | SCK high time 1, 2 | 3.383 | _ | _ | ns | _ | _ | | tOD_DATA | Data output delay (w.r.t. SCK) <sup>1</sup> | -0.594 | _ | 1.594 | ns | _ | _ | | tOD_CS | CS output delay (w.r.t. SCK) 1, 3 | 4.016 - n/<br>fSCK | _ | 4.204 +<br>m/fSCK | ns | _ | _ | | tISU_SCK | Input setup time (w.r.t. SCK) <sup>2</sup> | 0.580 | _ | _ | ns | _ | _ | | tIH_SCK | Input hold time (w.r.t. SCK) <sup>2</sup> | 1.000 | _ | _ | ns | _ | _ | <sup>1.</sup> Output timing valid for maximum external load CL = 20pF, which is assumed to be a 10pF-15pF load at the end of a 50ohm, un-terminated, 2 inch microstrip trace on standard FR4 (1.5pF/inch). For best signal integrity, the series resistance in the transmission line should be matched closely to the selected RDSON of the I/O pad output. - 2. Input timing assumes maximum input signal transition of 1ns (20%/80%). - 3. Where m=TCSS and n=TCSH-1. #### 16.4.1.4 QuadSPI Octal 1.8V DDR 100MHz The information in this section applies to Octal- and Hyperflash. The SRE[2:0]=110 is the required drive setting to meet the timing. FLSHCR[TCSS] and FLSHCR[TCSH] should be set to 3. All transitions measured at mid-supply (VDD\_IO\_QSPI/2). Data Sheet: Technical Data 90 / 138 Table 45. QuadSPI Octal 1.8V DDR 100MHz | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |----------|-----------------------------------------------|--------------------|-----|--------------------|------|--------------------------------------------------------------|----------------| | fSCK_DQS | SCK / DQS<br>frequency <sup>1, 2</sup> | _ | _ | 100 | MHz | fSCK duty cycle<br>distortion is in the<br>range of 45%-55%. | _ | | tCL_SCK | SCK low time 1, 2 | 4.500 | _ | _ | ns | _ | _ | | tCH_SCK | SCK high time 1, 2 | 4.500 | _ | _ | ns | _ | _ | | tOD_DATA | Data output delay (w.r.t. SCK) <sup>2</sup> | 1.016 | _ | 3.484 | ns | _ | _ | | tOD_CS | CS output delay (w.r.t. SCK) <sup>2, 3</sup> | 3.016 - n/<br>fSCK | _ | -0.016 +<br>m/fSCK | ns | _ | _ | | tISU_DQS | Input setup time<br>(w.r.t. DQS) <sup>1</sup> | -0.816 | _ | _ | ns | _ | _ | | tIH_DQS | Input hold time (w.r.t. DQS) <sup>1</sup> | 3.684 | _ | _ | ns | _ | _ | - 1. Input timing assumes maximum input signal transition of 1 ns (20%/80%). DQS denotes external strobe provided by the Flash. - 2. Output timing valid for maximum external load CL = 20pF, which is assumed to be a 10pF-15pF load at the end of a 50ohm, un-terminated, 2 inch microstrip trace on standard FR4 (1.5pF/inch). For best signal integrity, the series resistance in the transmission line should be matched closely to the selected RDSON of the I/O pad output. - 3. Where m=TCSS and n=TCSH-1. ### 16.4.1.5 QuadSPI Octal 1.8V DDR 133MHz The information in this section applies to Octal- and Hyperflash. The SRE[2:0]=110 is the required drive setting to meet the timing. FLSHCR[TCSS] and FLSHCR[TCSH] should be set to 3. All transitions measured at mid-supply (VDD\_IO\_QSPI/2). Table 46. QuadSPI Octal 1.8V DDR 133MHz | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |----------|----------------------------------------------|--------------------|-----|-------------------|------|-----------------------------------------------------------------------------------|----------------| | fSCK_DQS | SCK / DQS<br>frequency <sup>1, 2</sup> | _ | _ | 133 | MHz | DLL mode enabled,<br>fSCK duty cycle<br>distortion is in the<br>range of 45%-55%. | _ | | tCL_SCK | SCK low time 1, 2 | 3.383 | _ | _ | ns | _ | _ | | tCH_SCK | SCK high time 1, 2 | 3.383 | _ | _ | ns | _ | _ | | tOD_DATA | Data output delay (w.r.t. SCK) <sup>2</sup> | 0.816 | _ | 2.567 | ns | _ | _ | | tOD_CS | CS output delay (w.r.t. SCK) <sup>2, 3</sup> | 3.015 - n/<br>fSCK | _ | -1.33 +<br>m/fSCK | ns | _ | _ | Table 46. QuadSPI Octal 1.8V DDR 133MHz (continued) | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |----------|--------------------------------------------|--------|-----|-----|------|-----------|----------------| | tISU_DQS | Input setup time (w.r.t. DQS) <sup>1</sup> | -0.616 | _ | _ | ns | _ | _ | | tlH_DQS | Input hold time (w.r.t. DQS) <sup>1</sup> | 2.767 | _ | _ | ns | _ | _ | - 1. Input timing assumes maximum input signal transition of 1 ns (20%/80%). DQS denotes external strobe provided by the - 2. Output timing valid for maximum external load CL = 20pF, which is assumed to be a 12pF-15pF load at the end of a 50ohm, un-terminated, 2 inch microstrip trace on standard FR4 (1.5pF/inch). For best signal integrity, the series resistance in the transmission line should be matched closely to the selected RDSON of the I/O pad output. - 3. Where m=TCSS and n=TCSH-1. #### 16.4.1.6 QuadSPI Octal 1.8V DDR 166MHz The information in this section applies to Octal- and Hyperflash. The SRE[2:0]=000 is the required drive setting to meet the timing. FLSHCR[TCSS] and FLSHCR[TCSH] should be set to 3. All transitions measured at mid-supply (VDD\_IO\_QSPI/2). Table 47. QuadSPI Octal 1.8V DDR 166MHz | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |----------|----------------------------------------------|--------------------|-----|--------------------|------|--------------------------------------------------------|----------------| | fSCK-DQS | SCK/DQS<br>frequency <sup>1, 2</sup> | _ | _ | 166 | MHz | fSCK duty cycle distortion is in the range of 45%-55%. | _ | | tCL_SCK | SCK low time 1, 2 | 2.711 | _ | _ | ns | _ | _ | | tCH_SCK | SCK high time 1, 2 | 2.711 | _ | _ | ns | _ | _ | | tOD_DATA | Data output delay (w.r.t. SCK) <sup>1</sup> | 0.616 | _ | 2.095 | ns | _ | _ | | tOD_CS | CS output delay (w.r.t. SCK) <sup>1, 3</sup> | 3.016 - n/<br>fSCK | _ | -1.805 +<br>m/fSCK | ns | _ | _ | | tIH_DQS | Input hold time (w.r.t. DQS) <sup>2</sup> | 2.145 | _ | _ | ns | _ | _ | | tISU_DQS | Input setup time (w.r.t. DQS) <sup>2</sup> | -0.496 | _ | _ | ns | _ | _ | <sup>1.</sup> Output timing valid for maximum external load CL = 20pF, which is assumed to be a 12pF-15pF load at the end of a 50ohm, un-terminated, 2 inch microstrip trace on standard FR4 (1.5pF/inch). For best signal integrity, the series resistance in the transmission line should be matched closely to the selected RDSON of the I/O pad output. 3. Where m=TCSS and n=TCSH-1. ## 16.4.1.7 QuadSPI Octal 1.8V DDR 200MHz The SRE[2:0]=000 is the required drive setting to meet the timing. Data Sheet: Technical Data 92 / 138 <sup>2.</sup> Input timing assumes maximum input signal transition of 1 ns (20%/80%). DQS denotes external strobe provided by the Flash. FLSHCR[TCSS] and FLSHCR[TCSH] should be set to 3. All transitions measured at mid-supply (VDD\_IO\_QSPI/2). Table 48. QuadSPI Octal 1.8V DDR 200MHz | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |----------|----------------------------------------------|--------------------|-----|--------------------|------|--------------------------------------------------------------|----------------| | fSCK-DQS | SCK/DQS<br>frequency <sup>1, 2</sup> | _ | _ | 200 | MHz | fSCK duty cycle<br>distortion is in the<br>range of 45%-55%. | _ | | tCL_SCK | SCK low time 1, 2 | 2.25 | _ | _ | ns | _ | _ | | tCH_SCK | SCK high time 1, 2 | 2.25 | _ | _ | ns | _ | _ | | tOD_DATA | Data output delay (w.r.t. SCK) <sup>1</sup> | 0.616 | _ | 1.634 | ns | _ | _ | | tOD_CS | CS output delay (w.r.t. SCK) <sup>1, 3</sup> | 3.016 - n/<br>fSCK | _ | -2.266 +<br>m/fSCK | ns | _ | _ | | tIH_DQS | Input hold time (w.r.t. DQS) <sup>2</sup> | 1.684 | _ | _ | ns | _ | _ | | tISU_DQS | Input setup time (w.r.t. DQS) <sup>2</sup> | -0.466 | _ | _ | ns | _ | _ | <sup>1.</sup> Output timing valid for maximum external load CL = 20pF, which is assumed to be a 12pF-15pF load at the end of a 50ohm, un-terminated, 2 inch microstrip trace on standard FR4 (1.5pF/inch). For best signal integrity, the series resistance in the transmission line should be matched closely to the selected RDSON of the I/O pad output. ### 16.4.1.8 QuadSPI Octal 1.8V SDR 100MHz The SRE[2:0]=110 is the required drive setting to meet the timing. FLSHCR[TCSS] and FLSHCR[TCSH] should be set to 3. All transitions measured at mid-supply (VDD\_IO\_QSPI/2). Table 49. QuadSPI Octal 1.8V SDR 100MHz | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |----------|----------------------------------------------|--------------------|-----|-------------------|------|-----------|----------------| | fSCK | SCK clock<br>frequency <sup>1, 2</sup> | _ | _ | 100 | MHz | | _ | | tCL_SCK | SCK clock low time <sup>1, 2</sup> | 4.5 | _ | _ | ns | | _ | | tCH_SCK | SCK clock high time <sup>1, 2</sup> | 4.5 | _ | _ | ns | _ | _ | | tOD_DATA | Data output delay (w.r.t. SCK) <sup>2</sup> | -2.822 | _ | 2.822 | ns | _ | _ | | tOD_CS | CS output delay (w.r.t. SCK) <sup>2, 3</sup> | 3.016 - n/<br>fSCK | _ | 5.160 +<br>m/fSCK | ns | _ | _ | <sup>2.</sup> Input timing assumes maximum input signal transition of 1 ns (20%/80%). DQS denotes external strobe provided by the Flash. <sup>3.</sup> Where m=TCSS and n=TCSH-1. Table 49. QuadSPI Octal 1.8V SDR 100MHz (continued) | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |----------|--------------------------------------------|-------|-----|-----|------|-----------|----------------| | tISU_SCK | Input setup time (w.r.t. SCK) <sup>1</sup> | 3.036 | _ | _ | ns | _ | _ | | tIH_SCK | Input hold time (w.r.t. SCK) <sup>1</sup> | 0.9 | _ | _ | ns | _ | _ | - 1. Input timing assumes an input signal transition of 1ns (20%/80%). - 2. Output timing valid for maximum external load CL = 20pF, which is assumed to be a 10pF-15pF load at the end of a 50ohm, un-terminated, 2 inch microstrip trace on standard FR4 (1.5pF/inch). For best signal integrity, the series resistance of the transmission line should be matched closely to the selected RDSON of the I/O pad output driver. - 3. Where m=TCSS and n=TCSH-1. #### 16.4.1.9 QuadSPI Octal 1.8V SDR 133MHz The SRE[2:0]=110 is the required drive setting to meet the timing. FLSHCR[TCSS] and FLSHCR[TCSH] should be set to 3. All transitions measured at mid-supply (VDD\_IO\_QSPI/2). Table 50. QuadSPI Octal 1.8V SDR 133MHz | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |----------|---------------------------------------------|--------------------|-----|-------------------|------|------------------|----------------| | fSCK | SCK clock<br>frequency <sup>1, 2</sup> | _ | _ | 133 | MHz | DLL mode enabled | _ | | tCL_SCK | SCK clock low time <sup>1, 2</sup> | 3.383 | _ | _ | ns | _ | _ | | tCH_SCK | SCK clock high time <sup>1, 2</sup> | 3.383 | _ | _ | ns | _ | _ | | tOD_DATA | Data output delay (w.r.t. SCK) <sup>1</sup> | -1.594 | _ | 1.594 | ns | _ | _ | | tOD_CS | CS output delay (w.r.t. SCK) 1, 3 | 3.016 - n/<br>fSCK | _ | 2.704 +<br>m/fSCK | ns | _ | _ | | tISU_SCK | Input setup time (w.r.t. SCK) <sup>2</sup> | 0.580 | _ | _ | ns | _ | _ | | tIH_SCK | Input hold time (w.r.t. SCK) <sup>2</sup> | 0.9 | _ | _ | ns | _ | _ | <sup>1.</sup> Output timing valid for maximum external load CL = 20pF, which is assumed to be a 10pF-15pF load at the end of a 50ohm, un-terminated, 2 inch microstrip trace on standard FR4 (1.5pF/inch). For best signal integrity, the series resistance in the transmission line should be matched closely to the selected RDSON of the I/O pad output. - 2. Input timing assumes maximum input signal transition of 1ns (20%/80%). - 3. Where m=TCSS and n=TCSH-1. ### 16.4.1.10 QuadSPI Quad 3.3V DDR 66MHz The SRE[2:0]=110 is the required drive setting to meet the timing. FLSHCR[TCSS] and FLSHCR[TCSH] should be set to 3. All transitions measured at mid-supply (VDD\_IO\_QSPI/2). Data Sheet: Technical Data 94 / 138 Table 51. QuadSPI Quad 3.3V DDR 66MHz | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |----------|-------------------------------------------------------|--------------------|-----|-------------------|------|------------------|----------------| | fSCK | SCK clock<br>frequency <sup>1, 2</sup> | _ | _ | 66 | MHz | DLL mode enabled | _ | | tCL_SCK | SCK clock low time <sup>1, 2</sup> | 6.818 | _ | _ | ns | _ | _ | | tCH_SCK | SCK clock high time <sup>1, 2</sup> | 6.818 | _ | _ | ns | _ | _ | | tOD_DATA | Data output delay (w.r.t. SCK) 1 | 2.316 | _ | 4.802 | ns | _ | _ | | tOD_CS | CS output delay (w.r.t. SCK) 1, 3 | 5.016 - n/<br>fSCK | _ | 1.802 +<br>m/fSCK | ns | _ | _ | | tDVW | Input data valid window <sup>2</sup> | 5.14 | _ | _ | ns | _ | _ | | tLSKEW | Skew target<br>for Auto-learning<br>mode <sup>4</sup> | 1.89 | _ | _ | ns | _ | _ | <sup>1.</sup> Output timing valid for maximum external load CL = 20pF, which is assumed to be a 10pF-15pF load at the end of a 50ohm, un-terminated, 2 inch microstrip trace on standard FR4 (1.5pF/inch). For best signal integrity, the series resistance in the transmission line should be matched closely to the selected RDSON of the I/O pad output. - 2. Input timing assumes maximum input signal transition of 1ns (20%/80%). - 3. Where m=TCSS and n=TCSH-1. - 4. Data valid window includes DLL Margin, and determines LEARNING skew targets which can be more pessimistic than tISU\_SCK and tIH\_SCK.. ### 16.4.1.11 QuadSPI Quad 3.3V SDR 104MHz The SRE[2:0]=110 is the required drive setting to meet the timing. FLSHCR[TCSS] and FLSHCR[TCSH] should be set to 3. All transitions measured at mid-supply (VDD\_IO\_QSPI/2). Table 52. QuadSPI Quad 3.3V SDR 104MHz | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |----------|---------------------------------------------|--------------------|-----|-------------------|------|-----------|----------------| | fSCK | SCK clock<br>frequency <sup>1, 2</sup> | _ | _ | 104 | MHz | _ | _ | | tCL_SCK | SCK clock low time <sup>1, 2</sup> | 4.327 | _ | _ | ns | _ | _ | | tCH_SCK | SCK clock high time <sup>1, 2</sup> | 4.327 | _ | _ | ns | _ | _ | | tOD_DATA | Data output delay (w.r.t. SCK) <sup>1</sup> | -2.330 | _ | 2.880 | ns | _ | _ | | tOD_CS | CS output delay (w.r.t. SCK) 1, 3 | 3.391 - n/<br>fSCK | _ | 5.901 +<br>m/fSCK | ns | _ | _ | Table 52. QuadSPI Quad 3.3V SDR 104MHz (continued) | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |----------|--------------------------------------------|-------|-----|-----|------|-----------|----------------| | tISU_SCK | Input setup time (w.r.t. SCK) <sup>2</sup> | 2.152 | _ | _ | ns | _ | _ | | tlH_SCK | Input hold time (w.r.t. SCK) <sup>2</sup> | 2.0 | _ | _ | ns | _ | _ | - 1. Timing valid for maximum external load CL = 20pF, which is assumed to be a 10pF-15pF load at the end of a 50ohm, un-terminated, 2 inch microstrip trace on standard FR4 (1.5pF/inch). For best signal integrity, the series resistance of the transmission line should be matched closely to the selected RDSON of the I/O pad output driver. - 2. Input timing assumes maximum input signal transition of 1ns (20%/80%). - 3. Where m=TCSS and n=TCSH-1. #### 16.4.1.12 QuadSPI interfaces The QuadSPI module supports 2 interfaces; QSPI A & QSPI B. These interfaces are not independent & the QSPI chapter of the reference manual should be consulted for their usage. The table below summarizes which specifications are supported on each interface. Table 53. QuadSPI interfaces | Specification / Interface | 3.3V Quad | 1.8V Quad | 1.8V Octal | 1.8V Hyperflash | |---------------------------|-------------------------|-----------------------------|----------------------------------|---------------------| | QSPI A | n/a | SDR 100/133MHz | SDR 100/133MHz | DDR 100/133/166 MHz | | | | DDR 66MHz | DDR<br>100/133/166/200 MHz | | | QSPI B | SDR 104MHz<br>DDR 66MHz | SDR 100/133MHz<br>DDR 66MHz | SDR 100/133MHz<br>DDR 100/133MHz | DDR 100/133MHz | #### 16.4.1.13 QuadSPI configurations The below table shows a subset of the QuadSPI module configurations for different speeds and data rates. The configuration values for each case are equally applicable to Quad, Octal and HyperFlash interfaces, so long as the maximum clock frequency as per QuadSPI interfaces is not exceeded. Table 54. QuadSPI configurations | - | DDR-200MHz | DDR-133MHz | SDR-133MHz | SDR-104MHz | DDR-66MHz | |---------------|------------------------------|------------------------------|--------------------------|--------------------------|--------------------------| | DQS mode | External DQS<br>Edge Aligned | External DQS<br>Edge Aligned | Internal pad<br>loopback | Internal pad<br>loopback | Internal pad<br>loopback | | Sampling mode | DDR | DDR | SDR | SDR | DDR | | DLL Mode | DLL Enable | DLL Enable | DLL Bypass | DLL Bypass | DLL Enable | | Data Learning | No | No | No | No | Yes | | IO Voltage | 1.8V | 1.8V | 1.8V | 3.3V | 1.8V/3.3V | | Frequency | 166/200 MHz | 100/133 MHz | 100/133 MHz | 104 MHz | 66 MHz | Table 54. QuadSPI configurations (continued) | - | DDR-200MHz | DDR-133MHz | SDR-133MHz | SDR-104MHz | DDR-66MHz | |------------------------|------------|------------|------------|------------|-----------| | FLSHCR[TDH] | 1 | 1 | 0 | 0 | 1 | | FLSHCR[TCSH] | 3 | 3 | 3 | 3 | 3 | | FLSHCR[TCSS] | 3 | 3 | 3 | 3 | 3 | | MCR[DLPEN] | 0 | 0 | 0 | 0 | 1 | | DLLCR[DLLEN] | 1 | 1 | 0 | 0 | 1 | | DLLCR[FREQEN] | 1 | 0 | 0 | 0 | 0 | | DLLCR[DLL_REFCNTR] | 2 | 2 | NA | NA | 2 | | DLLCR[DLLRES] | 8 | 8 | NA | NA | 8 | | DLLCR[SLV_FINE_OFFSET] | 0 | 0 | 0 | 0 | 0 | | DLLCR[SLV_DLY_OFFSET] | 0 | 0 | 0 | 0 | 3 | | DLLCR[SLV_DLY_COARSE] | NA | NA | 0 | 0 | 0 | | DLLCR[SLAVE_AUTO_UPDT] | 1 | 1 | 0 | 0 | 1 | | DLLCR[SLV_EN] | 1 | 1 | 1 | 1 | 1 | | DLLCR[SLV_DLL_BYPASS] | 0 | 0 | 1 | 1 | 0 | | DLLCR[SLV_UPD] | 1 | 1 | 1 | 1 | 1 | | SMPR[DLLFSMPF] | 4 | 4 | 0 | 0 | NA | | SMPR[FSDLY] | 0 | 0 | 0 | 0 | 1 | | SMPR[FSPHS] | NA | NA | 1 | 1 | NA | # 16.4.1.14 QuadSPI timing diagrams The sections shows the QuadSPI timing diagrams for all modes supported by the device. All data is based on a negative edge data launch from the device. S32G2 Data Sheet, Rev. 6, 12/2022 ### 16.4.2 DDR #### 16.4.2.1 DDR The chip supports the following memory types: - 1. LPDDR4 SDRAM compliant to JEDEC209-4B LPDDR4 JEDEC standard release except row-17 support in DDR controller. - 2. DDR3L SDRAM compliant to JESD79-3-1A DDR3L JEDEC standard release July, 2010. DDR operation with the standards stated above is contingent upon the board DDR design adherence to the DDR design and layout requirements stated in the chip's Hardware Design Guide Document. LPDDR4 routing constraints are documented in the chip's Hardware Design Guidelines Document. ### 16.4.2.2 DDR Common DC Input The specifications given in the table below represent the common DC input conditions for all DDR interface modes. Unless otherwise specified, all input specifications (both common and DDR standard specific) are measured at the host PHY input pins. Subsequent sections list input parameters for the specific memory interface standards. Table 55. DDR Common DC Input | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |--------------|-----------------------------------------|----------------|-----|-----------------|------|-----------|----------------| | IIZ-VREF | VREF input leakage current <sup>1</sup> | -50 | _ | 50 | uA | _ | _ | | IIZ-BP | Input leakage current <sup>2</sup> | -50 | _ | 50 | uA | _ | _ | | VIH-DC_BPDAT | Input high voltage threshold | VREF+0.<br>085 | _ | _ | V | _ | _ | | VIL-DC_BPDAT | Input low voltage threshold | _ | _ | vref -<br>0.085 | V | _ | _ | <sup>1.</sup> Leakage is valid for Vref over the range 0 <= VIN <= VDD\_IO\_DDR0, with Vref input function enabled. All pins not under test = VDD\_IO\_DDR0. ### 16.4.2.3 DDR Common DC Output Table 56. DDR Common DC Output | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |--------|-------------------------------------------------------------------------------------|-----|---------------|-----|------|-----------|----------------| | ROnPu | Output driver pull-<br>up impedance: DQ,<br>DQS outputs <sup>1</sup> | _ | 120,60,4<br>0 | _ | Ohm | _ | _ | | ROnPd | Output driver pull-<br>down impedance:<br>DQ, DQS outputs <sup>1</sup> | _ | 120,60,4<br>0 | _ | Ohm | _ | _ | | ROnPu | Output driver pull-up impedance: address, command <sup>1</sup> | _ | 120,60,4<br>0 | _ | Ohm | _ | _ | | ROnPd | Output driver pull-<br>down impedance:<br>address, command <sup>1</sup> | _ | 120,60,4<br>0 | _ | Ohm | _ | _ | | ROnPu | Output driver pull-<br>up impedance:<br>DDR0_RESET_B,<br>CKE outputs <sup>2</sup> | _ | 18-28 | _ | Ohm | _ | _ | | ROnPd | Output driver pull-<br>down impedance:<br>DDR0_RESET_B,<br>CKE outputs <sup>2</sup> | _ | 18-28 | _ | Ohm | _ | _ | <sup>1.</sup> Calibrated at VDD\_IO\_DDR0 / 2. NOTE: Refer to IBIS model for the complete IV curve characteristics. <sup>2.</sup> Leakage current is measured when the pin is configured to a high-impedance state with all on-die termination disabled. Leakage is valid for any input except for Vref over the range:0 <= VIN <= VDD\_IO\_DDR0. All pins not under test = VSS or VDD\_IO\_DDR0. <sup>2.</sup> For the DDR0\_RESET\_B pin and CKE pin, the driver is in maximum strength and impedance value is process dependent. #### 16.4.2.4 DDR3L DC Input Table 57. DDR3L DC Input | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |--------|-----------------------------------------|------|------|------|-----------------|-----------|----------------| | Vref | Input reference voltage <sup>1, 2</sup> | 30.1 | 31.1 | 32.1 | %VDD_I<br>O_DDR | _ | _ | - 1. Externally supplied Vref is not recommended. Internal Vref generation through local Vref generation at each receiver is preferred. - 2. If the external Vref to the receivers is enabled, DDR0\_VREF is expected to be set to a nominal value of (VDD\_IO\_DDR0/2)\*RxAtten (RxAttenuation for DDR3L is 0.623) through a voltage divider in order to track VDD\_IO\_DDR0 level. It can be adjusted in the system to margin the input DQ signals, although this margin does not necessarily represent the eye height since a change in Vref also changes the input receiver common mode, altering receiver performance. ### 16.4.2.5 DDR3L Output Timing Table 58. DDR3L Output Timing | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |-----------|------------------------------------------------------------|-----|------|-----|------|-----------|----------------| | tCK(avg) | Average clock period <sup>1, 2</sup> | _ | 1.25 | _ | ns | _ | _ | | tOS(Vref) | Command and address setup time to CK (to Vref levels) 1, 2 | 350 | _ | _ | ps | _ | _ | | tOH(Vref) | Command and address hold time to CK (to Vref levels) 1, 2 | 350 | _ | _ | ps | _ | _ | | tDOeye | Output data eye 1, 2 | 0.6 | _ | _ | UI | _ | _ | - 1. All measurements are in refernce to the Vref level. - 2. Measurements were done with signals terminated with a 50ohm resistor terminated to VDD\_IO\_DDR0/2, Phy output is calibrated to a drive strength of 40ohms. Slew rate AtxSlewRate was set to 0x3FF (PreDrvMode=3, PreN=F,PreP=F); TxSlewRate was set 0x3FF (PreDrvMode=3, PreN=F,PreP=F). #### 16.4.2.6 LPDDR4 DC Input timing Table 59. LPDDR4 DC Input timing | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |--------|--------------------------------------------|-----|----------|-----|------|-----------|----------------| | Vref | Internal reference voltage <sup>1, 2</sup> | _ | Variable | _ | V | | _ | - Because termination at the DRAMs is configurable, there is no fixed setting. The Vref value is dependent on driver impedance Ron and system effective ODT impedance Rtt. - 2. Externally supplied Vref is not recommended. Internal Vref generation through local Vref generation at each receiver is preferred. ### 16.4.2.7 LPDDR4 Output Timing Table 60. LPDDR4 Output Timing | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |----------|------------------------------------|------|-------|-----|------|-----------|----------------| | tCK(avg) | Average clock period <sup>1</sup> | _ | 0.625 | _ | ns | _ | _ | | tDOeye | Output data eye <sup>1, 2, 3</sup> | 0.55 | _ | _ | UI | _ | _ | | tCAOeye | CA output data eye <sup>1, 4</sup> | 0.62 | _ | _ | UI | UI=625ps | _ | - Measurements were done with signals terminated with a 50ohm resistor terminated to VSS, Phy output is calibrated to a drive strength of 40ohms. Slew rate AtxSlewRate was set to 0x1FF (PreDrvMode=1, PreN=F,PreP=F); TxSlewRate was set 0x1FF (PreDrvMode=1, PreN=F, PreP=F). - 2. tDOeye is trained to be shifted min 200 ps from DQS edge (tDQS2DQ learning). - 3. Tx DQS to MCLK edges are trained to be aligned. - 4. Addr/Cmd is centered aligned by training. #### 16.4.3 uSDHC #### 16.4.3.1 uSDHC SD3.0/eMMC5.1 DDR The SRE[2:0]=101 is required drive setting to meet the timing. Table 61. uSDHC SD3.0/eMMC5.1 DDR | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |--------|-----------------------------------------------|------|-----|-----|------|--------------------------|-----------------------------------------| | fpp | Clock frequency<br>(eMMC5.1 DDR) <sup>1</sup> | _ | _ | 52 | MHz | _ | SD1 | | fpp | Clock frequency<br>(SD3.0 DDR) <sup>1</sup> | _ | _ | 50 | MHz | _ | SD1 | | tWL | Clock low time | 8.8 | _ | _ | ns | _ | _ | | tWH | Clock high time | 8.8 | _ | _ | ns | _ | _ | | tTLH | Clock rise time 1, 2 | _ | _ | 0.8 | ns | _ | _ | | tTHL | Clock fall time 1, 2 | _ | _ | 0.8 | ns | _ | _ | | tOD | SDHC output delay (output valid) <sup>1</sup> | 2.7 | _ | 5.6 | ns | SDHC_CLK to SDHC_<br>DAT | SD2 | | tOD | SDHC output delay (output valid) <sup>1</sup> | -5.6 | _ | 2.6 | ns | SDHC_CLK to SDHC_<br>CMD | SD6<br>(See<br>SDR-52<br>MHz<br>figure) | | tISU | SDHC Input setup time <sup>3</sup> | 1.6 | _ | _ | ns | SDHC_DAT to SDHC_<br>CLK | SD3 | | tISU | SDHC Input setup time <sup>3</sup> | 4.8 | _ | _ | ns | SDHC_CMD to SDHC_<br>CLK | SD7<br>(See<br>SDR-52<br>MHz<br>figure) | | tIH | SDHC Input hold time <sup>3</sup> | 1.5 | _ | _ | ns | SDHC_CLK to SDHC_<br>DAT | SD4 | | tlH | SDHC Input hold time <sup>3</sup> | 1.5 | _ | _ | ns | SDHC_CLK to SDHC_<br>CMD | SD8<br>(See<br>SDR-52<br>MHz<br>figure) | <sup>1.</sup> Output timing valid for maximum external load CL = 25pF, which is assumed to be a 10pF load at the end of a 50Ohm, un-terminated, 5 inch microstrip trace on standard FR4 (1.5pF/inch), (25pF total with margin). <sup>2.</sup> The SDHC\_CLK rise/fall time specification applies to the input clock transition required in order to meet the output delay specifications. SDHC\_CLK output transition time is dependent on output load and GPIO pad drive strength. See the GPIO pad specifications for detail. <sup>3.</sup> Input timing assumes an input signal slew rate of 3ns (20%/80%). #### 16.4.3.2 uSDHC SD3.0/SDIO3.0/eMMC5.1 SDR The SRE[2:0]=101 is required drive setting to meet the timing. Table 62. uSDHC SD3.0/SDIO3.0/eMMC5.1 SDR | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |--------|------------------------------------------------------------------------|------|-----|-------|------|-------------------------------------|----------------| | fpp | Clock frequency (low speed) 1, 2 | _ | _ | 400 | kHz | _ | SD1 | | fpp | Clock frequency<br>(SD/SDIO full speed/<br>high speed) <sup>2, 3</sup> | _ | _ | 25/50 | MHz | _ | SD1 | | fpp | Clock frequency<br>(eMMC full speed/<br>high speed <sup>2, 4</sup> | _ | _ | 20/52 | MHz | _ | SD1 | | fOD | Clock frequency<br>(identification<br>mode) <sup>2</sup> | 100 | _ | 400 | kHz | _ | SD1 | | tWL | Clock low time | 8.8 | _ | _ | ns | _ | SD2 | | tWH | Clock high time | 8.8 | _ | _ | ns | _ | SD3 | | tTLH | Clock rise time <sup>2, 5</sup> | _ | _ | 0.8 | ns | _ | SD4 | | tTHL | Clock fall time <sup>2, 5</sup> | _ | _ | 0.8 | ns | _ | SD5 | | tOD | SDHC output delay (output valid) <sup>2</sup> | -5.6 | _ | 2.6 | ns | SDHC_CLK to SDHC_<br>CMD / SDHC_DAT | SD6 | | tISU | SDHC Input setup time <sup>6</sup> | 4.8 | _ | _ | ns | SDHC_CMD / SDHC_<br>DAT to SDHC_CLK | SD7 | | tlH | SDHC Input hold time <sup>6</sup> | 1.5 | _ | _ | ns | SDHC_CLK to SDHC_<br>CMD / SDHC_DAT | SD8 | <sup>1.</sup> In low speed mode, card clock must be lower than 400 kHz, voltage ranges from 2.7V to 3.6V. <sup>2.</sup> Output timing valid for maximum external load CL = 25pF, which is assumed to be a 10pF load at the end of a 50Ohm, un-terminated, 5 inch microstrip trace on standard FR4 (1.5pF/inch), (25pF total with margin). - 3. In normal (full) speed mode for SD/SDIO card, clock frequency can be any value between 0–25 MHz. In high-speed mode, clock frequency can be any value between 0–50 MHz. - 4. In normal (full) speed mode for MMC card, clock frequency can be any value between 0–20 MHz. In high-speed mode, clock frequency can be any value between 0–52 MHz. - 5. The SDHC\_CLK rise/fall time specification applies to the input clock transition required in order to meet the output delay specifications. SDHC\_CLK output transition time is dependent on output load and GPIO pad drive strength. See the GPIO pad specifications for detail. - 6. Input timing assumes an input signal slew rate of 3ns (20%/80%). #### 16.4.3.3 uSDHC SDR-100MHz The SRE[2:0]=101 is required drive setting to meet the timing. Table 63. uSDHC SDR-100MHz | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |--------|-------------------------------------|------|-----|-----|------|-------------------------------------|----------------| | tCLK | Clock frequency <sup>1</sup> | _ | _ | 100 | MHz | _ | SD1 | | tCL | Clock low time | 4.5 | _ | _ | ns | _ | SD2 | | tCH | Clock high time | 4.5 | _ | _ | ns | _ | SD3 | | tTLH | Clock rise time 1, 2 | _ | _ | 0.8 | ns | _ | _ | | tTHL | Clock fall time 1, 2 | _ | _ | 0.8 | ns | _ | _ | | tOD | uSDHC output<br>delay <sup>1</sup> | -3.5 | _ | 1.3 | ns | SDHC_CLK to SDHC_<br>CMD / SDHC_DAT | SD4 | | tISU | uSDHC input setup time <sup>3</sup> | 1.6 | _ | _ | ns | SDHC_CMD / SDHC_<br>DAT to SDHC_CLK | SD6 | | tIH | uSDHC input hold time <sup>3</sup> | 1.5 | _ | _ | ns | SDHC_CLK to SDHC_<br>CMD / SDHC_DAT | SD7 | <sup>1.</sup> Output timing valid for maximum external load CL = 15pF, which is assumed to be a 10pF load at the end of a 50Ohm, un-terminated, 2 inch microstrip trace on standard FR4 (1.5pF/inch). For best signal integrity, the series resistance of the transmission line should be matched closely to the RDSON of the I/O pad output driver. - 2. The SDHC\_CLK rise/fall time specification applies to the input clock transition required in order to meet the output delay specifications. SDHC\_CLK output transition time is dependent on output load and GPIO pad drive strength. See the GPIO pad specifications for detail. - 3. Input timing assumes an input signal slew rate of 1ns (20%/80%). ### 16.4.3.4 uSDHC SDR-HS200 The SRE[2:0]=000 is required drive setting to meet the timing. Table 64. uSDHC SDR-HS200 | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |--------|------------------------------------|------|-----|-----|------|-------------------------------------|----------------| | tCLK | Clock frequency <sup>1</sup> | _ | _ | 200 | MHz | _ | SD1 | | tCL | Clock low time | 2.2 | _ | _ | ns | _ | SD2 | | tCH | Clock high time | 2.2 | _ | _ | ns | _ | SD3 | | tTLH | Clock rise time 1, 2 | _ | _ | 0.8 | ns | _ | _ | | tTHL | Clock fall time 1, 2 | _ | _ | 0.8 | ns | _ | _ | | tOD | uSDHC output<br>delay <sup>1</sup> | -1.2 | _ | 0.6 | ns | SDHC_CLK to SDHC_<br>CMD / SDHC_DAT | SD4 | | tODW | Input data window <sup>3, 4</sup> | 2.6 | _ | _ | ns | _ | SD8 | - 1. Output timing valid for maximum external load CL = 15pF, which is assumed to be a 10pF load at the end of a 50Ohm, un-terminated, 2 inch microstrip trace on standard FR4 (1.5pF/inch). For best signal integrity, the series resistance of the transmission line should be matched closely to the RDSON of the the I/O pad output driver. - The SDHC\_CLK rise/fall time specification applies to the input clock transition required in order to meet the output delay specifications. SDHC\_CLK output transition time is dependent on output load and GPIO pad drive strength. See the GPIO pad specifications for detail. - 3. Input timing assumes an input signal slew rate of 1ns (20%/80%). - 4. Input timing also applicable for SDHC\_CMD also. #### 16.4.3.5 uSDHC DDR-HS400 The SRE[2:0]=000 is required drive setting to meet the timing. All uSDHC parameters are measured at mid-supply (VDD\_IO\_SDHC/2). Table 65. uSDHC DDR-HS400 | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |--------|---------------------------------------------------------------|------|-----|------|------|-----------|----------------| | fPP | Clock frequency <sup>1</sup> | 133 | _ | 200 | MHz | _ | SD1 | | tCL | Clock low time | 2.2 | _ | _ | ns | _ | SD2 | | tCH | Clock high time | 2.2 | _ | _ | ns | _ | SD3 | | tTLH | Clock rise time 1, 2 | _ | _ | 0.8 | ns | _ | _ | | tTHL | Clock fall time 1, 2 | _ | _ | 0.8 | ns | _ | _ | | tOD1 | Output skew from<br>Data of Edge to<br>SCK <sup>1, 3, 4</sup> | 0.45 | _ | _ | ns | _ | SD4 | | tOD2 | Output skew from<br>Edge of Data to<br>SCK <sup>1, 3, 4</sup> | 0.45 | _ | _ | ns | _ | SD5 | | tRQ | Input skew <sup>5, 6</sup> | _ | _ | 0.45 | ns | _ | SD6 | | tRQH | Hold skew <sup>5, 6</sup> | _ | _ | 0.45 | ns | _ | SD7 | - 1. Output timing valid for maximum external load CL = 15pF, which is assumed to be a 10pF load at the end of a 50Ohm, un-terminated, 2 inch microstrip trace on standard FR4 (1.5pF/inch). For best signal integrity, the series resistance of the transmission line should be matched closely to the RDSON of the I/O pad output driver. - 2. The SDHC\_CLK rise/fall time specification applies to the input clock transition required in order to meet the output delay specifications. SDHC\_CLK output transition time is dependent on output load and GPIO pad drive strength. See the GPIO pad specifications for detail. - 3. Board skew margin between CLK and DATA/CMD is considered as +/-50 ps in calculations - 4. The CMD output timing for HS400 mode is the same as CMD output timing for HS200 mode. - 5. Input timing assumes an input signal slew rate of 1ns (20%/80%). - Spec numbers SD6 and SD7 are also applicable for the CMD input timing for HS400 mode in enhanced strobe mode. For HS400 mode without enhanced strobe, CMD input timing is the same as for HS200 mode. Data Sheet: Technical Data 107 / 138 # 16.5 Debug modules ## 16.5.1 JTAG Boundary Scan The following table gives the JTAG specifications in boundary scan mode. The SRE[2:0]=101 is required drive setting to meet the timing. Table 66. JTAG Boundary Scan | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |--------------|-----------------------------------------------|-----|-----|------|------|-----------|----------------| | tJCYC | TCK cycle time <sup>1, 2, 3</sup> | 100 | _ | _ | ns | _ | 1 | | tJDC | TCK clock pulse width <sup>2, 3</sup> | 45 | _ | 55 | % | _ | 2 | | tTCKRISE | TCK rise/fall time <sup>2, 4</sup> | _ | _ | 3 | ns | _ | 3 | | tTMSS, tTDIS | TMS, TDI data setup time <sup>2, 5</sup> | 5 | _ | _ | ns | _ | 4 | | tTMSH, tTDIH | TMS, TDI data hold time <sup>2, 5</sup> | 5 | _ | _ | ns | _ | 5 | | tTDOV | TCK low to TDO data valid <sup>2, 6, 7</sup> | _ | _ | 17.5 | ns | _ | 6 | | tTDOI | TCK low to TDO data invalid <sup>2, 6</sup> | 0 | _ | _ | ns | _ | 7 | | tTDOHZ | TCK low to TDO high impedance <sup>2, 6</sup> | _ | _ | 17.5 | ns | _ | 8 | | tJCMPPW | JCOMP assertion time <sup>2</sup> | 100 | _ | | ns | _ | 9 | | tJCMPS | JCOMP setup time to TCK high <sup>2</sup> | 40 | _ | _ | ns | _ | 10 | Table 66. JTAG Boundary Scan (continued) | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |---------|------------------------------------------------------------------------|-----|-----|-----|------|-----------|----------------| | tBSDV | TCK falling edge to output valid <sup>2, 6, 8</sup> | _ | _ | 600 | ns | _ | 11 | | tBSDVZ | TCK falling edge to output valid out of high impedance <sup>2, 6</sup> | _ | _ | 600 | ns | _ | 12 | | tBSDVHZ | TCK falling edge to output high impedance <sup>2, 6</sup> | _ | _ | 600 | ns | _ | 13 | | tBSDST | Boundary scan input valid to TCK rising edge <sup>2</sup> | 15 | _ | _ | ns | _ | 14 | | tBSDHT | TCK rising edge to boundary scan input invalid <sup>2</sup> | 15 | _ | _ | ns | _ | 15 | - 1. JTAG port interface speed only. Does not apply to boundary scan timing. - 2. These specifications apply to JTAG boundary scan mode only. - 3. TCK pin must have external pull down. - 4. The TCK rise/fall time specification applies to the input clock transition required in order to meet the TDO output specifications that are relative to TCK. - 5. Input timing assumes an input signal slew rate of 3ns (20%/80%). - 6. Output timing valid for maximum external load CL = 25pF, which is assumed to be a 10pF load at the end of a 50Ohm, un-terminated, 5 inch microstrip trace on standard FR4 (1.5pF/inch), (25pF total with margin). For best signal integrity, the series resistance of the transmission line should be matched closely to the selected RDSON of the I/O pad output driver. - 7. Timing includes TCK pad delay, clock tree delay, logic delay and TDO output pad delay. - 8. Applies to all pins, limited by pad slew rate. Refer to IO delay and transition specification and add 20 ns for JTAG delay. # 16.5.2 JTAG Debug Interface Timing The following table gives the JTAG specifications in debug interface mode. Table 67. JTAG Debug Interface Timing | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |--------|------------------------------------------------------------------------------------------|-----|-----|-----|------|-----------|----------------| | tTCYC | Absolute minimum<br>TCK cycle time<br>(TDO sampled on<br>posedge of TCK) <sup>1, 2</sup> | 50 | _ | _ | ns | _ | _ | | tTCYC | Absolute minimum<br>TCK cycle time<br>(TDO sampled on<br>negedge of TCK) 1, 2 | 25 | _ | _ | ns | _ | _ | | tJDC | TCK clock pulse width | 45 | _ | 55 | % | _ | _ | | tNTDIS | TDI data setup time <sup>3</sup> | 5 | _ | _ | ns | _ | 11 | | tNTDIH | TDI data hold time <sup>3</sup> | 5 | _ | _ | ns | _ | 12 | | tNTMSS | TMS data setup time | 5 | _ | _ | ns | _ | 13 | | tNTMSH | TMS data hold time | 5 | _ | _ | ns | _ | 14 | Table continues on the next page... Table 67. JTAG Debug Interface Timing (continued) | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |--------|----------------------------------------------------------------|-----|-----|------|------|-----------|----------------| | tNTDOD | TDO propagation delay from falling edge of TCK <sup>4, 5</sup> | _ | _ | 17.5 | ns | _ | 15 | | tNTDOH | TDO hold time with respect to falling edge of TCK <sup>4</sup> | 1 | _ | _ | ns | _ | 16 | | tTDOHZ | TCK low to TDO high impedance <sup>4</sup> | _ | _ | 17.5 | ns | _ | _ | - 1. Maximum frequency for TCK is limited to 6MHz during BOOTROM startup of the device, when the system clock is the trimmed 48MHz FIRC. - 2. TCK pin must have external pull down. - 3. Input timing assumes an input signal slew rate of 3ns (20%/80%). - 4. Output timing valid for maximum external load CL = 25pF, which is assumed to be a 10pF load at the end of a 50Ohm, un-terminated, 5 inch microstrip trace on standard FR4 (1.5pF/inch), (25pF total with margin). For best signal integrity, the series resistance of the transmission line should be matched closely to the RDSON of the I/O pad output driver. - 5. Timing includes TCK pad delay, clock tree delay, logic delay and TDO output pad delay. # 17 Pinouts For package pinouts and signal descriptions, refer to the Reference Manual. # 18 Packaging The S32G2 is offered in the following package types. | If you want the drawing for this package | Then use this document number | |------------------------------------------|-------------------------------| | 525-ball FCBGA | 98ASA01075D | ## NOTE To find a package drawing, go to <a href="http://www.nxp.com">http://www.nxp.com</a> and perform a keyword search for the drawing's document number or see below figures. Figure 76. Soldering footprint part 1 of 3 Figure 77. Soldering footprint part 2 of 3 Figure 78. Soldering footprint part 3 of 3 #### NOTES: ALL DIMENSIONS IN MILLIMETERS. 2. DIMENSIONING AND TOLERANCING PER ASME Y14.5M-1994. <u>/3.\</u> PIN A1 FEATURE SHAPE, SIZE AND LOCATION MAY VARY. 4. MAXIMUM SOLDER BALL DIAMETER MEASURED PARALLEL TO DATUM ${\sf C}.$ DATUM C, THE SEATING PLANE, IS DETERMINED BY THE SPHERICAL CROWNS OF THE SOLDER BALLS. PARALLELISM MEASUREMENT SHALL EXCLUDE ANY EFFECT OF MARK ON TOP SURFACE OF PACKAGE. 7. LID OVERHANG ON SUBSTRATE NOT ALLOWED. | © NXP B.V. ALL RIGHTS RESERVED DATE: 07 DEC 2020 | | | | | | | |--------------------------------------------------|-----------|-----------------|-----------|-------|--|--| | MECHANICAL OUTLINE | STANDARD: | DRAWING NUMBER: | REVISION: | PAGE: | | | | PRINT VERSION NOT TO SCALE | NON JEDEC | 98ASA01075D | D | 5 | | | Figure 79. Package outline notes # 19 Revision history The following table lists the changes in this document. ## Rev 6, Dec 2022 - In "Absolute Max Ratings" - Added note "All specifications associated with VIN are measured at the SoC pin.". - Added spec Max LVDS RX or TX pin injection (IINJ\_LVDS) - VIN specification: - updated footnote "Absolute maximum DC VIN levels for a powered...". - Added V\_OS\_US\_10 for 1.8V and updated condition of overshoot and undershoot specifications. - Added footnote "DC case limit. Overshoot/Undershoot beyond this range...". - Updated figure title "SoC-pin overshoot/undershoot voltage for each GPIO pad type". - For Overshoot/Undershoot specs updated footnote, "For AC Signals in a 3.3V supply domain, if...". - In section "Operating Conditions" - Added note "All specifications associated with VIN are measured at the SoC pin.". - Added footnoted to VIN\_18 and VIN\_33 "DC case limit. Overshoot/Undershoot beyond this range...". - IINJ\_D is split into powered and unpowered and related footnotes added." - In section "Device Power and Operating Current Specifications", for PVDD\_STBY in condition corrected a typographic figure from VDD=0.8V, to VDD\_STBY = 0.8V. - "Power sequencing" section is renamed as "Power-up" and added Power-down section. - In section "Aurora PLL" added footnote to fPLL\_CLKIN as "40MHz is the only internal input reference..". - In section "Reset Duration" added a paragraph as "The durations specified "Reset Duration" table and the corresponding figures...." and addded below three figures: ## Rev 6, Dec 2022 - Reset\_b pad detailed behavior during core supply brownout - Reset\_b pad detailed behavior during pad HV supply brownout - Reset\_b pad detailed behavior during power down - Below figure "RESET\_B pad detailed behavior", added information as "he RESET\_B pad behavior described in the diagram and the related VRSE\_RESET\_B parameter spec also apply to the case of core VDD droop after power-up.". - In section "SIRC", PTA description changed from "SIRC Post Trim Accuracy" to "SIRC trimming resolution" and "SIRC Frequency Variation" condition updated to "Frequency variation across voltage and temperature range". - In section "FXOSC" added sentence "In ALC disable mode the minimum crystal drive level should be greater than 500uW". - In section "I2C" PER\_CLK changed to MODULE\_CLK. - · Added section "CAN". - In QuadSPI sections, removed DQS and added condition as "fSCK duty cycle distortion is in the range of 45%-55%." - · In uSDHC: - Changed title from "uSDHC DDR-52MHz" to "uSDHC SD3.0/eMMC5.1 DDR" and from "uSDHC SDR-52MHz" to "uSDHC SD3.0/SDIO3.0/eMMC5.1 SDR" and other figure name updates. - In uSDHC added phrase as "All uSDHC parameters are measured at mid-supply (VDD\_IO\_SDHC/2)." - In "SDR-100 Mode Interface Timing" figure deleted SD5 and SD8. - In section "uSDHC SDR-HS200" added footnote to tODW as "Input timing also applicable for SDHC CMD also.". - In "uSDHC DDR-HS400" added footnote to tRQ and tRQH as "Spec numbers SD6 and SD7 are also applicable for the CMD input timing for HS400 mode...". - Deleted some redundant figures. ## Rev 5, May 2022 - In section "Feature comparison": - In memory modules, for symbol "Fuses" description "8kB banks" has been updated to "2 banks at 4k Bits each". - Added a footnote to Fuses "The first 4k Bits is assigned exclusively to the HSE....not free for the other user purposes". - In section "Absolute Max ratings": - Updated below footnotes attached to VIN: - · Absolute maximum VIN levels for a powered device.... - · Absolute minimum VIN level for a powered device is.... - In a footnote attached to "IINJ\_A" updated part of it as "...VREFH\_ADC/VREFL\_ADC at -40 Tj..." to "...VREFH\_ADC/VREFL\_ADC at max Tj...." - Added footnote to overshoot specifications as "If VDD\_IO ≤ 3.3V, max VIN overshoot is limited to...." - · In section "Operating Conditions": - For symbol, "VDD\_IO\_DDR0", typ value updated to 1.1V. Data Sheet: Technical Data 118 / 138 # Rev 5, May 2022 - For symbol, "δVDD\_IO\_DDR0", description updated from "DDR I/O supply ripple voltage" to "DDR3L I/O supply ripple voltage" and removed DDR3L from the condition. - Updated below footnotes attached to VIN\_18 and VIN\_33: - From: "Additional +0.3V are supported for DC signal." to "For AC signals, allowed max VIN ≤ VDD\_IO\* for lifetime operation. If AC....". - From: "Absolute minimum level for VIN signal is -0.3V." to "The min DC VIN level for a powered device is -0.3V. If AC.....". - Footnote attached to frequency specs updated to correct the modulation depth used in formula. Changed "...plus the modulation depth (max 1.5%) ..." to "...plus half the modulation depth...". - For VDD\_EFUSE specs, updated related footnote to add "See device hardware design guidelines document for more details." - Footnote attached to VRAMP\_LV is updated "On slow ramps, the RESET\_B pin may be observed to be asserted." - In section "Total power specifications for 0.8V and 1.8V Analog Domains": - Added a sentence "All 0.8v supplies at 0.8V/1.8V" in description of all the rows as applicable to supplies. - Removed note "On a device with DIE\_PROCESS[1:0]....The MAX and THERMAL specs will be unchanged" and attached it as footnote to all 0.8V supplies - In section "Device Power and Operating Current Specifications" for symbol "PVDD\_IO\_PCIEn" (Powered down state), Max value changed from 1.4 to 1.5 mW. - In section "Device Power and Operating Current Specifications" for symbol "PVDD\_IO\_PCIEn" with condition "All circuits enabled, VDD\_IO\_PCIEn=1.8V, Gen3 8Gbps, 2 lanes. Per IP instance", added footnote "This specification can be considered a worst case maximum..." - In section "GPIO Pads", added symbols "VOL" and "VOH" and added a footnote attached to these symbols "For current at this voltage see IOL/IOH specs respectively". - Removed a note "VOH/VOL values should be calculated based on the provided RDSON, IOH/IOL values and IBIS models". - In figure "1.8V/3.3V GPIO pad detailed behavior during power up", updated "weak pull-down" to "weak pull-down as per ILKG\_3318 specification". - Under the figure "1.8V/3.3V GPIO pad detailed behavior during power up", removed the paragraph "The weak pull-down is 100 Kohm and is separate from the usual selectable 12Kohm internal pull resistor...." - In section "DFS", for symbol "fDFS\_PER\_CLK2" Max value updated from 960 to 628 Mhz. - In section "PLL": - Added symbol "fPLL\_DDR\_PHI0" with description "DDR PLL PHI0 Frequency" and min, max value 758 Mhz and condition DDR\_CLK (3032MT/s). - Footnote "PLL refers to the Core, Peripheral, Accelerator, and DDR reference PLLs on the device" moved to the top of table. - The formula for calculating the max frequency is updated in the related footnote "The max frequency in case of center-spread SSCG enabled for a modulation....". - Footnote "Spread spectrum clock modulation is only available on the Core, Accelerator and DDR reference PLLs" moved as a sentence to the top of the table. - In PCIe specifications external reference clock pins related specs are added. ## Rev 5, May 2022 - In section "GMAC and PFE SGMII", For symbol UI the description updated to "Unit interval (mean)". - Added sentence "All transitions measured at mid-supply (VDD\_IO\_QSPI/2)" and removed sentence "Clock measurements done with respect to VDD\_IO\_QSPI/2 level " from all QuadSPI modes. - · Removed symbol "tDVW" from the following sections: - "QuadSPI Quad 1.8V SDR 133MHz" - "QuadSPI Octal 1.8V DDR 100MHz" - "QuadSPI Octal 1.8V DDR 133MHz" - "QuadSPI Octal 1.8V DDR 166MHz" - "QuadSPI Octal 1.8V DDR 200MHz" - "QuadSPI Octal 1.8V SDR 100MHz" - "QuadSPI Octal 1.8V SDR 133MHz" - "QuadSPI Quad 3.3V SDR 104MHz" - · Added introduction sentence "The information in this section applies to Octal- and Hyperflash" in following sections : - QuadSPI Octal 1.8V DDR 100MHz - QuadSPI Octal 1.8V DDR 133MHz - QuadSPI Octal 1.8V DDR 166MHz - In section "QuadSPI configurations", added introduction "The below table shows a subset of the QuadSPI module configurations for different speeds and data rate....". - In section "DDR", updated the sentence to "LPDDR4 SDRAM compliant to JEDEC209-4B....except row-17 support in DDR controller." - In section "DDR Common DC Output", for symbol "ROnPu" and "ROnPd", in description CLK changed to CKE outputs and footnote attached to them updated as "For the DDR0\_RESET\_B pin and CKE pin...." - · Added section "DDR3L DC Input Timing". - Section name changed from "LPDDR4 DC Input" to "LPDDR4 DC Input Timing" and from "LPDDR4 Output" to "LPDDR4 Output Timing". - Section "uSDHC DDR-HS400" updated thoroughly. - In section "JTAG Boundary Scan" "SRE[2:0]= 101" is moved to the top as a sentence. ## Rev 4, Nov 2021 - In section "Applications", updated first paragraph "Combining ASIL D safety....". - In section "Feature comparison" updated "SerDes subsystem with PCIe" for S32G234M to mention PCIe\_0 only and updated "SerDes subsystem lanes" to 4 configurable for PCIe or SGMII for all parts. - In section "operating conditions" a note added "ΔVDD\* specifications are applicable to the supplies... ". - In section "Operating Conditions", clarified SVS usage in footnotes and added same footnote to VDD\_STBY as "SVS guidelines apply to all LV supplies on the device..". - In section "Operating Conditions", Symbol "VDD\_IO\_STBY" footnote updated as "A minimum of 2.91V is supported...." and removed the condition and added it to "VDD\_IO\_B" as well. Data Sheet: Technical Data 120 / 138 ## Rev 4, Nov 2021 - In section "operating conditions" for symbol "VDD\_STBY" removed a footnote "A minimum of 2.91V is supported ...". - In section "Operating conditions", added a footnote to clarify voltage differential "The "voltage differential" refers to the difference between the lowest and highest voltages...". - In section "operating conditions" for symbol "ΔVDD\_HV\_18\_ANA" added footnotes to clarify VDD\_EFUSE supply conditions and added another footnote to say "VREFH\_ADCn has a differential voltage of +/-100mV.". - In section "operating conditions" removed "AVDD\_IO\_DDR" differential as this has a lone supply in its condition. - In section "Clock frequency ranges", Symbol "fFTM\_1\_EXT\_CLK" changed to "fFTM\_1\_REF\_CLK". - In section "Clock frequency ranges", Symbol "fFTM\_0\_EXT\_CLK" changed to "fFTM\_0\_REF\_CLK". - In section "Thermal Characteristics", updated leading sentence and: - Updated "Junction to Lid Top Thermal Resistance", value changed from "0.1" to "1.1" - Added "Junction to Case Thermal Resistance" - In section "Total power specifications for 0.8V and 1.8V Analog Domains" clarified SVS in a note "On a device with DIE\_PROCESS[1:0] = 01b...". - In section "power sequencing" extended note "For step 4, it is acceptable for the 1.8V ..." to add "VDD\_IO\_QSPI (a 1.8V GPIO supply) has the additional option to ramp with step 3 instead of step 4." - In section "PMIC Standby Mode Entry / Exit Protocol", updated sentence to "This implies that the PMIC\_VDD\_OK input is asserted and deasserted together with the POR\_B input during non-Standby modes. Deasserting PMIC\_VDD\_OK during non-Standby modes while not also asserting POR\_B will cause the SoC to start a power-on reset sequence.". - In section "SAR ADC", two generic footnotes are moved to top of the table. - In section "SAR ADC", fig with title "SAR ADC Input Circuit" is updated to mention supply name as VREFH\_ADC. - · In section "DFS", formula is moved from footnote to sentence with some clarifications. - In section "FXOSC", added support of NX3225GA crystal at 40 MHz. - · In section "FXOSC", added phrase "Duty cycle of FXOSC..." - In section "FXOSC", updated footnote 1 and removed a non-applicable footnote from fXTAL. - In section "FXOSC", added VCM\_SE spec and removed references to Vref. - In section "FXOSC" removed "Please see the device reference manual for the correct setting per the crystal type" as the setting is provided in datasheet also just below it. - In section "PLL", removed ΔfPLL\_MOD spec and all specs "with center-spread enabled" in condition column. Added a footnote to specs which have "without center-spread enabled" in the condition column as "The max frequency in case of center-spread SSCG...". - In section "PLL" added footnote to fPLL\_CORE\_VCO, fPLL\_ACCEL\_VCO and fPLL\_DDR\_VCO as "Same min frequency value applies for center-spread...". - In section "SPI", for Symbol "tSUI" with condition "Master, MTFE=1, CPHA=0, SMPL\_PTR = 1" footnote added as "N is number of protocol clock cycles whe..." - In section "FlexRay TxD", a missing spec is added "dCCTxD10". - · In section "GMAC and PFE SGMII", for Symbol "UI" clarified data rate in condition column - In all QuadSPI modes, moved footnote "Clock measurements done with respect to VDD\_IO\_QSPI/2 level." to top of the table. - In section "QuadSPI Octal 1.8V DDR 166MHz", removed conflicting/wrong information about TCSS and TCSH from footnote 4. Data Sheet: Technical Data 121 / 138 ## Rev 4, Nov 2021 • In section "DDR Common DC Input", deleted footnotes 3 and 4. ### Rev 3, Apr 2021 - In section "Absolute Max Ratings", Symbol "IINJ\_A" clarified footnote "Non-disturb of ADC channels during current injection...." for -40 Tj. - In section "Operating conditions", added a footnote to clarify voltage differential "The "voltage differential" refers to the difference between the lowest and highest voltages...". - In section "Total power specifications for 0.8V and 1.8V Analog Domains", for S32G254A Thermal Usecase is updated to 4.22 W to correct a typography error as it was in previous versions. - In section "Power Sequencing", figure "1.8V supply timing with respect to PMIC\_VDD\_OK during Standby Mode Exit" is updated to mention correct supply name "PMIC\_VDD\_OK". - · In section "DFS", fDFS\_CORE\_CLK3 is deleted as this is used for BIST. - In section "PLL", fPLL\_PER\_PHI6 is deleted as this is used for BIST. - In section "PLL", updated this note "fPLL\_DDR\_PHI0 frequencies and data rate mentioned in this table are for LPDDR4. DDR3L frequencies and data rates are half of the LPDDR4." - In all QuadSPI sections added pharase "FLSHCR[TCSS] and FLSHCR[TCSH]should be set to 3" and moved the information to top of the table to be consistent with "QuadSPI configurations" section. - · In section "QuadSPI interfaces" - Added 100 MHz to "1.8V Quad" column. - Added support for Hyperflash. - In section "QuadSPI Configurations" - Frequency row updated to include 100 MHz - A reserved bit is deleted. - In section "DDR Common DC Input", updated the description of "IIZ-BP" specification to make it applicable to all DDR pins. - In section "DDR3L Output Timing", updated the footnote to mention slew rate. - In section "DDR3L Output Timing" and "LPDDR4 Output", updated figures to remove symbols not in the corresponding tables. #### Rev 2.1, Apr 2021 - In section "Operating Conditions", for Symbol "VDD\_IO\_STBY" condition updated to "Min 2.91V supported in low-power standby mode". - In section "Operating Conditions", for Symbol "VDD\_STBY" and "VDD\_IO\_STBY" footnote updated to replace 3.0V to 2.91V, "A minimum of 2.91V is supported on the VDD\_IO\_STBY supply ....". ## Rev 2, Apr 2021 · Updated section "Applications", "block diagram", "feature comparison" and ordering information figure. Data Sheet: Technical Data 122 / 138 - In section "Absolute Max Ratings", Symbol "VDD\_LV\_PLL\_DDR" is deleted as this redundant. - In section "Absolute Max Ratings", Symbol "VDD\_DDR0" updated condition. - In section "Absolute Max Ratings", added specification "VDD\_HV\_PLL\_DDR0". - In section "Absolute Max Ratings", specification "VXTAL" and "EXTAL" is added. - In section "Absolute Max Ratings", specification "VAD\_INPUT" is added. - In section "Absolute Max Ratings", for Symbol "VIN" footnotes updated. - In section "Absolute Max Ratings", for Symbol "IINJ\_D added a footnote "IINJ\_D specifications are per pin for an...". - In section "Absolute Max Ratings", for Symbol "IINJ\_A" Min changed from "-2" to "-1". - In section "Absolute Max Ratings", for Symbol "IINJ\_A" Max changed from "2" to "1". - In section "Absolute Max Ratings", for Symbol "IINJ\_A" footnote updated "Non-disturb of adjacent ADC channels dur..." and added footnote "Allowed for a cumulative duration of 50 hours operation....". - · In section "Absolute Max Ratings", added overshoot/undershoot voltage specs and related figure. - In section "Absolute Max Ratings", footnotes updated to change min voltage for reliability. - Allowed 1.92V 2.16V for 60 seconds cumulative over lifetime.... - Allowed 3.52V 4.0V for 60 seconds cumulative over lifetime.... - In section "Operating Conditions", for Symbol "fSYS\_A53" footnote updated "The stated maximum operating frequency m..." top remove down spread reference. - In section "Operating Conditions", specification "Ta" is added. - · In section "Operating Conditions", DDR4 removed and DDR3L added. - In section "Operating Conditions", Symbol "VDD\_HV\_PLL\_DDR" is updated to "VDD\_HV\_PLL\_DDR0". - In section "Operating conditions", for specification "VIN\_18" min updated to "VSS 0.3" and max updated to "VDD\_IO\* +0.3" - In section "Operating conditions", for specification "VIN\_33" min updated to "VSS 0.3" and max updated to "VDD\_IO\* +0.3 - In section "Operating Conditions", updated paragraph "The device hardware design guide summarizes..." - In section "Operating conditions", for specification "VIN\_33" and "VIN\_18" added these two footnotes: - Absolute minimum level for VIN signal is -0.3V. - Additional +0.3V are supported for DC signal. - In section "Operating Conditions", for Symbol "VRAMP\_LV" with condition "Applies to 0.8V supplies" Max changed from "10" to "24". - In section "Operating Conditions", Symbol "VRAMP\_HV" is splitted into two rows: - For 1.8V supplies and DDR I/O supplies Max changed from "10" to "24". - For 3.3V I/O supplies Max changed from "10" to "50"... - In section "Operating Conditions", for Symbol "IINJ\_D" deleted footnote "GPIO electrical specifications and AC timing interface..." and added footnote "IINJ\_D specifications are per pin for an unpowered condition...". - In section "Operating Conditions", for Symbol "IINJ\_A" Min changed from "-1mA" to "-20uA". Data Sheet: Technical Data 123 / 138 - In section "Operating Conditions", for Symbol "IINJ\_A" Max changed from "1mA" to "20uA". - In section "Operating Conditions", for Symbol "IINJ\_A" updated footnote "The SAR ADC electrical specifications are..." and deleted footnote "The specified injection current is allowed...". - In section "Clock frequency ranges", Symbol "fSDHC\_CLK" condition updated from "SDHC\_CLK DDR HS200" to "SDHC\_CLK - SDR HS200". - In section "Clock frequency ranges", for Symbol "fSDHC\_CLK" with condition "SDHC\_CLK DDR HS400" Min value changed to "133". - In section "Clock frequency ranges", for Symbol "fSDHC\_CLK" with condition "SDHC\_CLK DDR HS400" Max changed from "400" to "200". - In section "Thermal Characteristics" JESD51-9, 2s2p value updated to 15.5 C/W. - In Section "Device Power and Operating Current Specifications" PVDD\_STBY typ updated to 48 and PVDD\_IO\_STBY typ updated to 120 uW. This causes total typical power consumption in standby to drop from 174uW to 168uW". - · Section "Device Power and Operating Current Specifications" is updated thouroghly. - Section "Total current specifications" is renamed as "Total power specifications for 0.8V and 1.8V Analog Domains" and the updates are: - Added paragraph "The following table contains ...." - Updated condition of 0.8V supply rails to adde VDD\_STBY - Updated condition of 1.8V supply rails to delete VDD\_EFUSE (Read) - Updated footnote "Thermal usecase: This is provided...." - Added footnote "Note that during Self Test execution, the power consumption...". - · Added section "Static power specifications for I/O Domains". - In section "Power Sequencing", updated paragraph "The following sequence has been validated by NXP ...". - · In section "Power Sequencing", updated sequence to power 3.3V supplies first. - In section "Power Sequencing", for Symbol "Vpwrdwn" footnotes deleted. - In section "Power Sequencing" added note "It is acceptable for the 1.8V supplies to not yet be within..." and added a figure "1.8V supply timing with respect to PMIC\_VDD\_OK during Standby Mode Exit". - In section "GPIO Pads", paragraph updated "The high-impedance state level is shown based ....". - In section "GPIO Pads", for Symbol "VIH" with condition "1.8V / 3.3V" Max value deleted. - In section "GPIO Pads", for Symbol "VIL" with condition "1.8V / 3.3V" Min value deleted. - In section "GPIO Pads", for Symbol "FMAX\_18" with condition "SRE[2:0] = 101" Max changed from "100" to "133". - In section "GPIO Pads", for Symbol "FMAX\_18" with condition "SRE[2:0] = 110" Max changed from "50" to "100". - In section "GPIO Pads", for Symbol "FMAX\_18" with condition "SRE[2:0] = 111" Max changed from "1" to "50". - In section "GPIO Pads", for Symbol "FMAX\_33" with condition "SRE[2:0] = 110" Max changed from "20" to "50". - In section "GPIO Pads", fig with title "Reference Load Diagram" is updated. - In section "GPIO Pads", fig with title "1.8V/3.3V GPIO pad detailed behavior during power up" is updated. - In section "GPIO Pads", fig with title "1.8V and 3.3V GPIO pad detailed behavior during power up" is updated. - In section "Aurora Pads", for Symbol "VSLEW\_AURORA" with condition "max fAURORA" Min value deleted. Data Sheet: Technical Data 124 / 138 - In section "Aurora Pads", for Symbol "IDD\_HV\_AUR" with condition "max fAURORA per active transmit lane" max updated from "30" to "31". - In section "Reset and Standby related pad electrical characteristics", fig with title "RESET\_B pad detailed behavior" is updated. - In section "PMIC Standby Mode Entry / Exit Protocol" added reference to "Power sequencing" section to look for exceptions. - In section "SAR ADC", for Symbol "VAD\_INPUT" footnote added "The reduced limits for VAD\_INPUT in this...". - In section "SAR ADC", Symbol "IAD\_LKG" with condition "TJ = 125C, Shared channel, channel OFF" is deleted. - In section "SAR ADC", Symbol "IAD\_LKG" condition updated, changed "channel OFF" to "channel selection switch open" - In section "SAR ADC", Symbol "IAD\_LKG" added footnote "The maximum and minimum leakage current...". - In section "SAR ADC", for multiple Symbol footnote updated "This specification is taken with averagi...". - In section "Temperature Monitoring Unit (TMU)", redundant paragraph removed "For High/Low temperature immediate threshold ....." - · In section "FXOSC", updated crystal name to add suffix "GA". - In section "FXOSC" removed reference to "Contact NXP semiconductors...". - In section "FXOSC" added paragraph "RGMII specifications require clock source to have tolerance of +/- 50ppm. When using this mode, the crystal selected for system clock (FXOSC) should adhere to this specification." - In section "PLL", Symbol "fPLL\_DDR\_PHI0" min values added and a note added as "fPLL\_DDR\_PHI0 frequencies mentioned in this table....". - In section "PLL", Symbol "fPLL\_MOD" with condition "SSCG enabled, down spread" is deleted. - In section "PLL", Symbol "PER jitter" updated footnote to remove reference tom RM for jitter formula. - In section "LPSPI", for Symbol "tLEAD" with condition "Master" Min changed from "tSPSCK 2.5" to "tSPSCK 3.5". - In section "PCIe", Symbol "EQTX-COEFF-RES" with condition "8.0GT/s" is deleted. - GMAC sections are remained as GMAC and PFE as these are applicable to PFE aslo. Differences are noted in notes and footnotes. - In section "GMAC and PFE RGMII", for Symbol "TskewT" footnote changed from "For all versions of RGMII prior to 2.0; ..." to "For all versions prior to RGMII v2.0 spec..." - In section "GMAC and PFE Management Interface", for symbol "MDIO\_DOI" updated min to "-0.45". - In section "QuadSPI Octal 1.8V DDR 100MHz" updated "tCL\_SCK\_DQS" and "tCH\_SCK\_DQS" symbols. - In section "QuadSPI Quad 1.8V SDR 133MHz" added missing specs "tCL\_SCK\_DQS" and "tCH\_SCK\_DQS". - In all QuadSPI section: - Moved SRE to the top of the table in form of paragraph. - For Symbol "tOD\_CS" min is update as "existing data n/fSCK" and max updated as "existing data m/fSCK" and added related footnote "Where m=TCSS and n=TCSH-1. Both...". - For Symbol "tCL\_SCK" and "tCH\_SCK" added a footnote "Clock measurements done with respect to VDD\_IO\_QSPI/2 level". - Footnote updated to mention maximun "Input timing assumes an maximum input...". - In section "QuadSPI configurations" updated header of the table. Data Sheet: Technical Data 125 / 138 - In section "DDR", removed references to DDR4 and added DDR3L standards. - In section "DDR Common DC Input", for Symbol "IIZ-BP" Min changed from "10" to "-50". - In section "DDR Common DC Output", for Symbol "ROnPu" from description removed "CLK outputs" from row 3 and row 4 and added them to description of row 5 and row 6. - Deleted section "DDR Common Input", "DDR4 DC Input" and "DDR4 Output" - · Added section "DDR3L Output Timing". - In section "LPDDR4 DC Input", deleted a figure "Equation for Vref Footnote" and related reference. - In section "LPDDR4 Output", Symbol "tCAOeye" min updated to 0.62 and added condition as "UI=625ps". - In all sections of "uSDHC", added SRE to the top of table. - In section "uSDHC DDR-52MHz", added dedicated specifications for SDHC\_CMD" and updated footnotes accordingly. - In section "uSDHC SDR-100MHz", updated tISU min 1.6ns. - In section "uSDHC DDR-HS400", updated tISU min -0.15ns. - In section "uSDHC DDR-HS400", for Symbol "tPP" Min changed from "200" to "133". - In section "uSDHC DDR-HS400", figures updated. - In section "JTAG Boundary Scan", for Symbol "tJCYC" footnote added as "TCK pin must have external pull down.". - In section "JTAG Boundary Scan", for Symbol "tJCYC" and "tJDC" footnote added as "TCK pin must have external pull down.". - In section "JTAG Debug Interface Timing", for Symbol "tJCYC" footnote added as "TCK pin must have external pull down.". #### Rev 2 Draft E, Nov 2020 In section "Total current specifications", for S32G254A power the max is updated to 4.37 W and thermal is updated to 4.22 W. #### Rev 2 Draft D, Nov 2020 - Added information on the first page as DDR3L is supported and DDR4 is not. - · Block diagram updated. - · Updated "feature comparison" - · Updated "Ordering information" figure. - In "Operating conditions" for LPDDR4 I/O voltage supply updated min value to 1.06 V. - · Unsupported modes removed from "Clock frequency ranges". - In DC electricals added specifications for "PVDD\_IO\_AUR" and removed "IDD\_HV\_AUR\_LKG". - · "Power sequencing" updated. - Added a note in "Aurora pads" as "Direct 100 ohm board termination not allowed ..." - In section "Reset and Standby related pad electrical characteristics" updated WF\_RESET\_B max value from 20 to 17 ns. - In section "DFS" added minimum frequencies for fDFS\_CORE\_CLK1/2/2/3 and fDFS\_PER\_CLK2/5. Data Sheet: Technical Data 126 / 138 ## Rev 2 Draft D, Nov 2020 - In section "FIRC" for PTA spec updated footnote starting from "fVAR defines how much the output frequency..." - In section "FXOSC" updated a footnote for CS\_XTAL that it does not include miller capacitance and removed ALC enable mode from EXTAL\_AMP spec. - In section "PCIe" updated a note containing term "TX\_VBOOST\_LVL = 5" to "TX\_VBOOST\_LVL = 4" - In "QuadSPI" updated SRE as: - b000 for 166 and 200 MHz - b110 for other modes. - Added section "QuadSPI configurations" ## Rev 2 Draft C, Sept 2020 - Updated "should be equal to" to "should be matched closely to" in respect of transmission line resistance throughout the document. - S32G274A is replaced with S32G2 throughout the document. - · Revised section "Overview" - In the "Feature comparison" table: - Revised the PCI express (PCIe) and SERDES rows for S32G234M. - Number of STM updated to 8. - PLL updated to 5. - For package added phrase "525 FC-PBGA" - In section "Absolute Max Ratings", for Symbol "VDD\_LV\_PLL" footnote added "VDD\_LV\_PLL must be connected to VDD..." - In section "Operating Conditions", for Symbol "VIN\_33" and "VIN\_18" Typ value deleted. - In section "Operating Conditions", removed references to Fast/Typical silicon, updated with DIE\_PROCESS and updated missing values. - In section "clock frequency ranges", removed some unused rows. - · Revised section "Device Power and Operating Current Specifications". - · Added section "Total current specifications". - From section "GPIO Pads", moved ISLEW\_POR\_B and ISLEW\_RESET\_B to a new section "Reset and Standby related pad electrical characteristics". - In section "GPIO Pads",added paragraphs "The weak pull-down is ...." and "The ramp-up state level ..." - In section "GPIO Pads", updated figures. - · In section "GPIO Pads", - for Symbol "IOH 3318" with condition "SRE[2:0] = 110, 80% \* VDD IO \*" Min changed from "-27.7" to "-32" - for Symbol "IOH 3318" with condition "SRE[2:0] = 110, 80% \* VDD IO\_\*" Max changed from "-9.5" to "-10" - for Symbol "IOL\_3318" with condition "SRE[2:0] = 000, 20% \* VDD\_IO\_\*" Min changed from "13.3" to "15" - for Symbol "IOL\_3318" with condition "SRE[2:0] = 000, 20% \* VDD\_IO\_\*" Max changed from "34.0" to "40" Data Sheet: Technical Data 127 / 138 ## Rev 2 Draft C, Sept 2020 - for Symbol "IOL\_3318" with condition "SRE[2:0] = 101, 20% \* VDD\_IO\_\*" Min changed from "12.0" to "13" - for Symbol "IOL\_3318" with condition "SRE[2:0] = 101, 20% \* VDD\_IO\_\*" Max changed from "31.4" to "36" - for Symbol "IOL\_3318" with condition "SRE[2:0] = 100, 20% \* VDD\_IO\_\*" Min changed from "13.3" to "15" - for Symbol "IOL\_3318" with condition "SRE[2:0] = 100, 20% \* VDD\_IO\_\*" Max changed from "34.0" to "40" - for Symbol "RDSON 3318" with condition "SRE[2:0] = 000, 50% \* VDD IO \*" Min changed from "20.0" to "18.0" - for Symbol "RDSON\_3318" with condition "SRE[2:0] = 000, 50% \* VDD\_IO\_\*" Max changed from "45.0" to "43.0" - for Symbol "RDSON\_3318" with condition "SRE[2:0] = 101, 50% \* VDD\_IO\_\*" Min changed from "22.0" to "21.0" - for Symbol "RDSON\_3318" with condition "SRE[2:0] = 101, 50% \* VDD\_IO\_\*" Max changed from "51.5" to "50.0" - for Symbol "IOH\_3318" with condition "SRE[2:0] = 000, 80% \* VDD\_IO\_\*" Min changed from "-33.7" to "-40" - for Symbol "IOH 3318" with condition "SRE[2:0] = 000, 80% \* VDD IO \*" Max changed from "-13" to "-14" - for Symbol "RDSON\_3318" with condition "SRE[2:0] = 100, 50% \* VDD\_IO\_\*" Min changed from "20.0" to "19.0" - for Symbol "RDSON\_3318" with condition "SRE[2:0] = 100, 50% \* VDD\_IO\_\*" Max changed from "45.0" to "44.0" - for Symbol "IOH\_3318" with condition "SRE[2:0] = 111, 80% \* VDD\_IO\_\*" Min changed from "-27.7" to "-32" - for Symbol "IOH 3318" with condition "SRE[2:0] = 111, 80% \* VDD IO\_\*" Max changed from "-9.5" to "-10" - for Symbol "RDSON\_3318" with condition "SRE[2:0] = 110, 50% \* VDD\_IO\_\*" Min changed from "25.0" to "23.0" - for Symbol "RDSON\_3318" with condition "SRE[2:0] = 110, 50% \* VDD\_IO\_\*" Max changed from "61.5" to "61.0" - for Symbol "IOH\_3318" with condition "SRE[2:0] = 101, 80% \* VDD\_IO\_\*" Min changed from "-31.0" to "-35" - for Symbol "IOH\_3318" with condition "SRE[2:0] = 101, 80% \* VDD\_IO\_\*" Max changed from "-11" to "-10" - for Symbol "IOH\_3318" with condition "SRE[2:0] = 100, 80% \* VDD\_IO\_\*" Min changed from "-33.7" to "-40" - for Symbol "IOH\_3318" with condition "SRE[2:0] = 100, 80% \* VDD\_IO\_\*" Max changed from "-13" to "-14" - for Symbol "IOL\_3318" with condition "SRE[2:0] = 111, 20% \* VDD\_IO\_\*" Min changed from "10.0" to "11" - for Symbol "IOL\_3318" with condition "SRE[2:0] = 111, 20% \* VDD\_IO\_\*" Max changed from "27.7" to "32" - for Symbol "IOL\_3318" with condition "SRE[2:0] = 110, 20% \* $VDD_IO_*$ " Min changed from "10.5" to "12" - for Symbol "IOL\_3318" with condition "SRE[2:0] = 110, $20\% * VDD_IO_*$ " Max changed from "28.6" to "33" - for Symbol "RDSON\_3318" with condition "SRE[2:0] = 111, 50% \* VDD\_IO\_\*" Min changed from "26.5" to "26.0" - for Symbol "RDSON\_3318" with condition "SRE[2:0] = 111, 50% \* VDD\_IO\_\*" Max changed from "61.5" to "61.0" - · Removed section "LVDS pads" as the receiver specs are already part of Aurora pads. - In section "Aurora Pads", for Symbol "IDD\_HV\_AUR" Max changed from "28" to "30". - In section "Aurora Pads", for Symbol "VOH\_AURORA" with condition "100 termination at receiver end" Min changed from "VDD\_IO\_AUR/2 + 0.2" to "VDD\_IO/2 + 0.2" - In section "Aurora Pads", for Symbol "VOL\_AURORA" with condition "100 termination at receiver end" Max changed from "VDD\_IO\_AUR/2 0.2" to "VDD\_IO/2 0.2" and a added footnote "VDD\_IO maps to corresponding supply...". - In section "Aurora port timing", added JD spec for between 3.0Gbps to 5.0Gbp with 0.25 OUI. - Added section "Reset and Standby related pad electrical characteristics" and its subsection "PMIC Standby Mode Entry / Exit Protocol". - In section "SAR ADC", for Symbol "DNL" with condition "after calibration" footnote added "This specification is taken with averaging." Data Sheet: Technical Data 128 / 138 ## Rev 2 Draft C, Sept 2020 - · In section "FIRC", PTA specification and related footnote deleted. - In section "FXOSC", added specs for EXTAL\_AMP, LT\_Jitter. - In section "FXOSC", paragraph updated "In crystal mode NX5032 crystal ..." - In section "PLL", for Symbol "fPLL\_MOD" Max changed from "32" to "64". - In section "LPSPI", fig with title "LPSPI Slave Mode Timing (CPHA=1)" and "LPSPI Slave Mode Timing (CPHA=0)" is updated. - In Flexray section, removed references to 1.8V/3.3V GPIO and related SRE. - In section "PCIe", for Symbol "VTX-DE-RATIO-6dB" with condition "5.0GT/s" Min changed from "5.5" to "5" and Max changed from "6.5" to "7" - In section "PCIe", for Symbol "UI" with condition "5.0GT/s" Min changed from "199.4" to "199.94" - In section "PCIe", for Symbol "VTX-DE-RATIO-3.5dB" with condition "2.5GT/s, 5.0GT/s" Min changed from "3" to "2.5" and Max changed from "4" to "4.5". - In section "GMAC Management Interface", fig with title "MDC / MDIO Timing" is changed - In section "GMAC Management Interface", for Symbol "MDIO\_DOI" and "MDIO\_DOV" description updated to mention falling edge. - In section "GMAC RGMII", SRE updated to b100. - In section "QuadSPI", added paragraph as "An external resistor is needed to pull up a QuadSPI chip select signal." - In section "DDR" added information on related JEDEC standards and other information. - In section "DDR4 Output" and "LPDDR4 Output", for Symbol "tCK(avg)" footnote updated to mention updated slew rate "Measurements were done with signals ...." - In section "DDR4 Output", for Symbol "tCK(avg)" value "0.625" moved from min to typ. - In section "JTAG Boundary Scan" removed spec "TJCMPH" and figure "JCOMP Timing" is updated to reflect the spec update. ### Rev 2 Draft B. June 2020 - · In uSDHC DDR-HS400, for tPP, added min value as 200 MHz - In SAR ADC, updated a footnote "ADC performance specifications are only guaranteed..." - In QuadSPI, added Octal 1.8V DDR 166/200 MHz modes. - In QuadSPI, updated 1.8V Quad SDR 133 MHz - In SAR\_ADC, updated the conditon of TUE as "after calibration, no current injection on an adjacent pin" to "after calibration" - In TMU, removed a non-applicable footnote. ## Rev 2 Draft A, May 2020 - In section "Feature comparison", changed from "Arm CoreSight JTAG (IEEE 1149.1/1149.7)" to "Arm CoreSight JTAG (IEEE 1149.1)" as cJTAG is defeatured. - In section "Operating conditions" deleted "fCLKOUT\_LVDS". - In section "Operating Conditions", LPDDR4 I/O voltage supply updated to 1.078 (min) - In section "Operating Conditions", a footnote deleted "VDD\_IO\_\* I/O supplies require +/- 5% DC tolerance at 3.3V. Tolerance up to +/- 10% is allowed when including AC noise on the supply." - In section "Operating Conditions", for Symbol "IINJ A" footnote updated "The specified injection current is allowed ....." - In section "Operating Conditions", for Symbol "IINJ\_A" Min value changed to "-1" - In section "Operating Conditions", for Symbol "IINJ\_A" Max changed from "0" to "1" - In section "Operating Conditions", for Symbol "VDD\_VP\_PCIEn" with condition "Fast silicon (fuse setting = b01)" footnote value changed to "Both PCIe supplies must ramp for the SerDes PHY to safely power up into its reset state. Until both supplies are ramped, the SerDes PHY will be in an undefined state." - In section "Operating Conditions", for Symbol "VRAMP\_LV" with condition "Applies to 0.8V supplies" footnote added as "On slow ramps, the RESET B pin may be observed to be asserted multiple times during the supply ramping if the RESET\_B pin is not being driven low by the PMIC during this time as recommended." - In section "Operating Conditions", for Symbol "VDD EFUSE" footnote changed from "VDD EFUSE may be grounded in order to save power when not actively programming the fuses. This supply is not required to be powered for fuse reads." to "VDD\_EFUSE must be grounded when not actively programming the fuses. This supply is not required to be powered for fuse reads." - In section "Operating Conditions", added sentence "The "fuse setting" values/conditions in above table correspond with the DIE\_PROCESS[1:0] fuses which NXP programs during manufacturing. See Reference Manual and it's Fuse Map for further details about the purpose. Example: Value "b01" represents DIE\_PROCESS[1]=0 and DIE\_PROCESS[0]=1"." - In section "Operating Conditions", added sentence "The chip hardware design guidelines document summarizes mandatory board design rules in table "Decoupling caps values" and section "PDN impedance calculations"." - In section "Operating Conditions", for Symbol "VDD LV PLL" with condition "Fast silicon (fuse setting = b01)" footnote changed from "The minimum operating voltage applies when SVS is enabled, FAST silicon. SVS guidelines apply to all LV supplies on the device." to "The minimum operating voltage applies when SVS is enabled, FAST silicon. SVS guidelines apply to all LV supplies on the device. Refer power management chapter of device reference manual for details on SVS." - In section "Operating Conditions", added figure "TDISCHARGE STDBY definition" - In section "Power Sequencing", update a note "Note that while powering up the device or exiting from Standby mode, ....." - In section "GPIO Pads", for Symbol "VHYS\_33" with condition "Always enabled." description changed from "GPIO33 input hysteresis voltage" to "3.3V GPIO input hysteresis voltage" - In section "GPIO Pads", added specifications for "ISLEW\_POR\_B" and "ISLEW\_RESET\_B". - In section "GPIO Pads", added specifications for "VISE\_33", "VISE\_18" and "VISE\_3318" and corresponding figures at the end of section. - In section "GPIO Pads", for Symbol "FMAX\_18" with condition "SRE[2:0] = 000" footnote updated "I/O timing specifications are valid for the un-terminated 50ohm ..." - In section "GPIO Pads", added a note "In the Standby mode exit case, the rising edge of the PMIC\_VDD\_OK ..." - In section "GPIO Pads", for Symbol "FMAX 33" with condition "SRE[2:0] = 110" Max changed from "10" to "20" - In section "LVDS Pads", description of Symbol "F\_RX\_PAD\_CORE" updated. - In section "LVDS Pads", for Symbol "VCM\_LVDS\_RX" with condition "high gain setting" changed specs to 0.6V (min) to 1 V (max). - In section "LVDS Pads", for Symbol "VDIFF\_LVDS\_RX" with condition "high gain setting" changed specs 400mV (min). - In section "LVDS Pads", deleted IDD\_HV\_LVDS\_RX. - In section "Aurora Pads", for Symbol "fAURORA" with condition "100 external termination (Not on board but inside receiver after AC coupling)" Min value changed to "0.05" - · In section "Aurora Pads", deleted ISTDBY AURORA. - In section "Aurora Pads", for Symbol "VCM\_AURORA" Min changed from "775" to "0.775" - In section "Aurora Pads", for Symbol "RTERM\_AURORA" with condition "enabled" Max changed from "125" to "130" - In section "Aurora Pads", for Symbol "VOD\_AURORA\_DC" with condition "ipp\_obe=1 DC condition" Min changed from "900" to "800" - In section "Aurora Pads", for Symbol "VOD\_AURORA\_DC" with condition "ipp\_obe=1 DC condition" Max deleted. - In section "Aurora Pads", updated a footnote "Termination scheme as shown in "End Termination Circuit" applies to debug tool hardware and is not recommended to be placed on the PC." - In section "Aurora Pads", added note "Source termination Circuit Transmitter side 100 ohm termination is present inside the Tx pad and should not be placed on the PCB." - In section "Aurora Pads", for Symbol "VOD\_AURORA\_DC" with condition "ipp\_obe=1 DC condition" footnote deleted. - In section "Aurora Pads", other footnotes also updated thoroughly. - In section "Aurora PLL", for Symbol "fPLL\_CLKIN\_PFD" footnote added as "It is Aurora PLL Input Reference Clock Frequency after pre-divider." - In section "Aurora PLL", removed mod sign and pk-pk from description. - In section "PMC Bandgap", for Symbol "VBG\_SCALED" with condition "Both bandgap and buffer are trimmed" description changed from "Scaled version of bandgap referencevoltage" to "Scaled version of bandgap referencevoltage measured by SAR ADC" - In section "PMC Bandgap", for Symbol "VBG\_SCALED" with condition "Both bandgap and buffer are trimmed" footnote value updated to "ADC conversion error must be included when reading the bandgap reference voltage via the chip ADC." - In section "PMC Bandgap", deleted specification for VBG\_REF\_T. - In section "Reset Duration", for Symbol "POR" with condition "FIRC\_CLK, trimmed during destructive reset phase" Max changed from "600.3" to "1500" - In section "Reset Duration", for Symbol "TFR" with condition "FIRC\_CLK, trimmed" Max changed from "333.3" to "545" - In section "Reset Duration", for Symbol "TDR" with condition "FIRC\_CLK, trimmed during destructive reset phase" Max changed from "583.1" to "1370" - In section "Reset Duration", added figures. - In section "SAR ADC", updated condition of "IAD\_LKG" to show full range specifications and deleted corresponding note. - In section "SAR ADC", for Symbol "DNL" min updated to "-1" and max updated to "2" LSB. - In section "SAR ADC", for Symbol "THD" condition updated as "Input signal frequency >= 50KHz." - In section "SAR ADC", added specifications for CP1, CP2, CS, RSW1 and RAD. - In section "SAR ADC", figure "SAR ADC Specification Characteristics" updated - In section "SAR ADC", added note "ADC performance specifications are guaranteed when calibration uses maximum averaging i.e. when AVGEN = 1 and NRSMPL = 3." Data Sheet: Technical Data 131 / 138 - In section "Temperature Monitoring Unit (TMU)", removed overlaping of TRANGE as per TERR and removed THTF\_MAX and TLTF\_MIN. - In section "Temperature Monitoring Unit (TMU)", added note "For High/Low temperature immediate threshold value flag setting procedures, see TMHTITR[TEMP] and TMLTITR[TEMP] register fields in device reference manual." - In section "Temperature Monitoring Unit (TMU)", deleted redundant notes. - In section "Glitch Filter", for Symbol "TFILT" Max changed from "20" to "17" - · In section "IRQ", deleted specification for tICYC and the related footnote. - In section "DFS", added frequencies for fDFS\_CORE\_CLK3, fDFS\_PER\_CLK2 and fDFS\_PER\_CLK5. - In section "DFS", added PER\_jitter at odd and even mfn with different fDFS\_CLKIN and removed pk-pk from description. - In section "DFS", revised footnote "Min jitter=Min(PER\_jitter(PLL))\*(sqrt(N))+Min(PER\_jitter(DFS)). Max jitter=Max(PER\_jitter(PLL))\*(sqrt(N))+Max(PER\_jitter(DFS)). Where N is the DFS division factor. All jitter numbers are in ps." - In section "FXOSC", added note "See Hardware design guide for recommended circuits for each bypass mode." - In section "FXOSC", added note "In crystal mode, 20 MHz, NX5032 crystal has 8 pF load cap and gm\_sel[3:0]=4'b0100 and NX3225 has 8pF load cap and gm\_sel[3:0]=4'b100." - In section "FXOSC", added note "In crystal mode 24 MHz, NX5032 crystal has 8 pF load cap and gm\_sel[3:0]=4'b0101 and NX3225 has 8pF load cap and gm\_sel[3:0]=4'b0110." - In section "FXOSC", added note "In crystal mode 40 MHz, NX5032 crystal has 8 pF load cap and gm\_sel[3:0]=4'b0101 and NX3225 has 8pF load cap and gm\_sel[3:0]=4'b1100." - · In section "FXOSC", added new specification for Leakage\_injection. - In section "FXOSC", updated Leakage extal specs as -20 (min) and 20 (max) nA with condition "Bypass mode, 0.5V" - In section "FXOSC", deleted "FXOSC Bypass Frequency" - In section "PLL", updated thoroughly to show frequencies with/without centre spread and other updates. - In section "SPI", changed note from "SPI timing specifications are valid only with a slave device in classic mode (MTFE=0)" to "Slave mode timing values given below are applicable when device is in MTFE=0." - · In section "SPI", updated footnotes for clarity. - In section "I2C Output", for Symbol "tOH\_SC" footnote changed IFDR to IBFD. - In section "LPSPI", for Symbol "tSU" with condition "Slave" Min changed from "2.5" to "4" - In section "LPSPI", for Symbol "tLAG" with condition "Master" Min changed from "tSPSCK / 2" to "tSPSCK 2.5" - In section "LPSPI", for Symbol "tLAG" with condition "Slave" Min changed from "-" to "25" - In section "LPSPI", for Symbol "tSU" with condition "Master" Min changed from "10" to "12" - In section "LPSPI", for Symbol "tV" with condition "Master, SRE[2:0] = 101" Max changed from "4" to "6" - In section "LPSPI", for Symbol "tLEAD" with condition "Master" Min changed from "tSPSCK / 2" to "tSPSCK 2.5" - In section "LPSPI", for Symbol "tLEAD" with condition "Slave" Min changed from "-" to "25" - In section "LPSPI", for Symbol "tLAG" with condition "Master" footnote added "tSCKPCS = (SCKPCS+1) \* (2\*\*PRESCALE) \* (1 / fPER\_CLK)" - In section "LPSPI", for Symbol "tLEAD" with condition "Master" footnote added "tPCSSCK = (PCSSCK+1) \* (2\*\*PRESCALE) \* (1 / fPER\_CLK)" Data Sheet: Technical Data 132 / 138 - In section "FlexRay TxD", for Symbol "dCCTxAsym" updated description and added min/max as -2.5/+2.5 ns. - In section "PCIe", added a paragraph "NXP completed PCI-SIG compliance ...". - In section "PCIe", added a paragraph "NXP completed PCI-SIG TX compliance testing ..." - In section "PCIe", for Symbol "UI" with condition "8.0GT/s" Min changed from "125.0375" to "124.9625" - In section "PCIe", for Symbol "UI" with condition "8.0GT/s" Max changed from "129.9625" to "125.0375" - In section "PCIe", for Symbol "TTX-UTJ" with condition "8.0GT/s" Unit changed from "ps PP @ 10-12" to "ps PP @ 10e-12" - In section "GMAC Management Interface", "ENET\_MSCR [HOLDTIME] should be set to 001 when Module Clock = 125 MHz. MDIO pin must have external pull up." removed - In section "GMAC Management Interface", for Symbol "MDIO\_DOI" with condition "SRE[2:0] = 100" Min changed from "(-0.8 + (ENET\_MSCR[HOLDTIME] +1)\*(PBRIDGE\_n\_CLK period in ns))" to "0" - In section "GMAC Management Interface", for Symbol "MDIO\_DOV" with condition "SRE[2:0] = 100" Max changed from "(13 + (ENET\_MSCR[HOLDTIME] +1)\*(PBRIDGE\_n\_CLK period in ns))" to "15" - In section "GMAC RGMII", SRE updated to 110 for all specs. - · In section "GMAC SGMII", figure with title "SGMII Timing" is changed. - In section "GMAC SGMII", Transmit Random Jitter (RJ) is deleted. - In section "QuadSPI", deleted tISU\_SCK Auto-learning, tCK2CKmin, tCK2CKmax and deleted some redundant figures. - In section "QuadSPI" ,added tLSKEW for 66MHz. - In section "DDR Common DC Output", added "NOTE: Refer to IBIS model for the complete IV curve characteristics." - In section "DDR Common DC Output", for Symbol "ROnPu" moved value from Max to Typ. - In section "DDR Common Input", footnotes revised. - In section "DDR4 Output", for Symbol "tOS(Vref)" with condition "dskew = +/- 30ps" Min changed from "225" to "210" - In section "DDR4 Output", for Symbol "tOH(Vref)" with condition "dskew = +/- 30ps" Min changed from "225" to "210" - In section "DDR4 DC Input", footnotes revised. - In section "LPDDR4 Output", for Symbol "tCK(avg)" value "0.625" moved from typ to min. - In section "LPDDR4 Output", footnote 2 updated - In section "uSDHC DDR-52MHz", symbol tOD, SDHC\_CMD deleted from condition and added a footnote "CMD signal operates synchroounously ...." - In section "uSDHC DDR-HS400", symbol tOD, SDHC\_CMD deleted from condition and added a footnote "The CMD output timing for HS400 mode ...." - · Deleted section "Serial Wire Debug (SWD) Timing" - In section "JTAG Boundary Scan", for Symbol "tJCYC" footnote addedm "JTAG port interface speed only. Does not apply to boundary scan timing." to "These specifications apply to JTAG boundary scan mode only." - In section "JTAG Boundary Scan", for Symbol "tJCMPS" description changed from "JCOMP setup time to TCK low" to "JCOMP setup time to TCK high" - In section "JTAG Boundary Scan", added spec "TJCMPH" JCOMP hold time to TCK low - In section "JTAG Debug Interface Timing", for Symbol "tNTDOD" description changed from "TDO/TDOC propagation delay from falling edge of TCK" to "TDOpropagation delay from falling edge of TCK" Data Sheet: Technical Data 133 / 138 - In section "JTAG Debug Interface Timing", for Symbol "tNTDOD" deleted footnote "Timing includes TCK pad delay, clock tree delay, logic delay and TDO/TDOC output pad delay." to "Timing includes TCK pad delay, clock tree delay, logic delay and TDOoutput pad delay." - In section "JTAG Debug Interface Timing", for Symbol "tTCYC" description changed from "Absolute minimum TCK cycle time (TDO/TDOC sampled on negedge of TCK)" to "Absolute minimum TCK cycle time (TDO sampled on negedge of TCK)" - In section "JTAG Debug Interface Timing", for Symbol "tNTMSS" description changed from "TMS/TMSC data setup time" to "TMS data setup time" - In section "JTAG Debug Interface Timing", for Symbol "tNTMSS" deleted footnote "TMSC represents the TMS bit frame of the scan packet in compact JTAG 2-wire mode." - In section "JTAG Debug Interface Timing", for Symbol "tNTDIH" description changed from "TDI/TDIC data hold time" to "TDI data hold time" - In section "JTAG Debug Interface Timing", for Symbol "tNTDOH" description changed from "TDO/TDOC hold time with respect to falling edge of TCK" to "TDO hold time with respect to falling edge of TCK" - In section "JTAG Debug Interface Timing", for Symbol "tNTDIS" description changed from "TDI/TDIC data setup time" to "TDI data setup time" - In section "JTAG Debug Interface Timing", for Symbol "tNTMSH" description changed from "TMS/TMSC data hold time" to "TMSdata hold time" - In section "JTAG Debug Interface Timing", deleted tTCYC for cJTAG. # Legal information ## Data sheet status | Document status <sup>[1][2]</sup> | Product status <sup>[3]</sup> | Definition | |-----------------------------------|-------------------------------|---------------------------------------------------------------------------------------| | Objective [short] data sheet | Development | This document contains data from the objective specification for product development. | | Preliminary [short] data sheet | Qualification | This document contains data from the preliminary specification. | | Product [short] data sheet | Production | This document contains the product specification. | - [1] Please consult the most recently issued document before initiating or completing a design. - 2] The term 'short data sheet' is explained in section "Definitions". - [3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL <a href="http://www.nxp.com">http://www.nxp.com</a>. ## **Definitions** **Draft** — A draft status on a document indicates that the content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included in a draft version of a document and shall have no liability for the consequences of use of such information. Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail. Product specification — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet. ## **Disclaimers** Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors. In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory. Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Terms and conditions of commercial sale of NXP Semiconductors. Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof. **Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification. Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products. NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect. Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device. Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at http://www.nxp.com/profile/terms, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer. No offer to sell or license — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights. Quick reference data — The Quick reference data is an extract of the product data given in the Limiting values and Characteristics sections of this document, and as such is not complete, exhaustive or legally binding. **Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities. **Translations** — A non-English (translated) version of a document, including the legal information in that document, is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions. Security — Customer understands that all NXP products may be subject to unidentified vulnerabilities or may support established security standards or specifications with known limitations. Customer is responsible for the design and operation of its applications and products throughout their lifecycles to reduce the effect of these vulnerabilities on customer's applications and products. Customer's responsibility also extends to other open and/or proprietary technologies supported by NXP products for use in customer's applications. NXP accepts no liability for any vulnerability. Customer should regularly check security updates from NXP and follow up appropriately. Customer shall select products with security features that best meet rules, regulations, and standards of the intended application and make the ultimate design decisions regarding its products and is solely responsible for compliance with all legal, regulatory, and security related requirements concerning its products, regardless of any information or support that may be provided by NXP. NXP has a Product Security Incident Response Team (PSIRT) (reachable at PSIRT@nxp.com) that manages the investigation, reporting, and solution release to security vulnerabilities of NXP products. Suitability for use in automotive applications (functional safety) — This NXP product has been qualified for use in automotive applications. It has been developed in accordance with ISO 26262, and has been ASIL classified accordingly. If this product is used by customer in the development of, or for incorporation into, products or services (a) used in safety critical applications or (b) in which failure could lead to death, personal injury, or severe physical or environmental damage (such products and services hereinafter referred to as "Critical Applications"), then customer makes the ultimate design decisions regarding its products and is solely responsible for compliance with all legal, regulatory, safety, and security related requirements concerning its products, regardless of any information or support that may be provided by NXP. As such, customer assumes all risk related to use of any products in Critical Applications and NXP and its suppliers shall not be liable for any such use by customer. Accordingly, customer will indemnify and hold NXP harmless from any claims, liabilities, damages and associated costs and expenses (including attorneys' fees) that NXP may incur related to customer's incorporation of any product in a Critical Application. # **Trademarks** Notice: All referenced brands, product names, service names, and trademarks are the property of their respective owners. NXP — wordmark and logo are trademarks of NXP B.V. Legal information AMBA, Arm, Arm7, Arm7TDMI, Arm9, Arm11, Artisan, big.LITTLE, Cordio, CoreLink, CoreSight, Cortex, DesignStart, DynamIQ, Jazelle, Keil, Mali, Mbed, Mbed Enabled, NEON, POP, RealView, SecurCore, Socrates, Thumb, TrustZone, ULINK, ULINK2, ULINK-ME, ULINK-PLUS, ULINKpro, µVision, **Versatile** — are trademarks or registered trademarks of Arm Limited (or its subsidiaries) in the US and/or elsewhere. The related technology may be protected by any or all of patents, copyrights, designs and trade secrets. All rights reserved. Airfast — is a trademark of NXP B.V. CodeWarrior — is a trademark of NXP B.V. ColdFire — is a trademark of NXP B.V. ColdFire+ — is a trademark of NXP B.V. CoolFlux — is a trademark of NXP B.V. CoolFlux DSP — is a trademark of NXP B.V. **DESFire** — is a trademark of NXP B.V. EdgeLock — is a trademark of NXP B.V. EdgeScale — is a trademark of NXP B.V. EdgeVerse — is a trademark of NXP B.V. eIQ — is a trademark of NXP B.V. Freescale — is a trademark of NXP B.V. GreenChip — is a trademark of NXP B.V. HITAG — is a trademark of NXP B.V. ICODE and I-CODE — are trademarks of NXP B.V. Immersiv3D — is a trademark of NXP B.V. **I2C-bus** — logo is a trademark of NXP B.V. JCOP — is a trademark of NXP B.V. Kinetis — is a trademark of NXP B.V. Layerscape — is a trademark of NXP B.V. MagniV — is a trademark of NXP B.V. **Mantis** — is a trademark of NXP B.V. MIFARE — is a trademark of NXP B.V. MIFARE Classic — is a trademark of NXP B.V. MIFARE4Mobile — is a trademark of NXP B.V. MIFARE Plus — is a trademark of NXP B.V. MIFARE Ultralight — is a trademark of NXP B.V. MiGLO — wordmark and logo are trademarks of NXP B.V. NTAG — is a trademark of NXP B.V. NXP SECURE CONNECTIONS FOR A SMARTER WORLD — is a trademark of NXP B.V. PEG — is a trademark of NXP B.V. **QorlQ** — is a trademark of NXP B.V. QorlQ Qonverge — is a trademark of NXP B.V. RoadLINK - wordmark and logo are trademarks of NXP B.V. SafeAssure — is a trademark of NXP B.V. SafeAssure - logo is a trademark of NXP B.V. SmartMX — is a trademark of NXP B.V. Synopsys & Designware — are registered trademarks of Synopsys, Inc. $\label{eq:synopsys} \textbf{Synopsys} - \textbf{Portions Copyright} \overset{@}{} \textbf{2021 Synopsys}, \textbf{Inc. Used with permission}.$ All rights reserved. Tower — is a trademark of NXP B.V. UCODE — is a trademark of NXP B.V. VortiQa — is a trademark of NXP B.V. Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'. © NXP B.V. 2022. All rights reserved. For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com Date of release: 12/2022 Document identifier: S32G2