## 8-word ×8-bit Serial NON-VOLATILE RAM

The S-24H30R/I is a non-volatile CMOS RAM, composed of a CMOS static RAM and a non-volatile electrically erasable programmable memory (E<sup>2</sup>PROM) to backup the SRAM. The organization is 8-word  $\times$  8-bit (total 64 bits) and data can be transferred serially by a data bus.

Data is stored from SRAM to E2PROM by the store signal or an instruction from a CPU, and is recalled from E2PROM to SRAM by the recall signal or instruction from a CPU. The SRAM data can be read or written separately from non-volatile data stored in the E2PROM.

#### Features

- Ideal as a peripheral for microcomputers Static timing Minimum input/output interface Compatible with serial port as Intel 8051
- Non-volatile functions can be controlled by software or hardware
- Erroneous store protection
- All inputs and outputs are compatible with TTL
- · High drive output

- + 5-V single power supply (+ 5 V ± 10%)
- Low current consumption
   Operating : 5 mA typ.
   Store : 5 mA typ.
  - Standby : 1  $\mu$ A max.
  - Sleep :  $1 \mu A$  max.
- · Compact 8 pin DIP/SOP
- E<sup>2</sup>PROM store cycles: 10<sup>4</sup> or 10<sup>5</sup> times
- E<sup>2</sup>PROM data retention: 10 years



8-pin DIP







| ltem                 | Symbol            | Conditions                            | Ratings                       | Unit |
|----------------------|-------------------|---------------------------------------|-------------------------------|------|
|                      |                   | S-24H30R                              | -65 to + 125                  | °C   |
| Storage temperature  | T <sub>stg</sub>  | S-24H30I                              | -65 to + 150                  | °C   |
| Storage temperature  | _                 | S-24H30R                              | -10 to +85                    | °C   |
| under bias           | T <sub>bias</sub> | S-24H30I                              | -50 to +95                    | °C   |
| Power supply voltage | V <sub>CC</sub>   |                                       | -0.3 to +6.0                  | V    |
| Input voltage        | VIN               | · · · · · · · · · · · · · · · · · · · | -0.3 to V <sub>CC</sub> + 0.3 | V    |
| Output voltage       | V <sub>OUT</sub>  |                                       | 0.0 to V <sub>CC</sub>        | V    |

### Absolute Maximum Ratings

## Table 1

## Recommended Operating Conditions

#### Table 2

| ltem                     | Symbol           | Conditions                | Min. | Тур. | Max.            | Unit |
|--------------------------|------------------|---------------------------|------|------|-----------------|------|
| Power supply voltage     | V <sub>CC</sub>  |                           | 4.5  | 5.0  | 5.5             | V    |
| High level input voltage | V <sub>IH</sub>  | CE, SK, DI, STORE, RECALL | 2.0  | _    | V <sub>CC</sub> | V    |
| Low level input voltage  | VIL              | CE, SK, DI, STORE, RECALL | 0.0  | —    | 0.8             | V    |
|                          |                  | S-24H30R                  | 0    |      | + 70            | °C   |
| Operating temperature    | T <sub>opr</sub> | S-24H30I                  | - 40 | _    | + 85            | °C   |

### **DC Electrical Characteristics**

|                               |                  | S-24H30R: Ta = 0<br>S-24H30I: Ta = -40               |                      |      |      |      |
|-------------------------------|------------------|------------------------------------------------------|----------------------|------|------|------|
| ltem                          | Symbol           | Conditions                                           | Min.                 | Тур. | Max. | Unit |
| Operating current consumption | lcc              | DO unloaded                                          |                      | 5    | 10   | mA   |
| Sleep current                 | I <sub>SL</sub>  | All inputs are GND or $V_{CC}$                       |                      | -    | 1    | μΑ   |
| Standby current               | I <sub>SB</sub>  | CE = GND, Other inputs<br>are GND or V <sub>CC</sub> | _                    | -    | 1    | μΑ   |
| Store current                 | I <sub>STO</sub> |                                                      | —                    | 5    | 10   | mA   |
| Input leakage current         | ILI              | $V_{IN} = GND$ to $V_{CC}$                           |                      | 0.1  | 1    | μA   |
| Output leakage current        | ILO              | $V_{OUT} = GND \text{ to } V_{CC}$                   | -                    | 0.1  | 1    | μA   |
| Low level output voltage      | V <sub>OL</sub>  | CMOS : I <sub>OL</sub> = 100 µA                      |                      | -    | 0.1  | v    |
|                               | VOL              | TTL: I <sub>OL</sub> = 4.2mA                         |                      | —    | 0.4  | V    |
|                               |                  | CMOS : I <sub>OH</sub> = -100 μA                     | V <sub>CC</sub> -0.1 | -    |      | V    |
| High level output voltage     | V <sub>OH</sub>  | TTL : I <sub>OH</sub> = -2 mA                        | 2.4                  |      | —    | v    |
| Store inhibition voltage      | Vwi              |                                                      |                      | 3.5  | 4.2  | V    |

Table 3

### Data Hold Characteristics

#### Table 4

| ltem                 | Symbol           | Conditions                                       | Min. | Тур. | Max. | Unit |
|----------------------|------------------|--------------------------------------------------|------|------|------|------|
| Data hold voltage    | V <sub>DH</sub>  | $CE \le 0.2V, \overline{RECALL} \ge V_{CC}-0.2V$ | 1.5  | _    | 5.5  | V    |
| Data hold setup time | t <sub>CDH</sub> |                                                  | 50   | —    | -    | ns   |
| Recovery time        | t <sub>R</sub>   |                                                  | 300  | —    |      | ns   |



Figure 3 Data hold timing chart

### Capacitance

|                    |                  | Table 5                | (Ta = | 25°C, f = 1 | .0 MHz, \ | / <sub>CC</sub> = 5 V) |
|--------------------|------------------|------------------------|-------|-------------|-----------|------------------------|
| Item               | Symbol           | Conditions             | Min.  | Тур.        | Max.      | Unit                   |
| Input capacitance  | C <sub>IN</sub>  | V <sub>IN</sub> = 0 V  | _     | _           | 6         | рF                     |
| Output capacitance | с <sub>оит</sub> | V <sub>OUT</sub> = 0 V |       |             | 8         | pF                     |

### AC Electrical Characteristics

#### Table 6 Measurement conditions

| ltem                       | S-24H30R     | S-24H30I     | Unit     |
|----------------------------|--------------|--------------|----------|
| Input pulse voltage        | 0.65 to 2.2  | 0.0 to 3.0   | <b>v</b> |
| Input pulse rise/fall time | 10           | 10           | ns       |
| I/O reference voltage      | 1.5          | 1.5          | V        |
| Output load                | 1TTL + 100pF | 1TTL + 100pF |          |

#### 1. Data input/output timing

#### Table 7

| Item                      | Symbol           | Min. | Тур. | Max. | Unit |
|---------------------------|------------------|------|------|------|------|
| SK frequency              | f <sub>SK</sub>  |      |      | 1    | MHz  |
| SK high level pulse width | t <sub>sKH</sub> | 0.4  | _    |      | μs   |
| SK low level pulse width  | t <sub>SKL</sub> | 0.4  |      |      | μs   |
| Input data setup time     | t <sub>DS</sub>  | 0.4  |      |      | μs   |
| Input data hold time      | t <sub>DH</sub>  | 0.08 | _    | —    | μs   |
| SK data valid time        | t <sub>PD</sub>  |      |      | 0.3  | μs   |
| Output disable time       | t <sub>HZ</sub>  | _    | _    | 1.0  | μs   |
| CE setup time             | t <sub>CES</sub> | 0.8  | -    | _    | μs   |
| CE hold time              | t <sub>CEH</sub> | 0.4  | -    |      | μs   |
| CE deselect time          | t <sub>CDS</sub> | 0.8  |      | —    | μs   |



- CE must be kept high during instructions.
- When SK rises after selecting CE, the first 1 is taken into DI input and the fetch of an instruction starts. All previous 0 is ignored.



### 2. Recall Cycle

Table 8

| ltem                    | Symbol           | Min. | Тур. | Max. | Unit |
|-------------------------|------------------|------|------|------|------|
| Recall cycle time       | t <sub>RCC</sub> | 2500 |      |      | ns   |
| Recall pulse width      | t <sub>RCP</sub> | 500  | —    | -    | ns   |
| Recall disable time     | t <sub>RCZ</sub> |      |      | 500  | ns   |
| Recall enable time      | t <sub>ORC</sub> | 10   |      |      | ns   |
| Recall data access time | t <sub>ARC</sub> | —    | —    | 1000 | ns   |

Recall times are not limited.



Figure 5 Hardware recall

## 3. Store Cycle

#### Table 9

| ltem               | Symbol           | Min. | Тур. | Max. | Unit |
|--------------------|------------------|------|------|------|------|
| Store time         | t <sub>ST</sub>  |      | _    | 10   | ms   |
| Store pulse width  | t <sub>STP</sub> | 0.2  | _    | —    | μs   |
| Store disable time | t <sub>STZ</sub> | -    | —    | 1.0  | μs   |

Store times: 104/105

Data retention : 10 years



Figure 6 Hardware store

### Instruction Set

Table 10

| Instruction              | Symbol | Format<br>I <sub>2</sub> I <sub>1</sub> I <sub>0</sub> | Function                                           |
|--------------------------|--------|--------------------------------------------------------|----------------------------------------------------|
| Write enable latch reset | WRDS   | 1XXXX000                                               | Reset write enable latch (Disable write and store) |
| Write enable latch set   | WREN   | 1XXXX100                                               | Set write enable latch (Enable write and store)    |
| Read                     | READ   | 1AAAX11X                                               | Read data from RAM address AAA                     |
| Write                    | WRITE  | 1AAAX011                                               | Write data into RAM address AAA                    |
| Store                    | STO    | 1XXXX001                                               | Store RAM data in E <sup>2</sup> PROM              |
| Recall                   | RCL    | 1XXXX101                                               | Recall E <sup>2</sup> PROM data into RAM           |
| Sleep                    | SLEEP  | 1XXXX010                                               | Enter sleep mode                                   |

X : Don't care A : Address bit

## Operation

#### 1. Internal latches

The S-24H30R/I has two latches, one of which controls write operation of the SRAM, and both of which control permission/inhibition of store operation of the E<sup>2</sup>PROM.

#### 1.1 Previous recall latch

The previous recall latch controls permission/inhibition of store operation of E<sup>2</sup>PROM. It is reset when the power is turned on, and it inhibits store operation of the E<sup>2</sup>PROM. It is set by executing the software recall instruction or hardware recall, and it permits store operation of the E<sup>2</sup>PROM.

#### 1.2 Write enable latch

The write enable latch controls permission/inhibition of both store operation of the E<sup>2</sup>PROM and write operation of the SRAM. It is reset when the power is turned on or by executing WRDS instruction, and it inhibits both store operation of the E<sup>2</sup>PROM and write operation of the SRAM.

It is set by executing WREN instruction, and it permits both store operation of the E<sup>2</sup>PROM and write operation of the SRAM.

When store operation of the E<sup>2</sup>PROM is completed, the write enable latch is automatically reset. Therefore, in order to execute store operation again, it is necessary to execute WREN instruction and to set the write enable latch.

1.3 Both the previous recall latch and the write enable latch must be set for permission of store operation.



### 2. SRAM mode

#### 2.1 Read

The data is read from the SRAM with READ instruction. Inputting a start bit, 3-bit address and 4-bit instruction code causes 8-bit data output on DO. In S-24H30R/I, a bi-directional serial interface can be made by connecting DI and DO. See Figure 8 for the timing.

#### 2.2 Write

The data is written into the SRAM with WRITE instruction. 8-bit data is input on DI following a start bit, 3-bit address and 4-bit instruction code. See Figure 9 for the timing. The write enable latch must be set before WRITE instruction.

#### 3. E<sup>2</sup>PROM mode

Data is input to and output from the E<sup>2</sup>PROM through the SRAM.

3.1 Store

The SRAM data is copied into the E<sup>2</sup>PROM when STO instruction is executed or STORE goes low. The SRAM data does not change after STO instruction. Since the data stored in the E<sup>2</sup>PROM is non-volatile, it is retained even if power is turned off. In the case that store operation is performed while data is output on DO and during read operation of the SRAM, DO becomes high-impedance. During store operation, all other operations are inhibited.

Both the previous recall latch and the write enable latch must be set for store operation.

3.2 Recall

The E<sup>2</sup>PROM data is recopied into the SRAM when RECALL goes low or RCL instruction is executed. In the case that recall operation is performed while data is output on DO and during read operation of SRAM, DO becomes high-impedance. During recall operation, all other operations are inhibited.

4. Sleep mode

Executing SLEEP instruction disables operation of the SRAM. The E<sup>2</sup>PROM data is retained. The sleep mode can be exited by recall operation.

Since the S-24H30R/I is in standby status and the current consumption is low when CE is at GND level, it is not necessary to set to sleep mode in order to reduce the current consumption during non-operation.

#### 5. Operation timing

After CE rose, when SK clock rises and DI becomes high, a start bit is recognized and the fetch of an instruction starts. Data is fetched to DI terminal at the rise of SK clock.

5.1 Read

D0 is output at the fall of the 8th clock, and others are output at the rise of the clock.



5.2 Write

Data is written to the SRAM at the rise of the SK clock.



5.3 Other operation modes CE must be low between instructions.



Figure 10 Other operation mode

### Interface with CPU with Serial Port

- When SK and DI are high at the rise of CE, high of DI is regarded as a start bit and the clock 1 generates and the high of DI is fetched. When DI is low, DI is regarded as a start bit after DI becomes high at the rise of SK.
- After power on or after instruction is performed, DI must be set 1 for preparing the fetch of the start bit of a next instruction.

Figures 11 to 13 show the timings of write/read, and other operation modes, and interfacing examples are shown on the next page.



Figure 11 Read mode timing



Figure 12 Write mode timing



Figure 13 Other operation mode timing

Interfacing example 1 : With Intel 8051, 8052



Interfacing example 2 : With other CPU

When S-24H30R/I is connected to CPU other than Intel 8051 and 8052, delay circuit should be set by capacitor and resistor at DO terminal (Figure 15), delaying the signal more than 200 ns as in Figure 16 to assure the data hold time (t<sub>DHU</sub>) and the data setup time (t<sub>DSU</sub>) of CPU.



2 - 12

The maximum speed of the SK clock (f<sub>SKMAX</sub>) is expressed by the following formula:

 $f_{SKMAX} = \frac{1}{t_{SK}} = \frac{1}{t_{DSU} + t_{DHU} + t_{PD} \max.}$ 

For example, when interfacing with NEC  $\mu$ PD75XX series, f<sub>SKMAX</sub> is as follows:

 $\begin{array}{l} \mu \text{PD75XX series } t_{\text{DSU}} \ : \ 300 \ \text{ns min.} \\ t_{\text{DHU}}: \ 450 \ \text{ns min.} \\ \text{S-24H30R/I} \quad t_{\text{PD}}: \ 0 \ \text{ns min.} \ , \ 300 \ \text{ns max.} \\ f_{\text{SKMAX}} = \frac{1}{t_{\text{SK}}} \ = \ \frac{1 \times 10^9}{300 + 450 + 300} \ = \ \frac{1}{1.05 \ \mu \text{s}} \ = \ 952 \ \text{kHz} \end{array}$ 

🔲 8123443 0001781 2TO 🖿

### Dimensions (Unit:mm)

1. S-24H30R/I (8-pin DIP)





2. S-24H30RF/IF (8-pin SOP)





### Ordering Information

|                 |              | Table 11                |                |             |
|-----------------|--------------|-------------------------|----------------|-------------|
| Product name    | Store cycles | Store cycles<br>per bit | Temperature    | Package     |
| S-24H30R 01/10  | 104/105      | 104/105                 | 0°C to + 70°C  | Plastic DIP |
| S-24H30I 01/10  | 104/105      | 104/105                 | -40°C to +85°C | Plastic DIP |
| S-24H30RF 01/10 | 104/105      | 104/105                 | 0°C to + 70°C  | Plastic SOP |
| S-24H30IF 01/10 | 104/105      | 104/105                 | -40°C to +85°C | Plastic SOP |

### Markings

1. S-24H30R/I (8-pin DIP)



- 1 to 9 : Product name
- 10 to 12 : Lot No.
- 13 : Assembly mark
- 14 : Last column of year
- 15 : Month of manufacture: January = 1, February = 2, March = 3, April = 4, May = 5, June = 6, July = 7,August = 8, September = 9, October = X,
  - November = Y, December = Z

2. S-24H30RF/IF (8-pin SOP)



- 1 to 10 : Product name
- 11 : Month of manufacture: January = 1, February = 2, March = 3, April = 4, May = 5, June = 6, July = 7, August = 8, September = 9, October = X, November = Y, December = Z

12 to 13 : Lot No.

#### Characteristics

- 1. DC characteristics
  - 1.1 Operating current consumption  $I_{CC}$  Ambient temperature Ta



1.2 Operating current consumption  $I_{CC}$  — Power supply voltage  $V_{CC}$ 



1.3 Operating current consumption  $I_{CC} - SK$  frequency  $f_{SK}$ 



1.4 Sleep/standby current consumption  $I_{SL}/I_{SB}$  — Ambient temperature Ta







1.7 Store inhibition voltage V<sub>WI</sub> — Ambient temperature Ta



🔳 8123443 0001785 946 📟





2. AC characteristics







### 2-20 **8123443 0001788 655**



### 3. Endurance characteristics

