

# 12A, 23V, 500kHz, ACOT<sup>™</sup> Synchronous Buck Converter with VTT LDO for Memory Power Supply

# **General Description**

The RT7241A provides a complete power supply for DDR3/DDR3/DDR3/DDR4 memory systems. It integrates an Advanced Constant On-Time (ACOT<sup>TM</sup>) mode synchronous Buck converter with a 1.5A sink/source tracking linear regulator.

The PWM converter provides low quiescent supply current, high efficiency, excellent transient response, and high DC output accuracy needed for stepping down high-voltage batteries to generate low-voltage chipset RAM supplies in notebook computers. The ACOT<sup>TM</sup> control scheme handles wide input/output voltage ratios with ease and provides a very fast response to load transients with no external compensators.

The 1.5A sink/source VTT LDO maintains fast transient response only requiring  $10\mu F$  ceramic output capacitance. The RT7241A supports all of the sleep state controls placing VTT at high-Z in S3 and discharging VDDQ and VTT in S4/S5.

The RT7241A provides complete protection features including OCP, OVP, UVP, and thermal shutdown. The RT7241A is available in the UQFN-18L 3x4 package.

## **Applications**

- DDR3/DDR3L/LPDDR3/DDR4 Memory Power Supplies
- Notebook computers

# **Marking Information**



00= : Product Code YMDNN : Date Code

# **Simplified Application Circuit**





### **Features**

- DDR3/DDR3L/LPDDR3/DDR4 Complete Solution
- PWM Converter (VDDQ)
  - ▶ 100µA Low Quiescent Supply Current at S3 Mode
  - ▶ ACOT<sup>™</sup> Mode Performs Fast Transient Response
  - **▶ Support MLCC Output Capacitors**
  - ▶ Integrated Low On-Resistance MOSFETs
    - 17mΩ of High-Side MOSFET
    - 4.5mΩ of Low-Side MOSFET
  - Adjustable from 0.6V to 1.5V Output Range for 1.5V (DDR3), 1.35V (DDR3L), 1.2V (LPDDR3) and 1.2V (DDR4)
  - ▶ 4.5V to 23V Battery Input Range
  - ▶ 500kHz Switching Frequency
  - ▶ Resistor Adjustable Valley Current Limit
  - Over-/Under-Voltage Protection
  - ▶ Internal Voltage Ramp Soft-Start
  - **▶ Power Good Indicator**
- 1.5A LDO (VTT)
  - ▶ Capable to Sink and Source up to 1.5A
  - ▶ LDO Input Available to Optimize Power Losses
  - ▶ Require Only 10µF Ceramic Output Capacitor
  - ▶ Integrated Divider Tracks 1/2 VDDQ for VTT
  - ▶ Accuracy ±20mV for VTT
  - ▶ Support High-Z in S3 and Soft-Off in S4/S5
- Tracking Mode Discharge Control
- Thermal Capable Flip-chip (FC) Package for 12A VDDQ Converter and 1.5A VTT LDO
- RoHS Compliant and Halogen Free

# Ordering Information

RT7241A 🔲 📮 Package Type QUF: UQFN-18L 3x4 (FC) (U-Type) Lead Plating System G: Green (Halogen Free and Pb Free)

#### Note:

#### Richtek products are:

- ▶ RoHS compliant and compatible with the current requirements of IPC/JEDEC J-STD-020.
- ▶ Suitable for use in SnPb or Pb-free soldering processes.

# **Pin Configurations**



UQFN-18L 3x4 (FC)



**Function Pin Description** 

| Pin No. | Pin Name | Pin Function                                                                                                                                                                                                                           |  |  |  |
|---------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 1       | S3       | VTT LDO Enable Control Input. Do not leave this pin floating.                                                                                                                                                                          |  |  |  |
| 2       | воот     | Bootstrap Supply for High-Side Gate Driver. A capacitor is needed to drive the power switch's gate above the supply voltage. It is connected between the PHASE and BOOT pins to form a floating supply across the power switch driver. |  |  |  |
| 3, 4    | PHASE    | Switch Node. External inductor connection for VDDQ.                                                                                                                                                                                    |  |  |  |
| 5       | VDDQ     | Reference Input for the VTT LDO. An internal discharging circuit is connected to this pin.                                                                                                                                             |  |  |  |
| 6       | VLDOIN   | Power Supply for the VTT LDO.                                                                                                                                                                                                          |  |  |  |
| 7       | VTT      | Power Output for the VTT LDO.                                                                                                                                                                                                          |  |  |  |
| 8       | VTTGND   | Power Ground for the VTT LDO.                                                                                                                                                                                                          |  |  |  |
| 9       | VTTSNS   | Voltage Sense Input for the VTT LDO. Connect to the terminal of the VTT LDO output capacitor.                                                                                                                                          |  |  |  |
| 10, 11  | PGND     | Power Ground for VDDQ.                                                                                                                                                                                                                 |  |  |  |
| 12      | VIN      | Supply Input for VDDQ.                                                                                                                                                                                                                 |  |  |  |
| 13      | PGOOD    | Open-Drain Power Good Indicator Output.                                                                                                                                                                                                |  |  |  |
| 14      | VDD      | Analog Supply Input.                                                                                                                                                                                                                   |  |  |  |
| 15      | GND      | Analog Ground.                                                                                                                                                                                                                         |  |  |  |
| 16      | FB       | Feedback Voltage Input. Connect to a resistive voltage divider from VDDQ to GND to adjust the output of PWM converter.                                                                                                                 |  |  |  |
| 17      | CS       | Current Limit Threshold Setting Input. Connect to GND through the setting resistor.                                                                                                                                                    |  |  |  |
| 18      | S5       | PWM Converter Enable Control Input. Do not leave this pin floating.                                                                                                                                                                    |  |  |  |



# **Function Block Diagram**

#### **Buck Converter**



#### **VTT LDO**





# Absolute Maximum Ratings (Note 1)

| • VIN to PGND                                                               | –0.3V to 27V   |
|-----------------------------------------------------------------------------|----------------|
| • SW to PGND                                                                | 0.3V to 27.3V  |
| • BOOT to PGND                                                              | 0.6V to 33.3V  |
| • S3,VDDQ,VLDOIN,VTT,VTTSNS,PGOOD,VDD,FB,CS,S5 to GND                       | 0.3V to 6V     |
| • PGND to GND                                                               | –0.3V to 0.3V  |
| • PGND to VTTGND                                                            | –0.3V to 0.3V  |
| • GND to VTTGND                                                             | –0.3V to 0.3V  |
| <ul> <li>Power Dissipation, P<sub>D</sub> @ T<sub>A</sub> = 25°C</li> </ul> |                |
| UQFN-18L 3x4 (FC)                                                           | 1.46W          |
| Package Thermal Resistance (Note 2)                                         |                |
| UQFN-18L 3x4 (FC), $\theta_{JA}$                                            | 68.2°C/W       |
| UQFN-18L 3x4 (FC), $\theta_{JC}$                                            | 5.2°C/W        |
| • Lead Temperature (Soldering, 10 sec.)                                     | 260°C          |
| • Junction Temperature                                                      | 150°C          |
| Storage Temperature Range                                                   | –65°C to 150°C |
| • ESD Susceptibility (Note 3)                                               |                |
| HBM (Human Body Model)                                                      | 2kV            |
| Pasammanded Operating Conditions (1) (1)                                    |                |

## **Recommended Operating Conditions** (Note 3)

- Supply Input Voltage, VIN ------4.5V to 23V

#### **Electrical Characteristics**

 $(V_{IN} = 12V, T_A = 25^{\circ}C, unless otherwise specified)$ 

| Parameter                                                                        | Parameter Symbol Test Conditions |                                                                                  | Min | Тур | Max | Unit |  |  |
|----------------------------------------------------------------------------------|----------------------------------|----------------------------------------------------------------------------------|-----|-----|-----|------|--|--|
| Supply Current                                                                   |                                  |                                                                                  |     |     |     |      |  |  |
| Quiescent Supply Current                                                         |                                  | FB forced above the regulation point, V <sub>S5</sub> = 2V, V <sub>S3</sub> = 0V |     | 100 | 130 | μΑ   |  |  |
| I <sub>VLDOIN</sub> BIAS Current                                                 |                                  | V <sub>S5</sub> = V <sub>S3</sub> = 2V, VTT = No Load                            |     | 1   |     | μΑ   |  |  |
| I <sub>VLDOIN</sub> Standby Current                                              |                                  | V <sub>S5</sub> = 2V, V <sub>S3</sub> = 0V, VTT = No Load                        |     | 0.1 | 10  | μΑ   |  |  |
| Shutdown Current                                                                 |                                  | V <sub>S5</sub> = V <sub>S3</sub> = 0V                                           |     | 2.5 | 10  | μΑ   |  |  |
| PWM Converter                                                                    | PWM Converter                    |                                                                                  |     |     |     |      |  |  |
| VDDQ Voltage Range                                                               |                                  |                                                                                  | 0.6 |     | 1.5 | V    |  |  |
| VDDQ Input Resistance                                                            |                                  |                                                                                  |     | 100 |     | kΩ   |  |  |
| VDDQ Shutdown Discharge Resistance                                               |                                  | V <sub>S5</sub> = 0V                                                             | 1   | 15  |     | Ω    |  |  |
| Switch On-Resistance                                                             |                                  |                                                                                  |     |     |     |      |  |  |
| Cuitab On Decistance                                                             | R <sub>DS(ON)_H</sub>            | V <sub>BOOT</sub> – V <sub>PHASE</sub> = 5V                                      |     | 17  |     |      |  |  |
| Switch On-Resistance                                                             | R <sub>DS(ON)_L</sub>            | 4                                                                                |     | 4.5 |     | mΩ   |  |  |
| Current Limit                                                                    |                                  |                                                                                  |     |     |     |      |  |  |
| Current Limit $I_{LIM}$ Valley current of low-side switch, $R_{CS} = 165k\Omega$ |                                  | Valley current of low-side switch, $R_{CS} = 165k\Omega$                         |     | 16  |     | Α    |  |  |

Copyright ©2016 Richtek Technology Corporation. All rights reserved. **RICHTEK** is a registered trademark of Richtek Technology Corporation.

DS7241A-00 January 2016 www.richtek.com



| Parameter                              |              | Symbol            | Test Conditions                                         | Min   | Тур | Max   | Unit |  |
|----------------------------------------|--------------|-------------------|---------------------------------------------------------|-------|-----|-------|------|--|
| Switching Frequency and Min. Off Timer |              |                   |                                                         |       |     |       |      |  |
| Switching Frequency                    |              | fsw               |                                                         | 425   | 500 | 575   | kHz  |  |
| Minimum On Time                        |              | ton               |                                                         |       | 60  |       | ns   |  |
| Minimum Off Tim                        | e            | toff              |                                                         |       | 200 | 240   | ns   |  |
| Output Under-V                         | oltage and O | ver-Voltage F     | Protection                                              |       |     |       |      |  |
| OVP Trip Thresh                        | old          | V <sub>OVP</sub>  | Measured at FB, with respect to reference voltage       |       | 117 | 122   | %    |  |
| OVP Propagation                        | n Delay      | TOVPDLY           | FB force above OVP threshold                            |       | 5   |       | μS   |  |
| UVP Trip Thresh                        | old          | V <sub>UVP</sub>  | Measured at FB, with respect to reference voltage       |       | 70  | 80    | %    |  |
| UVP Propagation                        | n Delay      | TUVPDLY           | FB force below UVP threshold                            |       | 2   |       | μS   |  |
| Reference and \$                       | Soft-Start   |                   |                                                         |       |     |       |      |  |
| FB Reference Vo                        | oltage       | V <sub>REF</sub>  |                                                         | 0.594 | 0.6 | 0.606 | V    |  |
| FB Input Bias Cu                       | ırrent       |                   | V <sub>FB</sub> = 0.6V                                  | -1    | 0.1 | 1     | μΑ   |  |
| Soft-Start Time                        |              | tss               | From S5 high to 90% of V <sub>REF</sub>                 | 0.5   | 1   | 1.5   | ms   |  |
| Enable and UVL                         | .0           |                   |                                                         |       |     |       |      |  |
| S3, S5 Input                           | Logic-High   |                   |                                                         | 0.8   |     |       | V    |  |
| Voltage                                | Logic-Low    |                   |                                                         |       | I   | 0.4   | V    |  |
| VDD Input UVLO Threshold               |              |                   | Wake up 3.9 4.2                                         |       | 4.2 | 4.5   | V    |  |
| VDD Input UVLO Hysteresis              |              |                   | Shutdown                                                |       | 0.2 |       | V    |  |
| Power Good                             |              |                   |                                                         |       |     |       |      |  |
| Trip Threshold (F                      | Raising)     |                   | Measured at FB, with respect to reference, no load      | 87    | 91  | 95    | %    |  |
| Trip Threshold (Hysteresis)            |              |                   |                                                         |       | 3   |       | %    |  |
| Fault Propagation Delay                |              |                   | Falling edge, FB forced below PGOOD trip threshold      |       | 2.5 |       | μS   |  |
| Output Low Volta                       | ige          |                   | I <sub>SINK</sub> = 1mA                                 |       |     | 0.4   | V    |  |
| Leakage Current                        |              | I <sub>LEAK</sub> | High state, forced to 5V                                |       |     | 1     | μΑ   |  |
| Thermal Shutdo                         | wn           |                   |                                                         |       |     |       |      |  |
| Thermal Shutdown                       |              | T <sub>SD</sub>   |                                                         |       | 165 |       | °C   |  |
| Thermal Shutdown Hysteresis            |              | ΔTsd              |                                                         |       | 25  |       | °C   |  |
| VTT LDO                                |              |                   |                                                         |       |     |       |      |  |
| VTT Output Tolerance                   |              |                   | VDDQ = VLDOIN = 1.2V / 1.35V / 1.5V / 1.8V,  IVTT  = 0A | -20   | 1   | 20    |      |  |
|                                        |              | \\. <del></del>   | VDDQ = VLDOIN = 1.2V / 1.35V / 1.5V / 1.8V,  IVTT  = 1A | -30   | 1   | 30    | m\/  |  |
|                                        |              | VVTTTOL           | VDDQ = VLDOIN = 1.2V / 1.35V,<br> IVTT  = 1.2A          | -40   |     | 40    | mV   |  |
|                                        |              |                   | VDDQ = VLDOIN = 1.5V / 1.8V,<br> IVTT  = 1.5A           | -40   |     | 40    |      |  |



| Parameter                        | Symbol     | Test Conditions                                           | Min | Тур | Max | Unit |
|----------------------------------|------------|-----------------------------------------------------------|-----|-----|-----|------|
| VTT Source Current Limit         | IVTTOCLSRC | VTT = 0V                                                  | 1.6 | 2.6 | 3.6 | Α    |
| VTT Sink Current Limit           | IVTTOCLSNK | VTT = VDDQ                                                | 1.6 | 2.6 | 3.6 | Α    |
| VTT Leakage Current              | IVTTLK     | S5 = 5V, S3 = 0V, VTT = $\left(\frac{V_{VDDQ}}{2}\right)$ | -10 |     | 10  | μА   |
| VTTSNS Leakage Current IVTTSNS   |            | I <sub>SINK</sub> = 1mA                                   | -1  |     | 1   | μΑ   |
| VTT Discharge Resistance RDSCHRG |            | S5 = S3 = 0V                                              |     | 6   |     | Ω    |

- **Note 1.** Stresses beyond those listed "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions may affect device reliability.
- Note 2.  $\theta_{JA}$  is measured at  $T_A$  = 25°C on a high effective thermal conductivity four-layer test board per JEDEC 51-7.  $\theta_{JC}$  is measured at the exposed pad of the package.
- Note 3. Devices are ESD sensitive. Handling precaution is recommended.
- Note 4. The device is not guaranteed to function outside its operating conditions.



# **Typical Application Circuit**



Figure 1. Typical Application Circuit for  $V_{OUT} = 1.35V$ 



# **Typical Operating Characteristics**

Performace waveforms are tested on the evaluation board of the Typical Application Circuit,  $V_{IN}$  = 12V,  $V_{OUT}$  = 1.35V, L = 0.56 H,  $T_J$  = 25 °C, unless otherwise noted.













Copyright ©2016 Richtek Technology Corporation. All rights reserved. RICHTEK is a registered trademark of Richtek Technology Corporation.

DS7241A-00 January 2016 www.richtek.com







Copyright ©2016 Richtek Technology Corporation. All rights reserved. RICHTEK is a registered trademark of Richtek Technology Corporation.

DS7241A-00 January 2016 www.richtek.com







RT7241A

# **Application Information**

The RT7241A is high-performance 500kHz 12A step-down regulators with internal power switches and synchronous rectifiers. It features an Advanced Constant On-Time (ACOT<sup>TM</sup>) control architecture that provides stable operation for ceramic output capacitors without complicated external compensation, among other benefits. The input voltage range is from 4.5V to 23V. The output voltage is adjustable from 0.6V to 1.5V.

The proprietary ACOT<sup>TM</sup> control scheme improves conventional constant on-time architectures, achieving nearly constant switching frequency over line, load, and output voltage ranges. Since there is no internal clock, response to transients is nearly instantaneous and inductor current can ramp quickly to maintain output regulation without large bulk output capacitance.

The 1.5A sink/source VTT LDO maintains fast transient response, only requiring 10µF of ceramic output capacitance. The RT7241A supports all of the sleep state controls, placing VTT at high-Z in S3 and discharging VDDQ, VTT and VTTREF (soft-off) in S4/S5.

#### **ACOT**<sup>TM</sup> Control Architecture

Making the on-time proportional to VOUT and inversely proportional to VIN is not sufficient to achieve good constant-frequency behavior for several reasons. First, voltage drops across the MOSFET switches and inductor cause the effective input voltage to be less than the measured input voltage and the effective output voltage to be greater than the measured output voltage as sensing input and output voltage from LX pin. When the load change, the switch voltage drops change causing a switching frequency variation with load current. Also, at light loads if the inductor current goes negative, the switch dead-time between the synchronous rectifier turn-off and the high-side switch turn-on allows the switching node to rise to the input voltage. This increases the effective ontime and causes the switching frequency to drop noticeably.

One way to reduce these effects is to measure the actual switching frequency and compare it to the desired range. This has the added benefit eliminating the need to sense the actual output voltage, potentially saving one pin connection. ACOTTM uses this method, measuring the actual switching frequency and modifying the on-time with a feedback loop to keep the average switching frequency in the desired range.

In order to achieve good stability with low-ESR ceramic capacitors, ACOT<sup>TM</sup> uses a virtual inductor current ramp generated inside the IC. This internal ramp signal replaces the ESR ramp normally provided by the output capacitor's ESR. The ramp signal and other internal compensations are optimized for low-ESR ceramic output capacitors.

#### **ACOT**<sup>TM</sup> One-shot Operation

The RT7241A control algorithm is simple to understand. The feedback voltage, with the virtual inductor current ramp added, is compared to the reference voltage. When the combined signal is less than the reference, the on-time one-shot is triggered, as long as the minimum off-time one-shot is clear and the measured inductor current (through the synchronous rectifier) is below the current limit. The on-time one-shot turns on the high-side switch and the inductor current ramps up linearly. After the ontime, the high-side switch is turned off and the synchronous rectifier is turned on and the inductor current ramps down linearly. At the same time, the minimum off-time one-shot is triggered to prevent another immediate on-time during the noisy switching time and allow the feedback voltage and current sense signals to settle. The minimum off-time is kept short (200ns typical) so that rapidly-repeated ontimes can raise the inductor current quickly when needed.

#### **Diode Emulation Mode**

In diode emulation mode, the RT7241A automatically reduces switching frequency at light load conditions to maintain high efficiency. This reduction of frequency is achieved smoothly. As the output current decreases from heavy load condition, the inductor current is also reduced, and eventually comes to the point that its current valley touches zero, which is the boundary between continuous conduction and discontinuous conduction modes. To emulate the behavior of diodes, the low-side MOSFET allows only partial negative current to flow when the inductor free wheeling current becomes negative. As the load current is further decreased, it takes longer and longer

time to discharge the output capacitor to the level that requires the next "ON" cycle. In reverse, when the output current increases from light load to heavy load, the switching frequency increases to the preset value as the inductor current reaches the continuous conduction. The transition load point to the light load operation is shown in Figure 2. and can be calculated as follows:



Figure 2. Boundary Condition of CCM/DEM

$$I_{LOAD} = \frac{(V_{IN} - V_{OUT})}{2L} \times t_{ON}$$

where ton is the on-time.

The switching waveforms may appear noisy and asynchronous when light load causes diode emulation operation. This is normal and results in high efficiency. Trade offs in DEM noise vs. light load efficiency is made by varying the inductor value. Generally, low inductor values produce a broader efficiency vs. load curve, while higher values result in higher full load efficiency (assuming that the coil resistance remains fixed) and less output voltage ripple. Penalties for using higher inductor values include larger physical size and degraded load transient response (especially at low input voltage levels).

During discontinuous switching, the on-time is immediately increased to add "hysteresis" to discourage the IC from switching back to continuous switching unless the load increases substantially. The IC returns to continuous switching as soon as an on-time is generated before the inductor current reaches zero. The on-time is reduced back to the length needed for 500kHz switching and encouraging the circuit to remain in continuous conduction, preventing repetitive mode transitions between continuous switching and discontinuous switching.

#### **VTT Linear Regulator**

The RT7241A integrates a high performance low dropout linear regulator that is capable of sourcing and sinking currents up to 1.5A. This VTT linear regulator employs ultimate fast response feedback loop so that small ceramic capacitors are enough for keeping track of VDDQ/2 within 40mV at all conditions, including fast load transient. To achieve tight regulation with minimum effect of wiring resistance, a remote sensing terminal, VTTSNS, should be connected to the positive node of the VTT output capacitor(s) as a separate trace from the VTT pin. For stable operation, total capacitance of the VTT output terminal can be equal to or greater than 10µF.

#### **Current Limit Setting for VDDQ (CS)**

The RT7241A current limit is adjustable by CS pin and it is a cycle-by-cycle "valley" type, measuring the inductor current through the synchronous rectifier during the offtime while the inductor current ramps down. The current is determined by measuring the voltage between source and drain of the synchronous rectifier, adding temperature compensation for greater accuracy. If the current exceeds the current limit, the on-time one-shot is inhibited until the inductor current ramps down below the current limit. Thus, only when the inductor current is well below the current limit, another on-time is permitted. If the output current exceeds the available inductor current (controlled by the current limit mechanism), the output voltage will drop. If it drops below the output under-voltage protection level (see next section) the IC will stop switching to avoid excessive heat.

The RT7241A also includes a negative current limit to protect the IC against sinking excessive current and possibly damaging the IC. If the voltage across the synchronous rectifier indicates the negative current is too high, the synchronous rectifier turns off until after the next high side on-time.

The RT7241A provides adjustable OCP setting via change the RCS to decide the current limit. The current limit can be derived by the following equation:

$$I_{LIM} = 2.64 \times 10^6 / R_{CS}$$

The default setting of  $R_{CS}$  is  $165k\Omega$ , which means current limit is 16A. The maximum current limit should be lower than 20A.

# Output Over-voltage Protection and Under-voltage Protection for VDDQ

The RT7241A includes output over-voltage protection (OVP). If the output voltage rises above the regulation level, the high-side switch naturally remains off and the synchronous rectifier will periodically turn on until the inductor current reaches the negative current limit or undervoltage protection is triggered. If the output voltage exceeds the OVP trip threshold for longer than  $5\mu s$  (typical), the IC's OVP is triggered. The RT7241A also includes output under-voltage protection (UVP). If the output voltage drops below the UVP trip threshold for longer than  $2\mu s$  (typical) the IC's UVP is triggered. The RT7241A uses latch-off mode OVP and UVP. When the protection function is triggered, the IC will shut down. The IC stops switching and is latched off. To restart operation, toggle S5 or power the IC off by VDD and then on again.

#### **Current Protection for VTT**

The LDO has an internally fixed constant over current limit of 2.6A while operating at normal condition.

#### VDD Under Voltage Lockout (UVLO)

In addition to the enable function, the RT7241A features an UVLO function that monitors the VDD voltage. To prevent operation without fully-enhanced internal MOSFET switches, this function inhibits switching when VDD voltage drops below the UVLO-falling threshold.

The IC resumes switching when VDD voltage exceeds the UVLO-rising threshold.

#### **Over Temperature Protection**

The RT7241A includes an over temperature protection (OTP) circuitry to prevent overheating due to excessive power dissipation. The OTP will shut down switching operation when the junction temperature exceeds 165°C. Once the junction temperature cools down by approximately 25°C the IC will resume normal operation with a complete soft-start. For continuous operation, provide adequate cooling so that the junction temperature does not exceed 165°C.

#### **Output Management by S3, S5 Control**

In DDR2/DDR3 memory applications, it is important to always keep VDDQ higher than VTT/VTTREF, even during start-up and shutdown. The RT7241A provides this management by simply connecting both S3 and S5 terminals to the sleep-mode signals such as SLP\_S3 and SLP\_S5 in notebook PC system. All VDDQ and VTT are turned on at S0 state (S3 = S5 = high). In S3 state (S3 = low, S5 = high), VDDQ is kept on while VTT is turned off and left at high impedance (high-Z) state. The VTT output is floated and does not sink or source current in this state. In S4/S5 states (S3 = S5 = low), all of the two outputs are disabled and discharged to ground. The code of each state represents the following: S0 = full ON, S3 = suspend to RAM (STR), S4 = suspend to disk (STD), S5 = soft OFF. (See Table 1)

Table 1. S3 and S5 Truth Table

| STATE | S3  | <b>S</b> 5 | VDDQ               | VTT                |
|-------|-----|------------|--------------------|--------------------|
| S0    | Η̈́ | Hi         | On                 | On                 |
| S3    | Lo  | Hi         | On                 | Off(Hi-Z)          |
| S4/S5 | Lo  | Lo         | Off<br>(Discharge) | Off<br>(Discharge) |

#### **VDDQ and VTT Tracking Discharge Mode**

The RT7241A discharges VDDQ and VTT outputs when S5 is low or in the S4/S5 state. In tracking discharge mode, the RT7241A discharges outputs through the internal switch and VTT output tracks half of the VDDQ voltage during this discharge. Note that if VLDOIN is supplied by external volatge source, an input decoupling capacitor about  $10\mu F$  is needed at the input.

The VTT LDO can handle up to 1.5A for both source/sink, and discharge with high-Z in S3.

#### Soft-Start

The RT7241A provides an internal soft-start function to prevent large inrush current and output voltage overshoot when the converter starts up. The soft-start (SS) automatically begins once the chip is enabled. During soft-start, it clamps the ramping of internal reference voltage which is compared with FB signal. The typical soft-start duration is 1ms.



#### **Power Good Output (PGOOD)**

The power good output is an open drain output that requires a pull-up resistor. When the output voltage is 20% (typical) below its set voltage, PGOOD will be pulled low. It is held low until the output voltage returns to 93% of its set voltage once more. During soft-start, PGOOD is actively held low and only allowed to be pulled high after soft-start is over and the output reaches 93% of its set voltage. There is a 2.5µs delay built into PGOOD circuitry to prevent false transition.

#### External Bootstrap Capacitor (C<sub>BOOT</sub>)

Connect a 0.1µF low ESR ceramic capacitor between BOOT pin and LX pin. This bootstrap capacitor provides the gate driver supply voltage for the high side N-channel MOSFET switch.

The internal power MOSFET switch gate driver is optimized to turn the switch on fast enough for low power loss and good efficiency, but also slow enough to reduce EMI. Switch turn-on is when most EMI occurs since VSW rises rapidly. During switch turn-off, SW is discharged relatively slowly by the inductor current during the deadtime between high-side and low-side switch on-times. In some cases it is desirable to reduce EMI further, at the expense of some additional power dissipation. The switch turn-on can be slowed by placing a small (<10 $\Omega$ ) resistance between BOOT and the external bootstrap capacitor. This will slow the high-side switch turn-on and VSW's rise.

#### **Setting the Output Voltage**

The output voltage of RT7241A is adjustable and with valley control. There is an easy way to determine the output voltage only by two resistors, R1 and R2. As the feedback circuit shown in Figure 3, the relation of  $V_{\text{OUT}}$  and  $V_{\text{REF}}$ can be derived as  $V_{OUT} = (1+R1/R2) \times V_{REF}$  readily. Generally, the stability is a serious issue for converter. In order to achieve better performance on stability and transient, a feed-forward capacitor, CFF, is added to increase the noise margin and transient response of loop control. However, there is a tradeoff of adding a feed-forward capacitor. An additional dc offset will be generated on output voltage due to the amplified feedback ripple by feedforward compensator. This is not always the case that

every C<sub>FF</sub> makes the same value of dc offset, it is based on different pole and zero placement generated by R1, R2 and CFF. For simplicity, a symbol named V<sub>dc,offset</sub> is supposed to be the value of dc offset. This value may influence the performance (e.g. regulation or peak value of V<sub>OUT</sub>) of converter slightly, the suggested C<sub>FF</sub> is to select a pair of pole and zero to provide the maximum phase lead at switching frequency.

$$V_{OUT,valley} = \left(1 + \frac{R1}{R2}\right) \times V_{REF} + V_{dc,offset}$$

 $V_{\text{OUT,valley}}$  is the valley of output voltage, and  $V_{\text{dc,offset}}$  is used for describing the additional dc offset on V<sub>OUT</sub>, the value is related to the output voltage ripple and CFF.



Figure 3. The Equivalent Circuit of Feedback Loop

#### **Inductor Selection**

Selecting an inductor involves specifying its inductance and also its required peak current. The exact inductor value is generally flexible and is ultimately chosen to obtain the best mix of cost, physical size, and circuit efficiency. Lower inductor values benefit from reduced size and cost and they can improve the circuit's transient response. but they increase the inductor ripple current and output voltage ripple and reduce the efficiency due to the resulting higher peak currents. Conversely, higher inductor values increase efficiency, but the inductor will either be physically larger or have higher resistance since more turns of wire are required and transient response will be slower since more time is required to change current (up or down) in the inductor. A good compromise between size, efficiency, and transient response is to use a ripple current ( $\Delta I_L$ ) about 20-50% of the desired full output load current. Calculate the approximate inductor value by selecting the input and output voltages, the switching frequency (f<sub>SW</sub>), the maximum output current (I<sub>OUT(MAX)</sub>) and estimating a ΔI<sub>L</sub> as some percentage of that current.

$$L = \frac{V_{OUT} \times (V_{IN} - V_{OUT})}{V_{IN} \times f_{SW} \times \Delta I_{L}}$$

RICHTEK

Once an inductor value is chosen, the ripple current ( $\Delta I_L$ ) is calculated to determine the required peak inductor current.

$$\Delta I_{L} = \frac{V_{OUT} \times (V_{IN} - V_{OUT})}{V_{IN} \times f_{SW} \times L} \text{ and } I_{L(PEAK)} = I_{OUT(MAX)} + \frac{\Delta I_{L}}{2}$$

To guarantee the required output current, the inductor needs a saturation current rating and a thermal rating that exceeds I<sub>L(PEAK)</sub>. These are minimum requirements. To maintain control of inductor current in overload and shortcircuit conditions, some applications may desire current ratings up to the current limit value. However, the IC's output under-voltage shutdown feature make this unnecessary for most applications.

For best efficiency, choose an inductor with a low DC resistance that meets the cost and size requirements. For low inductor core losses some type of ferrite core is usually best and a shielded core type, although possibly larger or more expensive, will probably give fewer EMI and other noise problems.

#### Input Capacitor Selection

High quality ceramic input decoupling capacitor, such as X5R or X7R, with values greater than 20µF are recommended for the input capacitor. The X5R and X7R ceramic capacitors are usually selected for power regulator capacitors because the dielectric material has less capacitance variation and more temperature stability. Voltage rating and current rating are the key parameters when selecting an input capacitor. Generally, selecting an input capacitor with voltage rating 1.5times greater than the maximum input voltage is a conservatively safe design. The input capacitor is used to supply the input RMS current, which can be approximately calculated using the following equation:

$$I_{RMS} = \sqrt{\frac{V_{OUT}}{V_{IN}}} \times \left[ (1 - \frac{V_{OUT}}{V_{IN}}) \times I_{OUT}^2 + \frac{\Delta I_L^2}{12} \right]$$

The next step is to select a proper capacitor for RMS current rating. One good design uses more than one capacitor with low Equivalent Series Resistance (ESR) in parallel to form a capacitor bank. The input capacitance value determines the input ripple voltage of the regulator. The input voltage ripple can be approximately calculated using the following equation:

$$\Delta V_{IN} = \frac{I_{OUT} \times V_{IN}}{C_{IN} \times f_{SW} \times V_{OUT}} \times (1 - \frac{V_{OUT}}{V_{IN}})$$

The typical operating circuit is recommended to use two 10μF and low ESR ceramic capacitors on the input.

#### **Output Capacitor Selection**

The RT7241A is optimized for ceramic output capacitors and best performance will be obtained using them. The total output capacitance value is usually determined by the desired output voltage ripple level and transient response requirements for sag (undershoot on positive load steps) and soar (overshoot on negative load steps).

Output ripple at the switching frequency is caused by the inductor current ripple and its effect on the output capacitor's ESR and stored charge. These two ripple components are called ESR ripple and capacitive ripple. Since ceramic capacitors have extremely low ESR and relatively little capacitance, both components are similar in amplitude and both should be considered if ripple is

 $V_{RIPPLE} = V_{RIPPLE(ESR)} + V_{RIPPLE(C)}$ 

 $V_{RIPPLE(ESR)} = \Delta I_L \times R_{ESR}$ 

$$V_{RIPPLE(C)} = \frac{\Delta I_L}{8 \times C_{OUT} \times f_{SW}}$$

In addition to voltage ripple at the switching frequency, the output capacitor and its ESR also affect the voltage sag (undershoot) and soar (overshoot) when the load steps up and down abruptly. The ACOT transient response is very quick and output transients are usually small. However, the combination of small ceramic output capacitors (with little capacitance), low output voltages (with little stored charge in the output capacitors), and low duty cycle applications (which require high inductance to get reasonable ripple currents with high input voltages) increases the size of voltage variations in response to very quick load changes. Typically, load changes occur slowly with respect to the IC's 500kHz switching frequency. But some modern digital loads can exhibit nearly instantaneous load changes and the following section shows how to calculate the worst-case voltage swings in response to very fast load steps.

The amplitude of the ESR step up or down is a function of the load step and the ESR of the output capacitor:

 $Vesr_step = \Delta Iout \times Resr$ 

The amplitude of the capacitive sag is a function of the load step, the output capacitor value, the inductor value, the input-to-output voltage differential, and the maximum duty cycle. The maximum duty cycle during a fast transient is a function of the on-time and the minimum off-time since the ACOT<sup>TM</sup> control scheme will ramp the current using on-times spaced apart with minimum off-times, which is as fast as allowed. Calculate the approximate on-time (neglecting parasitics) and maximum duty cycle for a given input and output voltage as:

$$t_{ON} = \frac{V_{OUT}}{V_{IN} \times f_{SW}} \text{ and } D_{MAX} = \frac{t_{ON}}{t_{ON} + t_{OFF(MIN)}}$$

The actual on-time will be slightly longer as the IC compensates for voltage drops in the circuit, but we can neglect both of these since the on-time increase compensates for the voltage losses. Calculate the output voltage sag as:

$$V_{SAG} = \frac{L \times (\Delta I_{OUT})^2}{2 \times C_{OUT} \times (V_{IN(MIN)} \times D_{MAX} - V_{OUT})}$$

The amplitude of the capacitive soar is a function of the load step, the output capacitor value, the inductor value and the output voltage:

$$V_{SOAR} = \frac{L \times (\Delta I_{OUT})^2}{2 \times C_{OUT} \times V_{OUT}}$$

Most applications never experience instantaneous full load steps and the RT7241A's high switching frequency and fast transient response can easily control voltage regulation at all times. Therefore, sag and soar are seldom an issue except in very low-voltage CPU core or DDR memory supply applications, particularly for devices with high clock frequencies and quick changes into and out of sleep modes. In such applications, simply increasing the amount of ceramic output capacitor (sag and soar are directly proportional to capacitance) or adding extra bulk capacitance can easily eliminate any excessive voltage transients.

In any application with large quick transients, it should calculate soar and sag to make sure that over-voltage protection and under-voltage protection will not be triggered.

#### **Thermal Considerations**

For continuous operation, do not exceed absolute maximum junction temperature. The maximum power dissipation depends on the thermal resistance of the IC package, PCB layout, rate of surrounding airflow, and difference between junction and ambient temperature. The maximum power dissipation can be calculated by the following formula:

$$P_{D(MAX)} = (T_{J(MAX)} - T_A) / \theta_{JA}$$

where T<sub>J(MAX)</sub> is the maximum junction temperature, T<sub>A</sub> is the ambient temperature, and  $\theta_{JA}$  is the junction to ambient thermal resistance.

For recommended operating condition specifications, the maximum junction temperature is 125°C. The junction to ambient thermal resistance,  $\theta_{JA}$ , is layout dependent. For UQFN-18L 3x4 (FC) package, the thermal resistance,  $\theta_{JA}$ , is 68.2°C/W on a standard JEDEC 51-7 four-layer thermal test board. The maximum power dissipation at  $T_A = 25^{\circ}C$ can be calculated by the following formula:

$$P_{D(MAX)} = (125^{\circ}C - 25^{\circ}C) / (68.2^{\circ}C/W) = 1.46W$$
 for UQFN-18L 3x4 (FC) package

The maximum power dissipation depends on the operating ambient temperature for fixed  $T_{J(MAX)}$  and thermal resistance,  $\theta_{JA}$ . The derating curve in Figure 4 allows the designer to see the effect of rising ambient temperature on the maximum power dissipation.



Figure 4. Derating Curve of Maximum Power Dissipation

**RT7241A** 



#### **Layout Considerations**

Layout is very important in high frequency switching converter design. The PCB can radiate excessive noise and contribute to converter instability with improper layout. Certain points must be considered before starting a layout using the RT7241A.

- Make the traces of the main current paths as short and wide as possible. Put the input capacitor as close as possible to the device pins (VIN and GND).
- Keep current limit setting network as close as possible to the IC. Routing of the network should avoid coupling to high voltage switching node.
- Phase node encounters high frequency voltage swings so it should be kept in a small area. Keep sensitive components away from the phase node to prevent stray as possible.
- VLDOIN should be connected to VDDQ output with short and wide trace. If different power source is used for VLDOIN, an input bypass capacitor should be placed as close as possible to the pin with short and wide trace.

- The output capacitor for VTT should be placed close to the pin with short and wide connection in order to avoid additional ESR and/or ESL of the trace.
- ▶ It is strongly recommended to connect VTTSNS to the positive node of VTT output capacitor(s) as a separate trace from the high current power line to avoid additional ESR and/or ESL. If it is needed to sense the voltage of the point of the load, it is recommended to attach the output capacitor(s) at that point. It is also recommended to minimize any additional ESR and/or ESL of ground trace between the GND pin and the output capacitor(s).
- ➤ The GND pin should be connected to a strong ground plane for heat sinking and noise protection.
- Avoid using vias in the power path connections that have switched currents (from CIN to GND and CIN to VIN) and the switching node (Phase).
- ▶ An example of PCB layout guide is shown in Figure 5 for reference.



Figure 5. PCB Layout Guide



# **Outline Dimension**



| Symbol   | Dimensions I | In Millimeters | Dimensions In Inches |       |  |
|----------|--------------|----------------|----------------------|-------|--|
| Syllibol | Min.         | Max.           | Min.                 | Max.  |  |
| Α        | 0.500        | 0.600          | 0.020                | 0.024 |  |
| A1       | 0.000        | 0.050          | 0.000                | 0.002 |  |
| A3       | 0.100        | 0.175          | 0.004                | 0.007 |  |
| D        | 2.900        | 3.100          | 0.114                | 0.122 |  |
| E        | 3.900        | 4.100          | 0.154                | 0.161 |  |
| b        | 0.150        | 0.250          | 0.006                | 0.010 |  |
| b1       | 0.350        | 0.450          | 0.014                | 0.018 |  |
| b2       | 0.150        | 0.250          | 0.006                | 0.010 |  |
| b3       | 0.200        | 0.300          | 0.008                | 0.012 |  |
| L        | 0.325        | 0.425          | 0.013                | 0.017 |  |
| L1       | 1.390        | 1.490          | 0.055                | 0.059 |  |
| L2       | 0.300        | 0.400          | 0.012                | 0.016 |  |
| L3       | 1.950        | 2.050          | 0.077                | 0.081 |  |
| L4       | 0.420        | 0.520          | 0.017                | 0.020 |  |
| е        | 0.450        |                | 0.018                |       |  |
| K        | 0.4          | 190            | 0.019                |       |  |
| K1       | 1.3          | 370            | 0.054                |       |  |
| K2       | 2.2          | 215            | 0.087                |       |  |
| K3       | 2.9          | 965            | 0.117                |       |  |
| K4       | 1.0          | )60            | 0.042                |       |  |
| K5       | 1.5          | 510            | 0.059                |       |  |
| K6       | 1.9          | 935            | 0.076                |       |  |
| K7       | 2.6          | 85             | 0.106                |       |  |
| Н        | 0.1          | 150            | 0.0                  | 006   |  |

U-Type 18L QFN 3x4 (FC) Package



## **Richtek Technology Corporation**

14F, No. 8, Tai Yuen 1<sup>st</sup> Street, Chupei City Hsinchu, Taiwan, R.O.C. Tel: (8863)5526789

Richtek products are sold by description only. Richtek reserves the right to change the circuitry and/or specifications without notice at any time. Customers should obtain the latest relevant information and data sheets before placing orders and should verify that such information is current and complete. Richtek cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Richtek product. Information furnished by Richtek is believed to be accurate and reliable. However, no responsibility is assumed by Richtek or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Richtek or its subsidiaries.