

# 6A, 18V, 700kHz ACOT™ Synchronous Step-Down Converter with VID Control

## **General Description**

The RT6203E is an adaptive on-time mode synchronous Buck converter. The main control loop of the RT6203E uses an adaptive on-time mode control which provides a very fast transient response with no external components. The RT6203E operates from 4.5V to 18V VIN input. After the initial power-up, the output voltage can be changed by codes sent into the IC via an I<sup>2</sup>C compatible VID control bus. There are special codes which can be used to program current limit level and thermal shutdown level. Shutdown and startup can be also programmed by special codes. The device also features an internal soft-start time. Output voltage is adjustable by VID code setting. V<sub>OUT</sub> range is between 0.6V to 1.62V

# **Pin Configuration**



### **Features**

- VID Control Range Via I<sup>2</sup>C Compatible Interface :
  - ▶ 0.6V to 0.7V in 20mV Steps
  - → 0.7V to 1.2V in 10mV Steps
  - ▶ 1.2V to 1.62V in 20mV Steps
- Adjustable Current Limit
- Adjustable Thermal Shutdown
- Fast Transient Response
- Steady 700kHz Switching Frequency
- Optimized for All Ceramic Capacitors
- Internal Soft-Start
- Input Under-Voltage Lockout
- Thermal Shutdown
- RoHS Compliant and Halogen Free

# **Applications**

- Industrial and Commercial Low Power Systems
- Computer Peripherals
- LCD Monitors and TVs
- Green Electronics/Appliances
- Point of Load Regulation for High-Performance DSPs, FPGAs, and ASICs

# Simplified Application Circuit





# **Ordering Information**

RT6203E □□□

Package Type

SP: SOP-8 (Exposed Pad-Option 2)

Lead Plating System

G: Green (Halogen Free and Pb Free)

-UVP Trim Operation

N: Non-UVP

PWM/PSM Mode E: PSM Mode

Note:

Richtek products are:

▶ RoHS compliant and compatible with the current requirements of IPC/JEDEC J-STD-020.

▶ Suitable for use in SnPb or Pb-free soldering processes.

# **Marking Information**

RT6203EN **GSPYMDNN**  RT6203ENGSP: Product Number

YMDNN: Date Code

# **Functional Pin Description**

| Pin No.         | Pin Name | Pin Function                                                                                                                                                                                                                                     |
|-----------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1               | EN       | Enable control input. Connect this pin to logic high can enable the device and connect this pin to GND can disable the device.                                                                                                                   |
| 2               | VOUT     | Output voltage controlled by VID.                                                                                                                                                                                                                |
| 3               | PVCC     | 5V power supply output. A capacitor (typical $1\mu F$ ) should be connected to GND.                                                                                                                                                              |
| 4               | SDA      | Data I/O pin.                                                                                                                                                                                                                                    |
| 5               | SCL      | Clock I/O pin.                                                                                                                                                                                                                                   |
| 6               | SW       | Switch output.                                                                                                                                                                                                                                   |
| 7               | воот     | Bootstrap. This capacitor is needed to drive the power switch's gate above the supply voltage. It is connected between SW and BOOT pins to form a floating supply across the power switch driver. A $0.1\mu F$ capacitor is recommended for use. |
| 8               | VIN      | Power input and connected to high-side MOSFET drain.                                                                                                                                                                                             |
| 9 (Exposed Pad) | GND      | GND. The exposed pad must be soldered to a large PCB and connected to GND for maximum thermal dissipation.                                                                                                                                       |

www.richtek.com



# **Functional Block Diagram**





# Operation

The RT6203E is a high-efficiency, synchronous step-down DC-DC converter that can deliver up to 6A output current from a 4.5V to 18V input supply.

## **Advanced Constant On-Time Control and PWM** Operation

The RT6203E adopts ACOT<sup>TM</sup> control for its ultrafast transient response, low external component counts and stable with low ESR MLCC output capacitors. When the feedback voltage falls below the feedback reference voltage, the minimum off-time one-shot (230ns, typ.) has timed out and the inductor current is below the current limit threshold, then the internal on-time one-shot circuitry is triggered and the high-side switch is turn-on. Since the minimum off-time is short, the device exhibits ultrafast transient response and enables the use of smaller output capacitance.

The on-time is inversely proportional to input voltage and directly proportional to output voltage to achieve pseudofixed frequency over the input voltage range. After the ontime one-shot timer expired, the high-side switch is turnoff and the low-side switch is turn-on until the on-time one-shot is triggered again. To achieve stable operation with low-ESR ceramic output capacitors, an internal ramp signal is added to the feedback reference voltage to simulate the output voltage ripple.

### **Power Saving Mode**

The RT6203E automatically enters power saving mode (PSM) at light load to maintain high efficiency. As the load current decreases and eventually the inductor current ripple valley touches the zero current, which is the boundary between continuous conduction and discontinuous conduction modes. The low-side switch is turned off when the zero inductor current is detected. As the load current is further decreased, it takes longer time to discharge the output capacitor to the level that requires the next on-time. The switching frequency decreases and is proportional to the load current to maintain high efficiency at light load.

#### **Enable Control**

The RT6203E provides an EN pin, as an external chip enable control, to enable or disable the device. If V<sub>EN</sub> is held below a logic-low threshold voltage (V<sub>IL</sub>) of the enable input (EN), the converter will disable output voltage, that is, the converter is disabled and switching is inhibited even if the VIN voltage is above VIN under-voltage lockout threshold (V<sub>UVLO</sub>). During shutdown mode, the supply current can be reduced to I<sub>SHDN</sub> (10µA or below). If the EN voltage rises above the logic-high threshold voltage (V<sub>IH</sub>) while the VIN voltage is higher than UVLO threshold, the device will be turned on, that is, switching being enabled and soft-start sequence being initiated. This EN pin is a high voltage pin and has an internal pull-high current to implement automatic start-up.

### Soft-Start (SS)

The RT6203E provides an internal soft-start feature for inrush control. At power up, the internal capacitor is charged by an internal current source to generate a softstart ramp voltage as a reference voltage to the PWM comparator. The device will initiate switching and the output voltage will smoothly ramp up to its targeted regulation voltage only after this ramp voltage is greater than the target voltage to ensure the converters have a smooth start-up from pre-biased output. The output voltage starts to rise in 0.6ms from EN rising, and the soft-start ramp-up time (V<sub>OUT</sub> from 0V to 1.1V) is 1.1ms.



www.richtek.com



### Input Under-Voltage Lockout

In addition to the EN pin, the RT6203E also provides enable control through the VIN pin. It features an under-voltage lockout (UVLO) function that monitors the internal linear regulator. If  $V_{EN}$  rises above  $V_{IH}$  first, switching will still be inhibited until the VIN voltage rises above  $V_{UVLO}$ . It is to ensure that the internal regulator is ready so that operation with not-fully-enhanced internal MOSFET switches can be prevented. After the device is powered up, if the input voltage VIN goes below the UVLO falling threshold voltage  $(V_{UVLO} - \Delta V_{UVLO})$ , this switching will be inhibited; if VIN rises above the UVLO rising threshold  $(V_{UVLO})$ , the device will resume normal operation with a complete soft-start.

The Over-Current Protection

The RT6203E features cycle-by-cycle current-limit protection on low-side MOSFETs and prevents the device from the catastrophic damage in output short circuit and over current.

The low-side MOSFET over-current protection is achieved by measuring the inductor current through the synchronous rectifier (low-side switch) during the low-side on-time. Once the current rises above the low-side switch valley current limit ( $I_{LIM\_L}$ ), the on-time one-shot will be inhibited until the inductor current ramps down to the current limit level ( $I_{LIM\_L}$ ), that is, another on-time can only be triggered when the inductor current goes below the low-side current limit. If the output load current exceeds the available inductor current (clamped by the low-side current limit), the output capacitor needs to supply the extra current such that the output voltage will begin to drop.

### **Thermal Shutdown**

The RT6203E includes an over-temperature protection (OTP) circuitry to prevent overheating due to excessive power dissipation. The OTP will shut down switching operation when junction temperature exceeds a thermal shutdown threshold ( $T_{SD}$ ). Once the junction temperature cools down by a thermal shutdown hysteresis (20°C, typically), the IC will resume normal operation with a complete soft-start.

Note that the over temperature protection is intended to protect the device during momentary overload conditions.

The protection is activated outside of the absolute maximum range of operation as a secondary fail-safe and therefore should not be relied upon operationally. Continuous operation above the specified absolute maximum operating junction temperature may impair device reliability or permanently damage the device.



# Absolute Maximum Ratings (Note 1)

| • Supply Voltage, VIN                                       | -0.3V to 20V     |
|-------------------------------------------------------------|------------------|
| • Switch Voltage, SW                                        | -0.3V to 20.3V   |
| <50ns                                                       | -5V to 25V       |
| • BOOT Voltage                                              | -0.3V to 26.3V   |
| • Enable Voltage, EN                                        | -0.3V to 20V     |
| BOOT to Switch Voltage, BOOT – SW                           | -0.3V to 6V      |
| • Other Pins                                                | -0.3V to 6V      |
| • Power Dissipation, P <sub>D</sub> @ T <sub>A</sub> = 25°C |                  |
| SOP-8 (Exposed Pad)                                         | 3.44W            |
| Package Thermal Resistance (Note 2)                         |                  |
| SOP-8 (Exposed Pad), $\theta_{JA}$                          | - 29°C/W         |
| SOP-8 (Exposed Pad), θ <sub>JC</sub>                        | - 2°C/W          |
| • Junction Temperature                                      | - 150°C          |
| • Lead Temperature (Soldering, 10 sec.)                     | - 260°C          |
| Storage Temperature Range                                   | - −65°C to 150°C |
| • ESD Susceptibility (Note 3)                               |                  |
| HBM (Human Body Model)                                      | - 2kV            |
| Pecommended Operating Conditions (Note 4)                   |                  |

# **Recommended Operating Conditions** (Note 4)

| • Supply Voltage, VIN      | 4.5V to 18V   |
|----------------------------|---------------|
| Junction Temperature Range | 40°C to 125°C |

## **Electrical Characteristics**

(V<sub>IN</sub> = 12V, T<sub>A</sub> = 25°C, unless otherwise specified)

| Parameter                              |            | Symbol                | Test Conditions                                                                   | Min                                | Тур                       | Max                                | Unit |  |
|----------------------------------------|------------|-----------------------|-----------------------------------------------------------------------------------|------------------------------------|---------------------------|------------------------------------|------|--|
| Supply Current                         |            | •                     |                                                                                   |                                    | •                         |                                    |      |  |
| Shutdown Current                       |            | I <sub>SHDN</sub>     | V <sub>EN</sub> = 0V                                                              |                                    | 1.5                       | 10                                 | μΑ   |  |
| Shutdown Current                       | by VID     | I <sub>SHDN_VID</sub> | Special code = 1110110                                                            |                                    | 75                        | 105                                | μΑ   |  |
| Quiescent Current                      |            | IQ                    | V <sub>EN</sub> = 2V, V <sub>FB</sub> = 1V                                        |                                    | 0.55                      | 1.2                                | mA   |  |
| Logic Threshold                        |            |                       |                                                                                   |                                    |                           |                                    |      |  |
| EN Input Voltage                       | Logic-Low  | VIL                   |                                                                                   |                                    |                           | 0.4                                | V    |  |
| EN Input Voltage                       | Logic-High | V <sub>IH</sub>       |                                                                                   | 1.6                                |                           |                                    | V    |  |
| EN Pull-High Curre                     | ent        |                       |                                                                                   |                                    | 1                         |                                    | μΑ   |  |
| Output Voltage                         |            |                       |                                                                                   |                                    |                           |                                    |      |  |
| Output Voltage                         |            | Vout                  | RT6203E                                                                           | 1.089                              | 1.1                       | 1.111                              | V    |  |
| Output Voltage                         |            | Vouт                  | I <sup>2</sup> C mode                                                             | Ideal<br>V <sub>OUT</sub><br>-1.5% | Ideal<br>V <sub>OUT</sub> | Ideal<br>V <sub>OUT</sub><br>+1.5% | V    |  |
| Minimum Output V<br>Rising Time per 10 |            | Vouт                  | Special code = 1100001<br>(default) V <sub>OUT</sub> range between<br>0.7 to 1.2V |                                    | 1                         |                                    | μS   |  |



| Parameter                                      | Parameter Symbol       |                                                                      | Min  | Тур  | Max  | Unit |  |
|------------------------------------------------|------------------------|----------------------------------------------------------------------|------|------|------|------|--|
| Maximum Output Voltage<br>Rising Time per 10mV | Vout                   | Special code = 1101000<br>V <sub>OUT</sub> range between 0.7 to 1.2V |      | 8    |      | μS   |  |
| V <sub>PVCC</sub> Output                       |                        |                                                                      | •    |      |      |      |  |
| Vevcc Output Voltage                           | VPVCC                  | 6V = V <sub>IN</sub> = 18V,<br>0 < I <sub>PVCC</sub> < 5mA           | 4.8  | 5    | 5.2  | V    |  |
| Line Regulation                                | ΔVLINE                 | 6V = V <sub>IN</sub> = 18V, I <sub>PVCC</sub> = 5mA                  |      |      | 20   | mV   |  |
| Load Regulation                                | $\Delta V_{LOAD}$      | 0 < I <sub>PVCC</sub> < 5mA                                          |      |      | 30   | mV   |  |
| Output Current                                 | IPVCC                  | V <sub>IN</sub> = 6V, V <sub>PVCC</sub> = 4V                         | 100  | 210  |      | mA   |  |
| R <sub>DS(ON)</sub>                            |                        |                                                                      |      |      |      |      |  |
| Switch-On Resistance                           | R <sub>DS(ON)</sub> _H | V <sub>BOOT</sub> – V <sub>SW</sub> = 5V                             |      | 48   | 100  | m()  |  |
| Switch-Off Resistance                          | R <sub>DS(ON)_L</sub>  |                                                                      |      | 25   | 50   | mΩ   |  |
| Current Limit                                  |                        |                                                                      | •    |      |      |      |  |
|                                                |                        | Special code = 1110000 (default)                                     | 8.5  | 10   | 11.5 |      |  |
| Low-Side Switch Current<br>Limit               | I <sub>LIM_L</sub>     | Special code = 1110001                                               | 5.72 | 7.15 | 8.6  | Α    |  |
|                                                |                        | Special code = 1110010                                               | 3.44 | 4.3  | 5.16 |      |  |
| On-Time Timer Control                          |                        |                                                                      | •    |      |      |      |  |
| Switching Frequency                            | fsw                    |                                                                      |      | 700  |      | kHz  |  |
| Minimum On-Time                                | ton_min                |                                                                      |      | 60   |      | ns   |  |
| Minimum Off-Time                               | toff_MIN               |                                                                      |      | 230  |      | ns   |  |
| Soft-Start                                     |                        |                                                                      | •    |      |      |      |  |
| Soft-Start Time                                | tss                    |                                                                      |      | 1100 |      | μS   |  |
| UVLO                                           | •                      |                                                                      | •    |      |      |      |  |
| LIVI O Throubold                               | V <sub>UVLO</sub>      | Wake up V <sub>PVCC</sub>                                            | 3.55 | 3.85 | 4.15 | V    |  |
| UVLO Threshold                                 | ΔVυνιο                 | Hysteresis                                                           |      | 0.4  |      | ]    |  |
| Thermal Shutdown                               |                        |                                                                      |      |      | _    |      |  |
|                                                |                        | Special code = 1110011 (default)                                     |      | 150  |      |      |  |
| Thermal Shutdown Threshold                     | T <sub>SD</sub>        | Special code = 1110100                                               |      | 130  |      | °C   |  |
| 111100/1010                                    |                        | Special code = 1110101                                               |      | 170  |      |      |  |

- **Note 1.** Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions may affect device reliability.
- Note 2.  $\theta_{JA}$  is measured under natural convection (still air) at  $T_A$  = 25°C with the component mounted on a high effective-thermal-conductivity four-layer test board on a JEDEC 51-7 thermal measurement standard.  $\theta_{JC}$  is measured at the exposed pad of the package.
- Note 3. Devices are ESD sensitive. Handling precaution is recommended.
- $\textbf{Note 4.} \ \ \textbf{The device is not guaranteed to function outside its operating conditions}.$



# **Typical Application Circuit**



C1/C2 = GRM21BR61E106 L1 = WE744770015 C5 = GRM188R60J226



# **Typical Operating Characteristics**













Copyright ©2019 Richtek Technology Corporation. All rights reserved. RICHTEK is a registered trademark of Richtek Technology Corporation.

DS6203E-00 January 2019 www.richtek.com



















Copyright ©2019 Richtek Technology Corporation. All rights reserved. **RICHTEK** is a registered trademark of Richtek Technology Corporation.

DS6203E-00 January 2019 www.richtek.com



V-..-

# **Application Information**

#### I<sup>2</sup>C Interface Function

Codo

The RT6203E implements a subset of the I<sup>2</sup>C standard and provides a complete transaction command with a address byte followed by a single 8-bit data byte. Becasue there is no register address, the read function and multi-byte data transfer are not supported in this subset function. If the RT6203E fails to acknowledge for address byte or data byte, the master should issue a STOP command of ERROR and try again.

The 7-bit address of the RT6203E with a WRITE operation bit can become an 8 bits  $I^2C$  address byte. (Address = 0b01101000). Table 1 is the structure of the RT6203E Data Byte. Bit0 to Bit6 are the 7-bit code for one of 77 output voltage and special function. After the soft-start time, Master can sent 8 bits data to control the  $V_{OUT}$  of the RT6203E. The voltages can be selected from Table 2 and Table 3 shows how to use special function. The bit7 is check-sum bit and Master should set this bit to be the Exclusive-OR of [Bit6:Bit0]. In other words, the sum is even. If not, the RT6203E will not send an ACK bit.

Table 1. Structure of the RT6203E Data Byte

| Bit7   | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 |
|--------|------|------|------|------|------|------|------|
| ChkSum | D6   | D5   | D4   | D3   | D2   | D1   | D0   |

**Table 2. VID Function** 

V---

Codo

| Code                             | V <sub>OUT</sub>                            | Code                             | V <sub>OUT</sub>                            | Code                             | V <sub>OUT</sub>                            | Code                       | V <sub>OUT</sub>                    |
|----------------------------------|---------------------------------------------|----------------------------------|---------------------------------------------|----------------------------------|---------------------------------------------|----------------------------|-------------------------------------|
| 0                                | 0.6                                         | 10                               | 0.75                                        | 20                               | 0.85                                        | 30                         | 0.95                                |
| 1                                | 0.62                                        | 11                               | 0.76                                        | 21                               | 0.86                                        | 31                         | 0.96                                |
| 2                                | 0.64                                        | 12                               | 0.77                                        | 22                               | 0.87                                        | 32                         | 0.97                                |
| 3                                | 0.66                                        | 13                               | 0.78                                        | 23                               | 0.88                                        | 33                         | 0.98                                |
| 4                                | 0.68                                        | 14                               | 0.79                                        | 24                               | 0.89                                        | 34                         | 0.99                                |
| 5                                | 0.7                                         | 15                               | 0.8                                         | 25                               | 0.9                                         | 35                         | 1                                   |
| 6                                | 0.71                                        | 16                               | 0.81                                        | 26                               | 0.91                                        | 36                         | 1.01                                |
| 7                                | 0.72                                        | 17                               | 0.82                                        | 27                               | 0.92                                        | 37                         | 1.02                                |
| 8                                | 0.73                                        | 18                               | 0.83                                        | 28                               | 0.93                                        | 38                         | 1.03                                |
| 9                                | 0.74                                        | 19                               | 0.84                                        | 29                               | 0.94                                        | 39                         | 1.04                                |
|                                  |                                             |                                  |                                             |                                  |                                             |                            |                                     |
| Code                             | V <sub>OUT</sub>                            | Code                             | V <sub>OUT</sub>                            | Code                             | V <sub>OUT</sub>                            | Code                       | V <sub>OUT</sub>                    |
|                                  |                                             |                                  |                                             |                                  |                                             |                            |                                     |
| 40                               | 1.05                                        | 50                               | 1.15                                        | 60                               | 1.3                                         | 70                         | 1.5                                 |
| 40<br>41                         | 1.05<br>1.06                                | 50<br>51                         | 1.15<br>1.16                                | 60<br>61                         | 1.3<br>1.32                                 | 70<br>71                   | 1.52                                |
|                                  |                                             |                                  |                                             |                                  |                                             |                            |                                     |
| 41                               | 1.06                                        | 51                               | 1.16                                        | 61                               | 1.32                                        | 71                         | 1.52                                |
| 41<br>42                         | 1.06<br>1.07                                | 51<br>52                         | 1.16<br>1.17                                | 61<br>62                         | 1.32<br>1.34                                | 71<br>72                   | 1.52<br>1.54                        |
| 41<br>42<br>43                   | 1.06<br>1.07<br>1.08                        | 51<br>52<br>53                   | 1.16<br>1.17<br>1.18                        | 61<br>62<br>63                   | 1.32<br>1.34<br>1.36                        | 71<br>72<br>73             | 1.52<br>1.54<br>1.56                |
| 41<br>42<br>43<br>44             | 1.06<br>1.07<br>1.08<br>1.09                | 51<br>52<br>53<br>54             | 1.16<br>1.17<br>1.18<br>1.19                | 61<br>62<br>63<br>64             | 1.32<br>1.34<br>1.36<br>1.38                | 71<br>72<br>73<br>74       | 1.52<br>1.54<br>1.56<br>1.58        |
| 41<br>42<br>43<br>44<br>45       | 1.06<br>1.07<br>1.08<br>1.09<br>1.1         | 51<br>52<br>53<br>54<br>55       | 1.16<br>1.17<br>1.18<br>1.19<br>1.2         | 61<br>62<br>63<br>64<br>65       | 1.32<br>1.34<br>1.36<br>1.38<br>1.4         | 71<br>72<br>73<br>74<br>75 | 1.52<br>1.54<br>1.56<br>1.58<br>1.6 |
| 41<br>42<br>43<br>44<br>45<br>46 | 1.06<br>1.07<br>1.08<br>1.09<br>1.1<br>1.11 | 51<br>52<br>53<br>54<br>55<br>56 | 1.16<br>1.17<br>1.18<br>1.19<br>1.2<br>1.22 | 61<br>62<br>63<br>64<br>65<br>66 | 1.32<br>1.34<br>1.36<br>1.38<br>1.4<br>1.42 | 71<br>72<br>73<br>74<br>75 | 1.52<br>1.54<br>1.56<br>1.58<br>1.6 |



Table 3 shows special codes and relative function. Special codes are valid during the soft-start time.

1110000 to 1110010: To change the over current limit level.

1110011 to 1110101: To change the over-temperature protection level.

1110110 to 1110111: To shut down and start up IC. 1100001 to 1101000 : To change the  $V_{\text{OUT}}$  slew rate.

**Table 3. Special Function** 

| Special Codes | Function                                         |
|---------------|--------------------------------------------------|
| 1110000       | I <sub>LIM</sub> = 10A (default)                 |
| 1110001       | I <sub>LIM</sub> = 7.15A                         |
| 1110010       | I <sub>LIM</sub> = 4.3A                          |
| 1110011       | OT = 150°C (default)                             |
| 1110100       | OT = 130°C                                       |
| 1110101       | OT = 170°C                                       |
| 1110110       | Shutdown code                                    |
| 1110111       | Start-up code                                    |
| 1100001       | V <sub>OUT</sub> slew rate = Code /1μs (default) |
| 1100010       | V <sub>OUT</sub> slew rate = Code /2μs           |
| 1100011       | V <sub>OUT</sub> slew rate = Code /3μs           |
| 1100100       | V <sub>OUT</sub> slew rate = Code /4μs           |
| 1100101       | V <sub>OUT</sub> slew rate = Code /5μs           |
| 1100110       | V <sub>OUT</sub> slew rate = Code /6μs           |
| 1100111       | V <sub>OUT</sub> slew rate = Code /7μs           |
| 1101000       | V <sub>OUT</sub> slew rate = Code /8μs           |



The output stage of a synchronous buck converter is composed of an inductor and capacitor, which stores and delivers energy to the load, and forms a second-order lowpass filter to smooth out the switch node voltage to maintain a regulated output voltage.

#### **Inductor Selection**

The inductor selection trade-offs among size, cost, efficiency, and transient response requirements. Generally, three key inductor parameters are specified for operation with the device: inductance value (L), inductor saturation current (I<sub>SAT</sub>), and DC resistance (DCR).

A good compromise between size and loss is to choose the peak-to-peak ripple current equals to 10% to 50% of the IC rated current. The switching frequency, input voltage, output voltage, and selected inductor ripple current determines the inductor value as follows:

$$L = \frac{V_{OUT} \times (V_{IN} - V_{OUT})}{V_{IN} \times f_{SW} \times \Delta I_{I}}$$

Once an inductor value is chosen, the ripple current  $(\Delta I_L)$ is calculated to determine the required peak inductor current.

$$\Delta I_L = \frac{V_{OUT} \times (V_{IN} - V_{OUT})}{V_{IN} \times f_{SW} \times L}$$
 and  $I_{L(PEAK)} = I_{OUT\_MAX} + \frac{\Delta I_L}{2}$ 

I<sub>L(PEAK)</sub> should not exceed the minimum value of IC's upper current limit level. Besides, the current flowing through the inductor is the inductor ripple current plus the output current. During power up, faults or transient load conditions, the inductor current can increase above the calculated peak inductor current level calculated above. In transient conditions, the inductor current can increase up to the switch current limit of the device. For this reason, the most conservative approach is to specify an inductor with a saturation current rating equal to or greater than the switch current limit rather than the peak inductor current.

For more conservative, the rating for inductor saturation current must be equal to or greater than switch current limit of the device rather than the inductor peak current.

### **Input Capacitor Selection**

Input capacitance, C<sub>IN</sub>, is needed to filter the pulsating current at the drain of the high-side power MOSFET. CIN should be sized to do this without causing a large variation in input voltage. The waveform of C<sub>IN</sub> ripple voltage and ripple current are shown in Figure 1. The peak-to-peak voltage ripple on input capacitor can be estimated as equation below:

$$\Delta V_{CIN} = D \times I_{OUT} \times \frac{1 - D}{C_{IN} \times f_{SW}} + I_{OUT} \times ESR$$

where

$$D = \frac{V_{OUT}}{V_{IN} \times \eta}$$

For ceramic capacitors, the equivalent series resistance (ESR) is very low, the ripple which is caused by ESR can be ignored, and the minimum input capacitance can be estimated as equation below:

$$C_{\text{IN\_MIN}} = I_{\text{OUT\_MAX}} \times \frac{D(1-D)}{\Delta V_{\text{CIN\_MAX}} \times f_{\text{SW}}}$$

Where  $\Delta V_{CIN\ MAX} \leq 200 \text{mV}$ 



Figure 1. C<sub>IN</sub> Ripple Voltage and Ripple Current

In addition, the input capacitor needs to have a very low ESR and must be rated to handle the worst-case RMS input current of:

$$I_{RMS} \cong \ I_{OUT\_MAX} \times \frac{V_{OUT}}{V_{IN}} \times \sqrt{\frac{V_{IN}}{V_{OUT}} - 1}$$

It is commonly to use the worse  $I_{RMS} \cong I_{OUT}/2$  at  $V_{IN}$  = 2V<sub>OUT</sub> for design. Note that ripple current ratings from capacitor manufacturers are often based on only 2000 hours of life which makes it advisable to further de-rate the capacitor, or choose a capacitor rated at a higher temperature than required.

Several capacitors may also be paralleled to meet size, height and thermal requirements in the design. For low input voltage applications, sufficient bulk input capacitance is needed to minimize transient effects during output load changes.

14



Ceramic capacitors are ideal for switching regulator applications due to its small, robust and very low ESR. However, care must be taken when these capacitors are used at the input. A ceramic input capacitor combined with trace or cable inductance forms a high quality (under damped) tank circuit. If the RT6203E circuit is plugged into a live supply, the input voltage can ring to twice its nominal value, possibly exceeding the device's rating. This situation is easily avoided by placing the low ESR ceramic input capacitor in parallel with a bulk capacitor with higher ESR to damp the voltage ringing.

The input capacitor should be placed as close as possible to the VIN pins, with a low inductance connection to the GND of the IC. In addition to a larger bulk capacitor, a small ceramic capacitors of  $0.1\mu F$  should be placed close to the VIN and GND pin. This capacitor should be 0402 or 0603 in size.

### **Output Capacitor Selection**

The RT6203E are optimized for ceramic output capacitors and best performance will be obtained using them. The total output capacitance value is usually determined by the desired output voltage ripple level and transient response requirements for sag (undershoot on load apply) and soar (overshoot on load release).

#### **Output Ripple**

The output voltage ripple at the switching frequency is a function of the inductor current ripple going through the output capacitor's impedance. To derive the output voltage ripple, the output capacitor with capacitance,  $C_{\text{OUT}},$  and its equivalent series resistance,  $R_{\text{ESR}},$  must be taken into consideration. The output peak-to-peak ripple voltage  $V_{\text{RIPPLE}},$  caused by the inductor current ripple  $\Delta I_{\text{L}},$  is characterized by two components, which are ESR ripple  $V_{\text{RIPPLE}(\text{ESR})}$  and capacitive ripple  $V_{\text{RIPPLE}(C)},$  can be expressed as below :

$$V_{RIPPLE(ESR)} = \Delta I_L \times R_{ESR}$$

$$V_{RIPPLE(C)} = \frac{\Delta I_L}{8 \times C_{OUT} \times f_{SW}}$$

If ceramic capacitors are used as the output capacitors, both the components need to be considered due to the extremely low ESR and relatively small capacitance.

### **Output Transient Undershoot and Overshoot**

In addition to voltage ripple at the switching frequency, the output capacitor and its ESR also affect the voltage sag (undershoot) and soar (overshoot) when the load steps up and down abruptly. The ACOT<sup>TM</sup> transient response is very quick and output transients are usually small. The following section shows how to calculate the worst-case voltage swings in response to very fast load steps.

The output voltage transient undershoot and overshoot each have two components: the voltage steps caused by the output capacitor's ESR, and the voltage sag and soar due to the finite output capacitance and the inductor current slew rate. Use the following formulas to check if the ESR is low enough (typically not a problem with ceramic capacitors) and the output capacitance is large enough to prevent excessive sag and soar on very fast load step edges, with the chosen inductor value.

The amplitude of the ESR step up or down is a function of the load step and the ESR of the output capacitor:

$$V_{ESR}$$
 STEP =  $\Delta I_{OUT} \times R_{ESR}$ 

The amplitude of the capacitive sag is a function of the load step, the output capacitor value, the inductor value, the input-to-output voltage differential, and the maximum duty cycle. The maximum duty cycle during a fast transient is a function of the on-time and the minimum off-time since the ACOT<sup>TM</sup> control scheme will ramp the current using on-times spaced apart with minimum off-times, which is as fast as allowed. Calculate the approximate on-time (neglecting parasites) and maximum duty cycle for a given input and output voltage as:

$$t_{ON} = \frac{V_{OUT}}{V_{IN} \times f_{SW}}$$
 and  $D_{MAX} = \frac{t_{ON}}{t_{ON} + t_{OFF\_MIN}}$ 

The actual on-time will be slightly longer as the IC compensates for voltage drops in the circuit, but we can neglect both of these since the on-time increase compensates for the voltage losses. Calculate the output voltage sag as:

$$V_{SAG} = \frac{L \times (\Delta I_{OUT})^{2}}{2 \times C_{OUT} \times (V_{IN(MIN)} \times D_{MAX} - V_{OUT})}$$



The amplitude of the capacitive soar is a function of the load step, the output capacitor value, the inductor value and the output voltage:

$$V_{SOAR} = \frac{L \times (\Delta I_{OUT})^2}{2 \times C_{OUT} \times V_{OUT}}$$

Due to some modern digital loads can exhibit nearly instantaneous load changes, the amplitude of the ESR step up or down should be taken into consideration.

### **Enable Operation (EN)**

EN is a high voltage input pin. For automatic start-up, the EN pin can be connected to VIN directly. The inherent hysteresis makes EN useful as a simple timing delay. To add an additional time delay, the EN pin can be connected to GND through a capacitor C<sub>EN</sub>, as shown in Figure 2. The additional time delay for switching operation to start can be calculated with the EN's internal logic threshold. (typically 2V).

An external MOSFET can be added to implement an logiccontrolled EN pin, as shown in Figure 3. The MOSFET Q1 can provide the logic control on the EN pin, pulling it down. To prevent enabling circuit when V<sub>IN</sub> is smaller than the V<sub>OUT</sub> target value or some other desired voltage level, a resistive divider can be placed to control the EN voltage as the additional input under voltage lockout function, as shown in Figure 4.



Figure 2. Enable Timing Control



Figure 3. Logic Control for the EN Pin



Figure 4. Resistor Divider for Lockout Threshold Setting

#### **External Bootstrap Diode**

Connect a 0.1µF low ESR ceramic capacitor between the BOOT and SW pins. This capacitor provides the gate driver voltage for the high-side MOSFET. It is recommended to add an external bootstrap diode between an external 5V and BOOT pin for efficiency improvement when input voltage is lower than 5.5V. The bootstrap diode can be a low cost one such as IN4148 or BAT54. The external 5V can be a 5V fixed input from system or a 5V output of the RT6203E Note that the external boot voltage must be lower than 5.5V.

### **External BOOT Capacitor Series Resistor**

The internal power MOSFET gate driver is not only optimized to turn the switch on fast enough to minimize switching loss, but also slow enough to reduce EMI. Since the switch rapidly turn-on will induce high di/dt noise which let EMI issue much worse. During switch turn-off, SW is discharged relatively slowly by the inductor current during the dead time between high-side and low-side switch ontimes. In some cases it is desirable to reduce EMI further. at the expense of some additional power dissipation. The switch turn-on can be slowed by placing a small ( $<47\Omega$ ) resistance between BOOT and the external bootstrap capacitor. This will slow the high-side switch turn-on speed and V<sub>SW</sub>'s rise. The recommended external diode connection is shown in Figure 5, using external diode to charge the BOOT capacitor, and place a resistor between BOOT and the capacitor/diode connection to reduce turnon speed for any EMI issue consideration.





Figure 5. External Bootstrap Diode and BOOT Capacitor
Series Resistor

### **Thermal Considerations**

In many applications, the RT6203E does not generate much heat due to its high efficiency and low thermal resistance of its SOP-8 package. However, in applications in which the RT6203E is running at a high ambient temperature and high input voltage, the generated heat may exceed the maximum junction temperature of the part.

The RT6203E includes a programmable over-temperature protection (OTP) circuitry to prevent overheating due to excessive power dissipation. If the junction temperature reaches approximately 150°C(default), the RT6203E stop switching the power MOSFETs until the temperature drops about 20°C cooler.

Note that the over temperature protection is intended to protect the device during momentary overload conditions. The protection is activated outside of the absolute maximum range of operation as a secondary fail-safe and therefore should not be relied upon operationally. Continuous operation above the specified absolute maximum operating junction temperature may impair device reliability or permanently damage the device.

The maximum power dissipation can be calculated by the following formula:

$$P_{D(MAX)} = (T_{J(MAX)} - T_A) / \theta_{JA(EFFECTIVE)}$$

where  $T_{J(MAX)}$  is the maximum allowed junction temperature of the die. For recommended operating condition specifications, the maximum junction temperature is 125°C.  $T_A$  is the ambient operating temperature,  $\theta_{JA(EFFECTIVE)}$  is the system-level junction to ambient thermal resistance. It can be estimated from thermal modeling or measurements in the system.

The device thermal resistance depends strongly on the

surrounding PCB layout and can be improved by providing a heat sink of surrounding copper ground. The addition of backside copper with thermal vias, stiffeners, and other enhancements can also help reduce thermal resistance.

As an example, consider the case when the RT6203E is used in applications where V<sub>IN</sub> = 12V, I<sub>OUT</sub> = 6A, f<sub>SW</sub> = 700kHz, V<sub>OUT</sub> = 1.1V. The efficiency at 1.1V, 6A is 75.8% by using WE -744770015 (1.5 $\mu$ H, 5m $\Omega$  DCR) as the inductor and measured at room temperature. The core loss can be obtained from its website of 37.4mW in this case. In this case, the power dissipation of the RT6203E is

$$P_{D, RT} = \frac{1-\eta}{\eta} \times P_{OUT} - \left(I_O^2 \times DCR + P_{CORE}\right) = 1.89W$$

Considering the system-level  $\theta_{JA(EFFECTIVE)}$  is 34.8°C/W (other heat sources are also considered), the junction temperature of the regulator operating in a 25°C ambient temperature is approximately:

$$T_J = 1.89W \times 34.8^{\circ}C/W + 25^{\circ}C = 90.7^{\circ}C$$

Figure 6 shows the RT6203E  $R_{DS(ON)}$  versus different junction temperature. If the application calls for a higher ambient temperature, we might recalculate the device power dissipation and the junction temperature based on a higher  $R_{DS(ON)}$  since it increases with temperature.

Using  $50^{\circ}$ C ambient temperature as an example. Due to the variation of junction temperature is dominated by the ambient temperature, the T<sub>J</sub>' at  $50^{\circ}$ C ambient temperature can be pre-estimated as

$$T_J' = 90.7^{\circ}C + (50^{\circ}C - 25^{\circ}C) = 115.7^{\circ}C$$

According to Figure 6, the increasing  $R_{DS(ON)}$  can be found as

$$\Delta R_{DS(ON)\_H}$$
 = 61.8m $\Omega$  (at 115.7°C) – 56.7m $\Omega$  (90.7°C) = 5.1m $\Omega$ 

$$\Delta R_{DS(ON)\_L}$$
 = 28.1m $\Omega$  (at 115.7°C) – 25.7m $\Omega$  (90.7°C) = 2.4m $\Omega$ 

The external power dissipation caused by the increasing  $R_{DS(ON)}$  at higher temperature can be calculated as

$$\Delta P_{D,RDS(ON)} = (6A)^2 \times \frac{1.1}{12} \times 5.1 \text{m}\Omega + (6A)^2 \times \left(1 - \frac{1.1}{12}\right)$$

 $\times 2.4 \text{m}\Omega = 0.096 \text{W}$ 

As a result, the new power dissipation due to the variation of  $R_{\text{DS}(\text{ON})}$  is 1.986W. Therefore, the estimated new junction temperature is

$$T_J' = 1.986W \times 34.8^{\circ}C/W + 50^{\circ}C = 119.1^{\circ}C$$



If the application calls for a higher ambient temperature and may exceed the recommended maximum junction temperature of 125°C, care should be taken to reduce the temperature rise of the part by using a heat sink or air flow.



Figure 6. RT6203E R<sub>DS(ON)</sub> vs. Temperature

### **Layout Considerations**

Follow the PCB layout guidelines for optimal performance of the device.

- Keep the high-current paths short, especially at the ground terminals. This practice is essential for stable, jitter-free operation. The high current path comprising of input capacitor, high-side FET, inductor, and the output capacitor should be as short as possible. This practice is essential for high efficiency.
- Place the input MLCC capacitors as close to the VIN and GND pins as possible. The major MLCC capacitors should be placed on the same layer as the RT6203E.
- SW node is with high frequency voltage swing and should be kept at small area. Keep analog components away from the SW node to prevent stray capacitive noise pickup.
- ▶ Connect feedback network behind the output capacitors. Place the feedback components next to the FB pin.
- For better thermal performance, to design a wide and thick plane for GND pin or to add a lot of vias to GND plane.

An example of PCB layout guide is shown from Figure 7.

00 The feedback trace is on bottom layer and 00  $C_{\text{OUT5}}$ shielded by GND plane of inner layer. 00 C<sub>OUT3</sub> 00 C<sub>OUT2</sub> Input capacitors must be placed as 00 close to IC VIN-GND as possible 00 C<sub>OUT1</sub> 0 00 0 0 Keep analog components away from the BOOT 0 0 0 0 0 ΕN L 0 CROOT Add 12 thermal vias with 0.25mm diameter on exposed pad for thermal dissipation and current SW should be connected to inductor by wide and short trace. carrying capacity. Suggest inner layers are GND SDA SCI Keep sensitive components away from this trace. plane. Keep digital signal away from the noise traces and shielded by GND Extend the GND plane for better thermal dissipation.

Four-layer or six-layer PCB with maximum ground plane is strongly recommended for good thermal performance.

Figure 7. PCB Layout Guide



# **Outline Dimension**



| Symbol   |   | Dimensions | n Millimeters   | Dimensions In Inches |       |  |  |
|----------|---|------------|-----------------|----------------------|-------|--|--|
|          |   | Min        | Min Max Min     |                      | Max   |  |  |
| А        |   | 4.801      | 5.004           | 0.189                | 0.197 |  |  |
| В        |   | 3.810      | 4.000           | 0.150                | 0.157 |  |  |
| С        |   | 1.346      | 1.753           | 0.053                | 0.069 |  |  |
| D        |   | 0.330      | 0.510           | 0.013                | 0.020 |  |  |
| F        |   | 1.194      | 1.346           | 0.047                | 0.053 |  |  |
| Н        |   | 0.170      | .170 0.254 0.00 |                      | 0.010 |  |  |
| I        |   | 0.000      | 0.152           | 0.000                | 0.006 |  |  |
| J        |   | 5.791      | 6.200           | 0.228                | 0.244 |  |  |
| М        |   | 0.406      | 1.270           | 0.016                | 0.050 |  |  |
| Ontion 1 | Х | 2.000      | 2.300           | 0.079                | 0.091 |  |  |
| Option 1 | Υ | 2.000      | 2.300           | 0.079                | 0.091 |  |  |
| Option 2 | Х | 2.100      | 2.500           | 0.083                | 0.098 |  |  |
| Option 2 | Υ | 3.000      | 3.500           | 0.118                | 0.138 |  |  |

8-Lead SOP (Exposed Pad) Plastic Package



# **Footprint Information**



| Package |         | Number of Pin |      | Footprint Dimension (mm) |      |      |      |      |      |      |           |
|---------|---------|---------------|------|--------------------------|------|------|------|------|------|------|-----------|
| Facr    | kage    | Number of Fin | Р    | Α                        | В    | С    | D    | Sx   | Sy   | М    | Tolerance |
| PSOP-8  | Option1 | 0             | 1.27 | 6.80                     | 4.20 | 1.30 | 0.70 | 2.30 | 2.30 | 4.51 | ±0.10     |
| F3UP-0  | Option2 | 0             | 1.27 | 0.00                     | 4.20 | 1.30 | 0.70 | 3.40 | 2.40 | 4.31 | ±0.10     |

## **Richtek Technology Corporation**

14F, No. 8, Tai Yuen 1<sup>st</sup> Street, Chupei City Hsinchu, Taiwan, R.O.C.

Tel: (8863)5526789

Richtek products are sold by description only. Customers should obtain the latest relevant information and data sheets before placing orders and should verify that such information is current and complete. Richtek cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Richtek product. Information furnished by Richtek is believed to be accurate and reliable. However, no responsibility is assumed by Richtek or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Richtek or its subsidiaries.