# RICHTEK

# Triple Channel PWM Controller with I<sup>2</sup>C Interface Control for IMVP9.2 CPU Core Power Supply

### **General Description**

The RT3634CE is an IMVP9.2 compliant CPU power controller which includes three voltage rails: a 4-phase synchronous buck controller for VCCCORE VR, a 3phase synchronous buck controller for VCCGT VR, and a 1-phase synchronous buck controller for VCCSA VR. The output of each rail can be configured to support the desired phase assignments up to a maximum phase count of 4 phases for VCCCORE, 3 phases for VCCGT and 1 phase for VCCSA. For example, the RT3634CE supports output operations of 4+3+1, 4+2+1, 3+2+1, etc. The RT3634CE adopts the Smart Phase Management (SPM) feature, to achieve maximum efficiency in all load range. Thresholds for automatic phase add/drop are user-programmable using I<sup>2</sup>C protocol interface. The RT3634CE adopts G-NAVP<sup>TM</sup> (Green Native AVP), which is Richtek's proprietary topology derived from finite DC gain of EA amplifier with current mode control, making it easy to set the droop to meet all Intel CPU requirements of AVP (Adaptive Voltage Positioning). Based on the G-NAVP<sup>TM</sup> topology, the RT3634CE features a new generation of quick response mechanism (Adaptive Quick Response, AQR) to optimize AVP performance during load transient and reduce output capacitors. The RT3634CE supports mode transition function with various operating states. A serial VID (SVID) interface is built in to communicate with Intel IMVP9.2 compliant CPU. The RT3634CE offers built-in non-volatile memory (NVM) for platform setting functions, such as ICCMAX, switching frequency or AQR trigger level. The RT3634CE provides VR ready output signals. It also features complete fault protection functions including overvoltage (OV), overcurrent (OC), undervoltage (UV) and undervoltage lockout (UVLO). The RT3634CE is available in the WQFN-60L 7x7 footprint package.

### Features

- Intel IMVP9.2 Compliant
- 4/3/2/1/0 Phase (VCCCORE VR) + 3/2/1/0 Phase (VCCGT VR) + 1/0 Phase (VCCSA VR) PWM Controller
- Support Multi-Source Dr.MOS
- Support Phase Doubler RT9637 for CORE Rail Up to 8-Phase Operation
- Support Application of SPS with Current Sensing by Either Current Type or Voltage Type
- Easy-Set G-NAVPTM (Green Native Adaptive Voltage Positioning) Control
- 0.5% DAC Accuracy
- Differential Remote Voltage Sensing
- Internal Non-Volatile Memory (NVM) to Store
   Custom Configuration
- Accurate Current Balance
- Diode Emulation Mode at Light Load Condition
- Fast Transient Response-Adaptive Quick Response (AQR)
- VR Ready Indicator
- Current Monitor Output
- Protection Flag for OVP, OCP, UVP
- Support Fast V-Mode (FVM)
- Switching Frequency Setting
- Slew Rate Setting
- DVID Enhancement
- Audio Noise Suppress Function
- Zero Load-Line
- Standard I<sup>2</sup>C Protocol Interface
  - Smart Phase Management (SPM) Adjustment
  - Thermal Balance Adjustment

### Applications

- IMVP9.2 Intel Core Supply
- Notebook/Desktop Computer
- AVP Step-Down Converter



### **Simplified Application Circuit**





### **Ordering Information**



Note:

Richtek products are:

- ► RoHS compliant and compatible with the current requirements of IPC/JEDEC J-STD-020.
- Suitable for use in SnPb or Pb-free soldering processes.

### **Pin Configuration**



WQFN-60L7x7

| Copyright © 2023 Richtek Technology Corporation. All rights reserved. | RICHTEK | is a registered trademark of Richtek Technology Corporation. |     |      |  |  |  |
|-----------------------------------------------------------------------|---------|--------------------------------------------------------------|-----|------|--|--|--|
| www.richtek.com                                                       |         | DS3634CE-00                                                  | May | 2023 |  |  |  |

### **Marking Information**



RT3634CEGQW: Product Code YMDNN: Date Code

### **Functional Pin Description**

| Pin No | Pin Name                    | Pin Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |
|--------|-----------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 1      | ISENB1P                     | Positive input of current-sense amplifier of phase 1 for Rail B. Connecting this pin to 5V disables Rail B.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |
| 2      | ISENB2N                     | Negative input of current-sense amplifier of phase 2 for Rail B.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |
| 3      | ISENB2P                     | Positive input of current-sense amplifier of phase 2 for Rail B. Connecting this pin to 5V disables phase 2 of Rail B.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |
| 4      | RGNDC                       | Return ground for Rail C VR. This pin is the negative node of the differential remote voltage sensing.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |
| 5      | VSENC                       | Rail C VR voltage sense input. This pin is connected to the terminal of Rail C VR output voltage.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |
| 6      | FBC                         | Negative input of the error amplifier. This pin is for Rail C VR output voltage feedback to controller.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |
| 7      | COMPC                       | Rail C VR compensation. This pin is an error amplifier output pin.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |
| 8      | ISENCN                      | Negative input of current-sense amplifier for Rail C.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |
| 9      | ISENCP                      | Positive input of current-sense amplifier for Rail C. Connecting this pin to 5V disables Rail C.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |
| 10     | ISENDN                      | Negative input of current-sense amplifier for Rail D.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |
| 11     | ISENDP                      | Positive input of current-sense amplifier for Rail D.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |
| 12     | VR_READY                    | VR ready indicator.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |
| 13     | NON_ZERO_VBOOT<br>/I2C_ADDR | The NON_ZERO_VBOOT/I2C_ADDR pin can enable the non-zero VBOOT and select the I <sup>2</sup> C slave address from 0x20 to 0x23 by connecting the resistor between this pin and GND.<br>To enable the non-zero VBOOT for soldering check, connect the NON_ZERO_VBOOT/I2C_ADDR pin to 5V and pull the EN high. If the soldering is good, rail outputs are non-zero VBOOT.<br>To select the I <sup>2</sup> C slave address, connect the resistor in range of 1k $\Omega$ to 5.76k $\Omega$ , 15.8k $\Omega$ to 26.7k $\Omega$ , 46.4k $\Omega$ to 68.1k $\Omega$ and 107k $\Omega$ to 130k $\Omega$ between this pin and GND for I <sup>2</sup> C slave address of 0x20, 0x21, 0x22 and 0x23 respectively. |  |  |
| 14     | PWMB2                       | PWM output of phase 2 for Rail B. The PWM tri-state level can be set from 1.16V to 2.2V by the register of 0x24.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |
| 15     | PWMB1                       | PWM output of phase 1 for Rail B. The PWM tri-state level can be set from 1.16V to 2.2V by the register of 0x24.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |
| 16     | PWMC                        | PWM output of Rail C. The PWM tri-state level can be set from 1.16V to 2.2V by the register of 0x24.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |
| 17     | DRVEN_F                     | External driver mode control and the output high state is VCC. This pin will be high state when PS0~PS3 command is received and be floating state when PS4 command is received.<br>For discrete power MOSFET driver application, connecting $100k\Omega$ resister to GND is required.                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |

3

www.richtek.com





| Pin No | Pin Name      | Pin Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |
|--------|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 18     | DRVEN/DBLR_PS | The DRVEN/DBLR_PS pin can be configured as driver enable pin<br>(DRVEN) or phase doubler power state pin (DBLR_PS) by the<br>configuration register.<br>As DRVEN pin for the external driver mode control, this pin will be high<br>state when PS0 to PS3 command is received and be low state when PS4<br>command is received. The output high state is VCC.<br>As DBLR_PS, which is an external driver mode control when receiving<br>PS4 command, this pin will be in high state. This pin can work with<br>RT9637 on 1 PWM drive 2 power stage. As PS0 command is received,<br>this pin will be in low state. As PS1 command is received, this pin will be<br>in floating state. As PS2/3 command is received, this pin will be in high<br>state. |  |  |
| 19     | SM_SDA        | Data line for the I <sup>2</sup> C interface. If the I <sup>2</sup> C communication is not used, connect the SM_SDA and SM_SCL pins to higher than 3.3V to achieve power saving.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |
| 20     | SM_SCL        | Clock input for the I <sup>2</sup> C interface. If the I <sup>2</sup> C communication is not used, connect the SM_SDA and SM_SCL pins to higher than 3.3V to achieve power saving.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |
| 21     | VR_HOT        | Thermal monitor output. (Active low).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |
| 22     | VCLK          | Synchronous clock from the CPU.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |
| 23     | ALERT         | SVID alert. (Active low)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |
| 24     | VDIO          | VR and CPU data transmission interface.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |
| 25     | VCC           | Controller power supply. Connect this pin to 5V and place a RC filter, R= $1\Omega$ and C = $4.7\mu$ F. The decoupling capacitor should be placed as close to PWM controller as possible. The recommended size of R <sub>VCC</sub> is 0603.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |
| 26     | PWMB3         | PWM output of phase 3 for Rail B. The PWM tri-state level can be set from 1.16V to 2.2V by the register of 0x24.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |
| 27     | PWMA3         | PWM output of phase 3 for Rail A. The PWM tri-state level can be set from 1.16V to 2.2V by the register of 0x24.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |
| 28     | PWMA1         | PWM output of phase 1 for Rail A. The PWM tri-state level can be set from 1.16V to 2.2V by the register of 0x24.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |
| 29     | PWMA2         | PWM output of phase 2 for Rail A. The PWM tri-state level can be set from 1.16V to 2.2V by the register of 0x24.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |
| 30     | PWMA4         | PWM output of phase 4 for Rail A. The PWM tri-state level can be set from 1.16V to 2.2V by the register of 0x24.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |
| 31     | PSYS          | System input power monitor. Place the PSYS resistor as close to the IC as possible. The PSYS function can be disabled by pulling the voltage at the PSYS pin > (VCC $- 0.5$ V).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |
| 32     | TSENC         | Thermal sense input for Rail C.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |
| 33     | TSENB         | Thermal sense input for Rail B.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |
| 34     | TSENA         | Thermal sense input for Rail A.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |
| 35     | VIN/VSYS      | Input voltage pin. Connect a low pass filter of which time constant is at the switching frequency to this pin for setting on-time.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |
| 36     | ISENA4P       | Positive input of current-sense amplifier of phase 4 for Rail A. Connecting this pin to 5V can disable phase 4 of Rail A.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |
| 37     | ISENA4N       | Negative input of current-sense amplifier of phase 4 for Rail A.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |

# **RT3634CE**

| Pin No              | Pin Name | Pin Function                                                                                                                                                                                                                                                                                                 |
|---------------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 38                  | ISENA2P  | Positive input of current-sense amplifier of phase 2 for Rail A. Connecting this pin to 5V can disable phase 2 of Rail A.                                                                                                                                                                                    |
| 39                  | ISENA2N  | Negative input of current-sense amplifier of phase 2 for Rail A.                                                                                                                                                                                                                                             |
| 40                  | ISENA1P  | Positive input of current-sense amplifier of phase 1 for Rail A. Connecting this pin to 5V disables Rail A.                                                                                                                                                                                                  |
| 41                  | ISENA1N  | Negative input of current-sense amplifier of phase 1 for Rail A.                                                                                                                                                                                                                                             |
| 42                  | ISENA3P  | Positive input of current-sense amplifier of phase 3 for Rail A. Connecting this pin to 5V can disable phase 3 of Rail A.                                                                                                                                                                                    |
| 43                  | ISENA3N  | Negative input of current-sense amplifier of phase 3 for Rail A.                                                                                                                                                                                                                                             |
| 44                  | COMPA    | Rail A VR compensation. This pin is an error amplifier output pin.                                                                                                                                                                                                                                           |
| 45                  | FBA      | Negative input of the error amplifier. This pin is for Rail A VR output voltage feedback to controller.                                                                                                                                                                                                      |
| 46                  | VSENA    | Rail A VR voltage sense input. This pin is connected to the terminal of Rail A VR output voltage.                                                                                                                                                                                                            |
| 47                  | RGNDA    | Return ground for Rail A VR. This pin is the negative node of the differential remote voltage sensing.                                                                                                                                                                                                       |
| 48                  | ISENB3P  | Positive input of current-sense amplifier of phase 3 for Rail B. Connecting this pin to 5V can disable phase 3 of Rail B.                                                                                                                                                                                    |
| 49                  | ISENB3N  | Negative input of current-sense amplifier of phase 3 for Rail B.                                                                                                                                                                                                                                             |
| 50                  | IMONA    | Rail A VR current monitor output for controller. This pin outputs a voltage proportional to the output current.                                                                                                                                                                                              |
| 51                  | VREF     | Fixed 0.6V output reference voltage. This voltage is used to offset the output voltage of all IMON pins. When the controller shuts down or sets all rails in PS4, voltage source shuts down. An exact 0.47 $\mu$ F decoupling capacitor and a 3.9 $\Omega$ resistor must be placed between this pin and GND. |
| 52                  | IMONC    | Rail C VR current monitor output for controller. This pin outputs a voltage proportional to the output current.                                                                                                                                                                                              |
| 53                  | IMOND    | Rail D VR current monitor output for controller. This pin outputs a voltage proportional to the output current.                                                                                                                                                                                              |
| 54                  | IMONB    | Rail B VR current monitor output for controller. This pin outputs a voltage proportional to the output current.                                                                                                                                                                                              |
| 55                  | EN       | VR enable control input.                                                                                                                                                                                                                                                                                     |
| 56                  | СОМРВ    | Rail B VR compensation. This pin is an error amplifier output pin.                                                                                                                                                                                                                                           |
| 57                  | FBB      | Negative input of the error amplifier. This pin is for Rail B VR output voltage feedback to controller.                                                                                                                                                                                                      |
| 58                  | VSENB    | Rail B VR voltage sense input. This pin is connected to the terminal of Rail B VR output voltage.                                                                                                                                                                                                            |
| 59                  | RGNDB    | Return ground for Rail B VR. This pin is the negative node of the differential remote voltage sensing.                                                                                                                                                                                                       |
| 60                  | ISENB1N  | Negative input of current-sense amplifier of phase 1 for Rail B.                                                                                                                                                                                                                                             |
| 61<br>(Exposed Pad) | GND      | Ground. The exposed pad must be soldered to a large PCB and connected to GND for maximum power dissipation.                                                                                                                                                                                                  |

5



### **Functional Block Diagram**



RICHTEK is a registered trademark of Richtek Technology Corporation. Copyright © 2023 Richtek Technology Corporation. All rights reserved. DS3634CE-00 www.richtek.com

# **RT3634CE**

### Absolute Maximum Ratings (Note 1)

| VIN/VSYS to GND                       |       |
|---------------------------------------|-------|
| VCC to GND                            |       |
| VDIO, VCLK, ALERT to GND              |       |
| DC                                    |       |
| < 10ns                                |       |
| RGND to GND                           |       |
| Other Pins                            |       |
| Lead Temperature (Soldering, 10 sec.) | 260°C |
| Junction Temperature                  | 150°C |
| Storage Temperature Range             |       |

### ESD Rating (Note 2)

| • | HBM ( | Human Body | Model) |  | 2k۱ | V |
|---|-------|------------|--------|--|-----|---|
|---|-------|------------|--------|--|-----|---|

### Recommended Operating Conditions (Note 3)

| • | VIN/VSYS to GND            | -4.5V to 24V    |
|---|----------------------------|-----------------|
| • | Supply Input Voltage, VCC  | -4.5V to 5.5V   |
| • | Junction Temperature Range | -–40°C to 125°C |

### Thermal Information (Note 4)

| • | WQFN-60L 7x7, θJA      | 25.5°C/W |
|---|------------------------|----------|
| • | WQFN-60L 7x7, 0JC(Top) | 13.5°C/W |

### **Electrical Characteristics**

(VCC = 5V, typical values are referenced to  $T_J = 25^{\circ}C$ , Min and Max values are referenced to  $T_J$  from  $-10^{\circ}C$  to  $105^{\circ}C$ , unless otherwise specified)

| Parameter                       | Symbol   | Test Conditions       | Min | Тур  | Max | Unit |  |  |
|---------------------------------|----------|-----------------------|-----|------|-----|------|--|--|
| Supply Input                    |          |                       |     |      |     |      |  |  |
| Supply Voltage                  | Vcc      |                       | 4.5 | 5    | 5.5 | V    |  |  |
| Supply Current                  | lvcc     | EN = H, not switching |     | 10.7 |     | mA   |  |  |
| Supply Current at PS2<br>DACOFF | Ivcc     | EN = H, not switching | -   | 4.3  |     | mA   |  |  |
| Supply Current at PS3<br>DACOFF | Ivcc     | EN = H, not switching | 1   | 1.8  |     | mA   |  |  |
| Supply Current at PS4           | IVCC_PS4 | EN = H, not switching |     | 69   |     | μA   |  |  |
| Shutdown Current                | ISHDN    | EN = L                |     | 50   |     | μA   |  |  |
| EA Amplifier                    |          |                       |     |      |     |      |  |  |
| DC Gain                         | ADC      | RL = 47kΩ             | 70  |      |     | dB   |  |  |
| Gain-Bandwidth Product          | GBW      | CLOAD = 5pF           |     | 10   |     | MHz  |  |  |



| Para                                   | meter                 | Symbol         | Test Conditions                                                                               | Min          | Тур          | Max          | Unit |
|----------------------------------------|-----------------------|----------------|-----------------------------------------------------------------------------------------------|--------------|--------------|--------------|------|
| Slew Rate                              |                       | SREA           | CLOAD = 10pF (Gain = -4, Rf = 47kΩ, VOUT = 0.5V to 3V)                                        |              | 5            |              | V/µs |
| Output Voltage                         | e Range               | VCOMP          | RL = 47kΩ                                                                                     | 0.3          |              | 3.6          | V    |
| Maximum Sou<br>Current                 | rce/Sink              | Ιουτέα         | VCOMP = 2V                                                                                    |              | 5            |              | mA   |
| Current Sens                           | ing Amplifier (I      | Rail A/B/C/D)  |                                                                                               |              |              |              |      |
| Impedance at                           | Positive Input        | RISENxP        |                                                                                               | 1            |              |              | MΩ   |
| CS Input Volta                         | ge                    | Vcsin          | Differential voltage range of<br>DCR sense. (VCSIN = Inductor<br>current x DCR x DCR divider) | -10          |              | 80           | mV   |
| Current Sense                          | Gain Error            | Amirror        | Internal current mirror gain of<br>per phase current sense<br>I <sub>IMON</sub> /ICS,PERx     | 1.2125       | 1.25         | 1.2875       | A/A  |
| TON Setting (                          | Rail A/B/C)           |                |                                                                                               | -            |              |              |      |
| On-Time Settir                         | ng                    | ton            | VIN = 19V, VID = 0.9V,<br>KTON = 2                                                            |              | 93           |              | ns   |
| Minimum Off-T                          | Time                  | tOFF           | VID = 1V under PS1 condition                                                                  |              | 130          | 300          | ns   |
| Minimum On-T                           | Time                  | ton(MIN)       |                                                                                               |              | 50           |              | ns   |
| Protections                            |                       |                |                                                                                               |              |              |              |      |
|                                        |                       | VUVLO,rise     | Rising edge                                                                                   | 4.1          |              | 4.45         | V    |
| Threshold                              | LOCKOUT               | Vuvlo          | Falling edge                                                                                  | 3.9          |              | 4.2          | V    |
|                                        |                       | $\Delta$ Vuvlo | Rising edge hysteresis                                                                        | 100          | 170          | 250          | mV   |
| Overvoltage P<br>Threshold             | rotection             | VROVP          | Respect to VID voltage, VID<br>>1V                                                            | VID +<br>320 | VID +<br>350 | VID +<br>380 | mV   |
| Threehold                              |                       | VAOVP          | $VID \le 1V$                                                                                  | 1.3          | 1.35         | 1.4          | V    |
| Undervoltage I<br>Threshold            | Protection            | Vuv            | Respect to VID voltage                                                                        | -680         | -650         | -620         | mV   |
| VR Enable an                           | d VR_READY            |                |                                                                                               | -            |              |              |      |
| VR EN                                  | Logic-High            | VIH_EN         |                                                                                               | 0.7          |              |              | V    |
| Threshold                              | Logic-Low             | VIL_EN         |                                                                                               |              |              | 0.3          | v    |
| Leakage Curre                          | ent of EN             | ILEAK_EN       |                                                                                               | -1           |              | 1            | μA   |
| VR_READY P<br>Voltage                  | ull Low               | VVR_READY      | IVR_READY = 10mA                                                                              |              |              | 0.13         | V    |
| Serial VID and                         | VR_HOT                |                |                                                                                               |              |              |              |      |
| VCLK, VDIO                             | Logic-High            | VIH_SVID       |                                                                                               | 0.65         | -            |              | V    |
| Input Voltage                          | Logic-Low             | VIL_SVID       |                                                                                               |              |              | 0.45         | v    |
| Leakage Curre<br>VDIO, ALERT<br>VR_HOT | ent of VCLK,<br>r and | ILEAK_SVID     |                                                                                               | -1           |              | 1            | μΑ   |

Copyright © 2023 Richtek Technology Corporation. All rights reserved.

# **RT3634CE**

| Parameter                                                      |                                                    | Symbol         | Test Conditions           | Min  | Тур | Max  | Unit |
|----------------------------------------------------------------|----------------------------------------------------|----------------|---------------------------|------|-----|------|------|
| Output Voltage Low of VDIO<br>/ ALERT / VR_HOT                 |                                                    | Vol_vdio       | IVDIO = 10mA              |      |     | 0.13 |      |
|                                                                |                                                    | Vol_alert      | I <sub>ALERT</sub> = 10mA |      |     | 0.13 | V    |
|                                                                |                                                    | VOL_VRHOT      | IVRHOT = 10mA             |      |     | 0.13 |      |
| I <sup>2</sup> C Interface                                     | 9                                                  |                |                           |      |     |      |      |
| Logic-High                                                     |                                                    | VIH_I2C        |                           | 1    |     |      | V    |
| SCL, SDA                                                       | SCL, SDA Logic-Low                                 |                |                           |      |     | 0.6  | v    |
| Standard/Fa                                                    | ast Mode                                           |                |                           |      |     |      |      |
|                                                                | lata                                               | facu           | Standard mode             |      |     | 100  |      |
|                                                                | ale                                                | ISCL           | Fast mode                 |      |     | 400  | КПД  |
| Hold Time (F<br>Condition. Af<br>the first clock<br>generated. | Repeated) Start<br>fter this period,<br>< pulse is | thd_sta        |                           | 0.6  |     | -    | μs   |
| Low Period (                                                   | Of the SCL Clock                                   | tLOW           |                           | 1.3  | -   | -    | μs   |
| High Period<br>Clock                                           | Of the SCL                                         | tніgн          |                           | 0.6  |     |      | μs   |
| Set-Up Time<br>START Cond                                      | for a Repeated<br>dition                           | tsu_sta        |                           | 0.6  |     |      | μs   |
| Data Hald Time                                                 |                                                    | tup pat        | Standard mode             | 0    |     |      |      |
|                                                                | me                                                 | IHD_DAT        | Fast mode                 | 0    |     | 0.9  | μs   |
| Data Sat Un                                                    | Timo                                               | tsu_dat        | Standard mode             | 250  | -   | -    | ns   |
| Data Set-Op                                                    | Time                                               |                | Fast mode                 | 100  |     | -    |      |
| Set-Up Time<br>Condition                                       | for STOP                                           | tsu_sto        |                           | 0.6  |     |      | μs   |
| Bus Free Tin<br>STOP and S                                     | ne Between a<br>TART Condition                     | <b>t</b> BUF   |                           | 1.3  |     | -    | μS   |
| Rising Time                                                    | of Both SDA and                                    | to             | Standard mode             |      |     | 300  | 20   |
| SCL Signals                                                    |                                                    | IR             | Fast mode                 | 20   |     | 300  | 115  |
| Falling Time                                                   | of Both SDA                                        | te             | Standard mode             |      | -   | 300  | nc   |
| and SCL sig                                                    | nals                                               | ι <del>Γ</del> | Fast mode                 | 20   |     | 300  | 115  |
| SDA Output<br>Current                                          | Low Sink                                           | IOL            | SDA voltage = 0.4V        | 2    |     |      | mA   |
| VREF                                                           |                                                    |                |                           |      |     |      |      |
| VREF Voltag                                                    | je                                                 | Vref           | Normal operation          | 0.59 | 0.6 | 0.61 | V    |
| VREF SPS \                                                     | /oltage                                            | VREF_SPS       | Normal operation (ISEN1N) | 1.2  | 1.3 | 1.4  | V    |

RICHTEK

| Parameter                                                             |                                              | Symbol                               | Test Conditions                                                     | Min   | Тур   | Мах   | Unit    |
|-----------------------------------------------------------------------|----------------------------------------------|--------------------------------------|---------------------------------------------------------------------|-------|-------|-------|---------|
| ADC                                                                   |                                              |                                      |                                                                     |       |       |       |         |
|                                                                       |                                              |                                      | VIMON – VREF = 0.8V @<br>ICCMAX ≥ 80A                               |       |       |       |         |
| Digital IMON<br>Set                                                   | Rail A/B/C                                   | d∨IMON<br>_ICCMAX                    | V <sub>IMON</sub> – V <sub>REF</sub> = 0.4V @<br>40A ≤ ICCMAX < 80A |       | 255   |       | Decimal |
|                                                                       |                                              |                                      | VIMON – VREF = 0.2V @<br>ICCMAX < 40A                               |       |       |       |         |
|                                                                       | Rail D                                       | d∨IMON<br>_ICCMAX                    | VIMON-VREF = 1.6V                                                   |       | 255   |       | Decimal |
| PSYS Maximu<br>Voltage                                                | m Input                                      | PSYS                                 | VPSYS = 1.6V                                                        |       | 255   |       | Decimal |
| VSYS Maximu<br>Voltage                                                | m Input                                      | VSYS                                 | VIN/VSYS = 24V                                                      |       | 255   |       | Decimal |
| Average Perio                                                         | d of IMON                                    | timon                                |                                                                     |       | 150   |       | μs      |
| Average Perio                                                         | d of TSEN                                    | <b>TSEN</b>                          |                                                                     |       | 600   |       | μs      |
| Thermal Moni                                                          | tor                                          | •                                    |                                                                     |       |       |       |         |
| TSEN Voltage<br>Pull Low VR_<br>VR_HOT )                              | Threshold to<br>HOT (Asserts                 |                                      | Falling                                                             | 1.105 | 1.112 | 1.124 | V       |
| TSEN Voltage Threshold to<br>Pull High VR_HOT (De-<br>Asserts VR_HOT) |                                              | VTSEN<br>for negative<br>temperature | Rising                                                              | 1.147 | 1.154 | 1.166 | V       |
| TSEN Rises (voltage down)<br>to pull Low ALERT                        |                                              | coefficient                          | ALERT = Low                                                         | 1.147 | 1.154 | 1.166 | V       |
| TSEN Down (v<br>pull Low ALER                                         | voltage up) to<br>T                          |                                      | ALERT = Low                                                         | 1.196 | 1.201 | 1.213 | V       |
| TSEN Voltage<br>Pull Low VR_<br>(Asserts VR_H                         | Threshold to<br>HOT<br>OT )                  |                                      | Falling                                                             | 1.39  | 1.4   | 1.414 | V       |
| TSEN Voltage<br>Pull High VR_<br>(De-Asserts VF                       | Threshold to<br>HOT<br>R_HOT )               | VTSEN for<br>positive<br>temperature | Rising                                                              | 1.366 | 1.376 | 1.39  | V       |
| TSEN Ri <u>ses (\</u><br>Pull Low ALER                                | TSEN Rises (Voltage Up) to<br>Pull Low ALERT |                                      | ALERT = Low                                                         | 1.366 | 1.376 | 1.39  | V       |
| TSEN Down <u>(Voltag</u> e Down)<br>to Pull Low ALERT                 |                                              |                                      | ALERT = Low                                                         | 1.342 | 1.352 | 1.366 | V       |
| ITSEN                                                                 |                                              |                                      |                                                                     |       |       |       |         |
| TSEN Source                                                           | Current                                      | ITSEN                                | VTSEN = 1.6V                                                        | 79.2  | 80    | 80.8  | μA      |
| Input Power De                                                        | omain Disable                                |                                      |                                                                     | VCC   |       |       | V       |
| Voltage                                                               |                                              | VPSYS                                |                                                                     | - 0.5 |       |       | v       |
| PWM Driving                                                           | Capability                                   |                                      |                                                                     |       |       |       |         |
| PWM Source F                                                          | Resistance                                   | RPWM_SRC                             |                                                                     |       | 25    |       | Ω       |

Copyright © 2023 Richtek Technology Corporation. All rights reserved. **RICHTEK** is a registered trademark of Richtek Technology Corporation. www.richtek.com



| Parameter              | Symbol   | Test Conditions        | Min           | Тур | Max  | Unit |  |
|------------------------|----------|------------------------|---------------|-----|------|------|--|
| PWM Sink Resistance    | RPWM_SNK |                        |               | 10  | -    | Ω    |  |
| PWM Output             |          |                        |               |     |      |      |  |
| PWMx Output High Level |          | I <sub>OUT</sub> = 4mA | VCC<br>- 0.16 |     |      | V    |  |
| PWMx Output Low Level  |          | Iout = 4mA             |               |     | 0.08 | V    |  |

**Note 1.** Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions may affect device reliability.

Note 2. Devices are ESD sensitive. Handling precautions are recommended.

Note 3. The device is not guaranteed to function outside its operating conditions.

Note 4. For more information about thermal parameter, see the Application and Definition of Thermal Resistances report, AN061.



### **Typical Application Circuit**



 Copyright © 2023 Richtek Technology Corporation. All rights reserved.
 RICHTEK is a registered trademark of Richtek Technology Corporation.

 www.richtek.com
 DS3634CE-00
 May 2023





### **Typical Operating Characteristics**



### V<sub>IN</sub> = 19V, VID = 1.05V, No Load, VCORE (500mV/Div) VR\_READY (1V/Div) PWM1 (5V/Div) EN (1V/Div)

Time (50µs/Div)

CORE VR OCP



V<sub>CORE</sub> (500mV/Div) IMON (1V/Div) VR\_READY (1V/Div) PWM1 (5V/Div) Time (20μs/Div)

CORE VR OCP









### Copyright © 2023 Richtek Technology Corporation. All rights reserved.



V<sub>CORE</sub> (200mV/Div)

VCLK

(1V/Div)

VDIO

ALERT

(1V/Div)

(1V/Div)





CORE VR Dynamic VID Up

V<sub>IN</sub> = 19V, VID = 0.6V to 0.9V, Slew Rate = Fast

Time (5µs/Div)

#### **CORE VR Dynamic VID Down**



**CORE VR Dynamic VID Down** 







#### **CORE VR Mode Transient**



RICHTEK  $Copyright @ 2023 \ Richtek \ Technology \ Corporation. \ All \ rights \ reserved.$ is a registered trademark of Richtek Technology Corporation.





**CORE VR Smart Phase Management** 



ΔV<sub>IMON</sub> vs. Load Current 0.8 0.7 0.6 ΔV<sub>IMON</sub> (V) 0.5 0.4 0.3 0.2 0.1  $I_{CCMAX} = 180A$ 0.0 0 20 40 60 80 100 120 140 160 180 Load Current (A)





#### GT VR Power Off from EN



 Copyright © 2023 Richtek Technology Corporation. All rights reserved.
 RICHTEK is a registered trademark of Richtek Technology Corporation.

 DS3634CE-00
 May
 2023

 www.rich























RICHTEK Copyright © 2023 Richtek Technology Corporation. All rights reserved. is a registered trademark of Richtek Technology Corporation. www.richtek.com





#### GT VR Mode Transient











#### GT VR Mode Transient



### GT VR Smart Phase Management



Copyright © 2023 Richtek Technology Corporation. All rights reserved.









SA VR Power On from EN







SA VR Power Off from EN







RICHTEK Copyright © 2023 Richtek Technology Corporation. All rights reserved. is a registered trademark of Richtek Technology Corporation. www.richtek.com DS3634CE-00



SA VR Dynamic VID Up







SA VR Dynamic VID Down







#### RICHTEK Copyright © 2023 Richtek Technology Corporation. All rights reserved. is a registered trademark of Richtek Technology Corporation. DS3634CE-00 www.richtek.com

# **RT3634CE**









Time (50µs/Div)

SA VR Smart Phase Management





 $V_{IN}$  = 19V, VID = 0.9V,  $I_{LOAD}$  = 0A to 20A PWM (5V/Div) (100mV/Div) Offset 0.6V

SA VR Smart Phase Management





#### SA VR Mode Transient

IMON

### Operation

#### **G-NAVP<sup>TM</sup>** Control Mode

The RT3634CE adopts G-NAVP<sup>TM</sup> (Green Native AVP), which is Richtek's proprietary topology. It is derived from current mode constant on-time control with finite DC gain of error amplifier and DC offset cancellation. The topology can achieve easy loadline design and provide high DC accuracy and fast transient response. When sensed current signal reaches sensed voltage signal, the RT3634CE generates a PWM pulse to achieve loop modulation. Figure 1 shows the basic G-NAVP<sup>TM</sup> behavior waveforms. The COMP signal is the sensed voltage that is inverted and amplified signal of

output voltage. While current loading is increasing, referring to Figure 1, COMP rises due to output voltage droop. Then rising COMP forces PWM to turn on earlier and closely. While inductor current reaches loading current, COMP enters another steady state of higher voltage, and the corresponding output voltage is in the steady state of lower voltage. The loadline, output voltage drooping by an amount proportional to loading current, is achieved.



Figure 1. G-NAVP<sup>™</sup> Behavior Waveform



# SVID Interface, Control Logic and Configuration Registers

SVID Interface receives or transmits SVID signal from/to CPU. Control Logic executes command (Read/Write registers, SetVID, SetPS) and sends related signals to control VR. Configuration Registers include function setting registers and CPU required registers.

#### **IMON Filter**

IMON Filter is used to average current signal by analog low-pass filter. It outputs IMONAVG to the MUX of ADC for current reporting.

#### MUX and ADC

The MUX supports the inputs of, TSENA, TSENB, TSENC, PSYS, IMONAAVG, IMONBAVG, IMONCAVG and IMONDAVG. The ADC converts these analog signals to digital codes for reporting or function settings.

#### UVLO

The UVLO detects the VCC voltage. As VCC exceeds threshold, controller issues POR = high and waits EN. After both POR and EN are ready, then controller is enabled.

#### **Loop Control and Protection Logic**

It controls power-on/off sequence, protections, power state transition, and PWM sequence.

#### DAC

The DAC generates a reference VID voltage according to the VID code sent by Control Logic. According to SetVID command, Control Logic dynamically changes VID voltage to target with required slew rate.

#### ERROR AMP

The ERROR AMP inverts and amplifies the difference between output voltage and VID with externally setting finite DC gain. The output signal is COMP for PWM trigger.

#### PER CSGM

The PER CSGM senses per-phase inductor current. The outputs are used for loop response, Current Balance, Zero Current Detection, current reporting and overcurrent protection.

#### SUM CSGM

The SUM CSGM senses total inductor current with RIMON gain adjustment. SUM CSGM output current ratio can also be selected by the configuration registers. It helps wider application range of DCR and load line. SUM CSGM output is used for PWM trigger.

#### RAMP

The RAMP helps loop stability and transient response.

#### PWM CMP

The PWM comparator compares COMP signal and sum current signal based on RAMP to trigger PWM.

#### **Offset Cancellation**

The offset cancellation is based on VID, COMP voltage and current signal from SUM CSGM to control output voltage accuracy.

#### **Current Balance**

Per-phase current sense signal is compared with sensed average current. The comparison result will adjust each phase PWM width to optimize current and thermal balance.

#### **Zero Current Detection**

Detect whether each phase current crosses zero current. The result is used for DEM power saving and overshoot reduction (Anti-overshoot Function).

#### AQR and ANTIOVS

The AQR is a new generation of quick response mechanism (Adaptive Quick Response, AQR) which detects loading rising edge and allows all PWM to turn on. The PWM pulse width triggered by AQR is adaptive to loading level. The AQR trigger level can be set by the configuration registers. ANTIOVS can help overshoot reduction which detects loading falling edge and forces all PWM in tri-state until the zero current is detected.

#### **TONGEN and Driver Interface**

The PWM comparator output signal will trigger TONGEN to generate PWM pulse. The PWM sequence is controlled by Loop Control. The PWM pulse width is determined by frequency setting, current balance output and Adaptive Quick Response (AQR) settings. Once AQR is triggered, VR will allow all PWMs to turn on at the same time. Driver Interface provides high/low/tristate to drive external driver. In power saving mode, Driver Interface forces PWM in tri-state to turn off highside and low-side power MOSFETs according to Zero Current Detection output. In addition, PWM state is controlled by Protection Logic. Different protections force required PWM state.

#### OVP, UVP and OCP

Overvoltage protection/undervoltage protection/ overcurrent protection.

is a registered trademark of Richtek Technology Corporation.

Richtek's component specification does not include the following information in the Application Information section. Thereby no warranty is given regarding its validity and accuracy. Customers should take responsibility to verify their own designs and reserve suitable design margin to ensure the functional suitability of their components and systems.

The RT3634CE includes three voltage rails: a 4-phase synchronous buck controller for VCCCORE VR, a 3phase synchronous buck controller for VCCGT VR, and a 1-phase synchronous buck controller for VCCSA VR. The output of each rail can be configured to support the desired phase assignments up to a maximum phase count of 4 phases for VCCCORE, 3 phases for VCCGT and 1 phase for VCCSA. For example, output operation as a 4+3+1, 4+2+1, 3+2+1 etc, are supported. The RT3634CE is designed to meet Intel IMVP9.2 compatible CPUs specification with a serial SVID control interface. The controller offers Multi-Time Programmable (MTP) built-in non-volatile memory (NVM) and I<sup>2</sup>C interface to store customized configuration. The RT3634CE is used in notebook computers or desktop computers.

#### **Power-ON Sequence**

In order to confirm sufficient power supply for proper operation, the VR triggers UVLO if VCC voltage drops below 4.2V (max). UVLO protection shuts down controller and forces high-side MOSFET and low-side MOSFET off. When VCC > 4.45V (max), RT3634CE issues POR = high and waits for EN signal. After POR = high and EN > 0.7V, controller powers on (Chip Enable = H) and starts VR internal settings, which include internal circuit offset correction and loading the data from the NVM to the configuration registers. It is suggested that the EN signal must be pulled high after the VCC is ready. Users can set multi-functions through the configuration registers by I<sup>2</sup>C interface. Figure 2 shows the typical timing of controller power-on. Driver power (PVCC) is strongly suggested to be ready after VCC. This can prevent current from flowing back to VCC from PVCC through the PWMx pin or DRVEN/DRVEN F pin.



Figure 2. Typical Timing of Controller Power-ON

# **RT3634CE**

#### **Maximum Active Phases Number Setting**

The number of active phases is determined by ISENxP voltages. The detection is only active and latched at Chip Enable rising edge (EN = H and VCC > 4.45V). While voltage at ISENxP > (VCC - 0.5V), maximum active phase number is (x-1). For example, pulling ISEN4P to VCC programs a 3-phase operation, while pulling ISEN3P to VCC programs a 2-phase operation. The unused ISENxN pins are recommended to be

connect to VCC or be floating for the application with

DCR current sensing. The unused PWMx pins are recommended to be floating. Figure 3 shows the example of the 3-phase operation in DCR current sense For the smart power stage (SPS) application. application, the unused ISENxN pins must be floating.



Figure 3. 3-Phase Operation Setting

#### Rail Disable

Pulling ISENA1P to VCC disables Rail A. It is recommended to connect the unused ISENAxN pins to VCC, and the unused PWMAx pins can be floating. Pulling ISENB1P to VCC disables Rail B. It is recommended to connect the unused ISENBxN pins to VCC, and the unused PWMBx pins can be floating. Pulling ISENCP to VCC disables Rail C. It is recommended to connect the unused ISENCN pin to VCC, and the unused PWMC pins can be floating. Pulling the unused PWMC pins can be floating. Pulling the PSYS pin to (VCC – 0.5V) disables input power domain rail D. RT3634CE rejects any commands to the input power domain rail. It is recommended to connect the unused ISENDP pin and ISENDN pin to VCC.

#### **Acoustic Noise Suppression**

The RT3634CE supports acoustic noise suppression function for reducing acoustic noise induced by piezoelectric effect from MLCC. As output voltage transition occurs, especially in dynamic VID, the vibrating MLCC produces acoustic noise if the vibrating frequency falls into audible band and the noise level is related to the output voltage transition amplitude  $\Delta V$ .

Therefore, the RT3634CE adopts acoustic noise suppression function which can be enabled through the configuration register by I<sup>2</sup>C protocol interface to reduce  $\Delta V$  when SetVID down and SetVID Decay down in DEM mode.

#### **NVM Configuration Mechanism**

The RT3634CE provides multiple parameters for platform setting and BOM optimization. These parameters can be set through the configuration registers via  $I^2C$ . While POR = high and enable loading NVM command is received, the VR starts loading data from the NVM to the configuration registers and function settings. Once the loading process is done, user configuration and NVM programing are available. Keep EN = L when NVM is programing. When EN > 0.7V, the VR loads the data from NVM again. After loading, VR proceeds internal setting. Figure 4 shows the simplified VR initialization and programing timing diagram. Richtek provides a Microsoft Excel-based design tool for user configuration, including unlocking, page setting and programming, etc. All setting functions are summarized in the section of Functional Register Description.



Figure 4. Simplified VR Initialization and Programing Timing Diagram

Copyright © 2023 Richtek Technology Corporation. All rights reserved. www.richtek.com

erved. **RICHTEK** is a registered trademark of Richtek Technology Corporation.

#### I<sup>2</sup>C Address Setting

The RT3634CE provides multiple  $I^2C$  address to support multiple devices used in  $I^2C$  interface. Set the  $I^2C$  address (7-bit and 8-bit format) by the 1% tolerance

resistor connected from the pin of NON\_ZERO\_VBOOT/I2C\_ADDR to ground. Resistor value is described in Table 1.

| I <sup>2</sup> C Address | I <sup>2</sup> C Address | Resistance (kΩ) |      |      |
|--------------------------|--------------------------|-----------------|------|------|
| (7-bit)                  | (8-bit)                  | Min             | Тур  | Max  |
| 20                       | 40                       | 1               | 3.4  | 5.76 |
| 21                       | 42                       | 15.8            | 21   | 26.7 |
| 22                       | 44                       | 46.4            | 57.6 | 68.1 |
| 23                       | 46                       | 107             | 118  | 130  |

Table 1. I<sup>2</sup>C Address Setting (7-bit and 8-bit format)

#### **Thermal Monitoring and Indicator**

TSEN pin is available to process thermal monitoring by either NTC thermistor or temperature monitor (TMON) of the smart power stage (SPS).

When NTC thermistor is used as thermal monitoring, TSEN pin voltage =  $80\mu A \times (R1+R2)$  which is defined as Thermal Voltage where R2 is the NTC thermistor network to sense temperature as shown in Figure 5. The NTC thermistor is recommended to be placed at the hottest point of the VR, and route the feedback path to the controller in the differential pair. Higher temperature causes smaller R2 and lower Thermal Voltage. According to NTC thermistor temperature curve, design Thermal Voltage v.s Temperature with proper R2 network to meet Intel temperature zone. 100°C. Thermal Voltage = 80µA x (R1 + R2 (100°C) = 1.105V and 97°C. Thermal Voltage =  $80\mu A \times (R1 + R2 (97^{\circ}C))$ = 1.147V must be required. Controller processes the TSEN pin voltage to report to temperature zone register. While the TSEN pin voltage is less than 1.105V, the VR HOT is pulled low to indicate thermal alert. The signal is an open-drain signal. Thermal Register data is updated every 75µs and average interval is 600µs. The NTC thermistor of the TSEN network is recommend to be  $100k\Omega/\beta$  = 4250 with accuracy less than 1% error. The NTC thermistor of the NCP15WF104F03RC from Murata is suggested. Please refer to the design tool for the more detailed calculation.

When thermal monitoring is implemented by TMON of SPS with positive temperature coefficient, the registers of TSEN\_SEL\_A, TSEN\_SEL\_B and TSEN\_SEL\_C need to be selected as positive temperature coefficient

for Rail A, Rail B and Rail C respectively and the TSEN pin operates as an input terminal to receive the TMON output from SPS. The RT3634CE offers the thermal register of 0.6V at 0°C and 1.4 V at 100°C with 8 mV/°C typical slope.

$$Temp.(^{\circ}C) = \frac{V_{TMON} - 0.6V}{8mV/^{\circ}C}$$





#### System Input Power Monitoring (PSYS)

The RT3634CE provides PSYS function to monitor total platform system power and report to the CPU via SVID interface. The PSYS function is illustrated in Figure 6. PSYS meter measures system input current and outputs a proportional current signal IPSYS. RPSYS is designed for the PSYS voltage = 1.6V with maximum IPSYS for 100% system input power. The PSYS threshold can be set through SVID interface with 1.6V full-scale analog signal for FFh digitized code. If input power is higher than critical threshold, controller asserts VR HOT.





Figure 6. PSYS Function Block Diagram

#### System Input Voltage Monitoring (VSYS)

The RT3634CE provides optional VSYS function to monitor system input voltage. The VSYS threshold can be set through SVID interface and FFh digitized code indicates for 24V input voltage (24V/255 per code). If input voltage is lower than critical threshold, controller asserts  $\overline{VR}$ -HOT.

#### Zero Load-line

The RT3634CE can also support enable zero load-line function. When zero load-line function is enabled, the output voltage is determined only by VID and does not vary with the loading current like load-line system behavior. The RT3634CE adopts AC-droop to effectively suppress load transient ring back and control overshoot for zero load-line application. Figure 7 shows

the condition without AC-droop control. The output voltage without AC-droop control has extra ring back  $\Delta$ V2 due to C area charge. Figure 8 shows the condition with AC-droop control. While loading occurs, controller changes VID target to short-term voltage target temporarily. Short-term voltage target is related to transient loading current  $\Delta$ Icc and can be represented as the following:

Short\_Term\_Voltage\_Target = VID -  $\Delta$ ICC x RLL

The setting method of R<sub>LL</sub> is the same as load-line system. The short-term voltage target reverts to VID target slowly after a period of time. The short-term voltage target can help inductor current not to exceed loading current too much and then the ring back  $\Delta$ V2 can be suppressed. The overshoot amplitude is reduced to only  $\Delta$ V3.



Figure 7. Zero Load-line without AC-droop Control







Figure 8. Zero Load-line with AC-droop Control

### RICHTEK

#### **Current Sense**

The RT3634CE supports DCR current sensing report and Smart Power Stage (SPS) current sensing report.

#### **DCR Current Sense**

To achieve higher efficiency, the RT3634CE adopts inductor DCR current sensing to get each phase current signal, as illustrated in Figure 9. An external low-pass filter Rx1, Rx2 and Cx reconstruct the current signal. The low-pass filter time constant (Rx1//Rx2) x Cx should match time constant  $\frac{L}{DCR}$  of inductance and DCR. It is necessary to fine tune Rx1, Rx2 and Cx for transient performance and current reporting. If RC network time constant matches inductor time constant, an ideal load transient waveform can be designed. If RC network time constant is larger than inductor time constant, VSEN waveform has a sluggish droop during load transient. If RC network is smaller than inductor time constant, VSEN waveform sags to create an undershooting to fail the specification and mis-trigger overcurrent protections (sum OCP). Figure 10 shows the output waveforms according to the RC network time constant. The Rx1 is highly recommended as two 0603 size resistors in series to enhance the IOUT reporting accuracy. The Cx is suggested to be 0.1µF X7R/0603 for low de-rating value at high frequency.

$$I_{CS,PERx} = \frac{V_{CSIN}}{R_{CS}} = \frac{I_{Lx} \times DCR}{R_{CS}}$$

The Rx2 is optional for prevent VCSIN exceeding current sense amplifier input range. The time constant of

 $(Rx_1/Rx_2) \times Cx$  should match  $\frac{L}{DCR}$ .

$$I_{CS,PERx} = \frac{V_{CSIN}}{R_{CS}} = \frac{I_{LX} \times DCR}{R_{CS}} \times \frac{R_{X2}}{R_{X1} + R_{X2}}$$

The current signal ICS, PERx is mirrored for load-line control/current reporting, current balance and zero current. The mirrored current to IMON pin is 1.25 time of ICS, PER,

#### IIMONX = AMIRROR x ICS, PERx, AMIRROR = 1.25

The current sense lines must be routed as differential pair from the inductor to the controller on the same layer. Proper differential routing of current sense lines will provide accurate current telemetry for current balance,

load-line regulation and OCP.









2023

RICHTEK Copyright © 2023 Richtek Technology Corporation. All rights reserved. is a registered trademark of Richtek Technology Corporation. www.richtek.com DS3634CE-00 May

# **RT3634CE**

All phase current signals are gathered to the IMON pin and converted to a voltage signal VIMON by RIMON,EQ based on the VREF pin. The VREF pin provides 0.6V voltage source (as presented as VVREF) during normal operation. The relationship between VIMON and inductor current  $I_{Lx}$  is:

 $V_{IMON} - V_{VREF} = \left(I_{L1} + I_{L2} + ...\right) \times \frac{DCR}{1k\Omega} \times A_{MIRROR} \times R_{IMON,EQ}$ 

VIMON - VVREF is proportional to output current. VIMON -VVREF is used for output current reporting and load-line loop-control and sum overcurrent protection. For the reporting, VIMON - VVREF is averaged by analog lowpass filter and then coded by 8-bit ADC. The digitized reporting value is scaled as FFh = ICCMAX. The RIMON, EQ should be designed so that VIMON - VVREF = VICCMAX while (IL1+IL2+...) = ICCMAX(A) = ICCMAX register value, where VICCMAX setting for each rail is shown below:

For Rail A/B/C,

 $V_{ICCMAX}$  = 0.8V, when  $ICCMAX \geq 80A$ 

 $V_{ICCMAX}$  = 0.4V, when 80A > ICCMAX ≥ 40A

 $V_{ICCMAX} = 0.2V$ , when 40A > ICCMAX

For Rail D,

VICCMAX = 1.6V for all ICCMAX setting

For load-line loop control,  $V_{IMON} - V_{VREF}$  is scaled by Ai, that can be selected by the registers of Ai\_A, Ai\_B and Ai\_C for Rail A, Rail B and Rail C respectively. The detailed application is described in the load-line setting section.

#### Smart Power Stage (SPS) Current Sensing Report

As SPS current sensing report is used, the registers of CS\_SEL\_A, CS\_SEL\_B and CS\_SEL\_C need to be selected for Rail A, Rail B and Rail C respectively. When the register of CS\_SEL\_A/B/C is selected as SPS, the ISENxN of each phase will be connected internally and the ISEN1N operates as the output terminal which provides the reference voltage of 1.3V for the reference inputs of the SPS. A capacitor of  $0.22\mu$ F to  $1\mu$ F is suggested to be connected between ISEN1N and GND. Figure 12 shows the implementation of SPS current sensing report. The VIMON and current reporting from SPS can be calculated as:

#### $V_{IMON} - V_{VREF}$

 $= (I_{OUT\_SPS1} + I_{OUT\_SPS2} + ...) \times \frac{R_{SENSE}}{1k\Omega} \times A_{MIRROR} \times R_{IMON}$ 

is a registered trademark of Richtek Technology Corporation.





Figure 11. Total Current Sense Method

Copyright © 2023 Richtek Technology Corporation. All rights reserved.





Figure 12. SPS Current Sensing Report



Figure 13. Thermal Compensation method for Single Phase

| Copyright © 2023 Richtek Technology Corporation. All rights reserved. | RICHTEK | is a registered trademark of Richtek Technology Corporation. |
|-----------------------------------------------------------------------|---------|--------------------------------------------------------------|
|                                                                       | //      |                                                              |



#### **Thermal Compensation for Current Sense**

Since the copper wire of inductor has a positive temperature coefficient, temperature compensation is necessary for the lossless inductor current sense. For single phase thermal compensation, Figure 13 shows a simple and effective way to compensate temperature variation for single-phase operation. An NTC thermistor is added in the current sensing network and is suggested to be placed near the inductor of power stage for compensating DCR variation due to temperature change.

The current sense network equation can be derived below:

$$\begin{split} &V_{IMON} - V_{VREF} \\ = I_L \times \frac{DCR}{1k\Omega} \times \frac{R_S + R_P //R_{NTC}}{R_X + (R_S + R_P //R_{NTC})} \times A_{MIRROR} \times R_{IMON} \end{split}$$

Please refer to the design tool for the more detailed calculation.

Above thermal compensation method needs an NTC thermistor for each phase. In order to reduce the number of NTC for multi-phase application, the RT3634CE adopts a patented total current sense method that requires only one NTC thermistor for thermal compensation. The NTC resistor is designed within  $I_{MON}$  resistor network on IMON pin. It is suggested to be placed near the inductor of the first phase. Figure 11 shows the configuration.

$$\begin{split} &V_{IMON} - V_{VREF} \\ &= (I_{L1} + I_{L2} + ...) \times \frac{DCR}{1k\Omega} \times A_{MIRROR} \\ &\times (R_{IMON1} + R_{IMON2} / / (R_{NTC} + R_{IMON3})) \end{split}$$

Please refer to the design tool for the more detailed calculation.

#### Load-line Setting (RLL)

An output voltage load-line (Adaptive Voltage Positioning) is specified in CPU VR for power saving and output capacitance reduction. The characteristic of load-line is that the output voltage decreases by an amount proportional to the increasing loading current.

The slope between output voltage and loading current (RLL) is shown in Figure 14. Figure 15 shows the voltage and current loop circuits of the RT3634CE for the load-line control. The detailed equation is described as below

$$R_{LL} = \frac{\text{Current Loop Gain}}{\text{Voltage Loop Gain}}$$
$$= \frac{\text{DCR}}{1 \text{k}\Omega} \times \text{A}_{\text{MIRROR}} \times \text{R}_{\text{IMON,EQ}} \times \frac{\text{A}_{i}}{\frac{\text{R}_{\text{EA2}}}{\text{R}_{\text{EA1}}}} \times \frac{3}{2}$$

, where Ai is current gain and  $\frac{R_{EA2}}{R_{EA1}}$  is ERROR AMP gain and suggested to be 1.5~4 for better transient response. R<sub>LL</sub> can be programmed by Ai which can be selected by the registers of Ai\_A, Ai\_B and Ai\_C for Rail A, Rail B and Rail C respectively, which are all listed in the section of Functional Register Description.



Figure 14. Load-line (Droop)





Figure 15. Voltage Loop and Current Loop for Load-line

#### Dynamic VID (DVID) Compensation

During DVID up transition, an extra current is required to charge output capacitors for the increasing voltage. The charging current approximates to the product of the DVID slew rate and output capacitance. For droop system, the extra charging current induces extra voltage droop so that the output voltage cannot reach the target within the specified time. The extra voltage drop approximates to DVID Up Slew Rate x Output Capacitance x RLL (RLL is the load-line slope,  $m\Omega$ ). This phenomenon is called droop effect. How charging current affects loop is illustrated in Figure 16. The RT3634CE provides the DVID up compensation function as shown in Figure 17. An internal current IDVID LIFT sinks internally from FB pin to generate DVID up compensation, IDVID LIFT x REA1. IDVID LIFT for fast DVID up SR can be set from registers of DVID\_LIFT\_A, DVID\_LIFT\_B and DVID\_LIFT\_C for Rail A, Rail B and Rail C respectively. Compensating magnitude can also be adjusted by REA1. When DAC output reaches the target (ALERT issue timing), inductor current is still high and needs a time to settle down to the DC loading current. In the settling time, the falling down current keeps charging output capacitor (The magnitude is

related with inductor, capacitance and VID). Thus, DVID compensation can be less than DVID Slew Rate x Output Capacitance (capacitance deration should be considered). While output capacitance is so large that DVID compensation cannot cover, adding a resistor and capacitor from FB to GND can also provide similar function. The ERROR AMP compensation (resistance and capacitance network among VSEN, FB and COMP) also affects DVID behavior. The final setting should be based on actual measurement.

As description above, an extra current required to discharge output capacitors for the decreasing voltage during the DVID down transition also affects the output voltage reaching the target within the specified time. How discharging current affects loop is illustrated in Figure 18. The RT3634CE provides the DVID down compensation function as shown in Figure 19. An internal current IDVID\_PULL sources internally to generate DVID down compensation, IDVID\_PULL x REA1. IDVID\_PULL for fast DVID down SR can be set from registers of DVIDDN\_PULL\_SEL\_A, DVIDDN\_PULL\_SEL\_B and DVIDDN\_PULL\_SEL\_C for Rail A, Rail B and Rail C respectively.





Figure 16. Droop Effect in DVID up Transition



Figure 17. DVID Up Compensation




Figure 18. Droop Effect in DVID Down Transition





is a registered trademark of Richtek Technology Corporation.

### **Ripple Compensation during DVID Transition**

For better efficiency, the magnitude of output voltage ripple will be different in low VID and high VID condition due to the frequency control. The ripple difference may affect the output voltage reaching the tolerance band in time during DVID slew up and down caused by the DC offset cancellation mechanism, as shown in Figure 20. The RT3634CE provides the ripple compensation during DVID transition to eliminate the influence of the ripple difference by adding auxiliary compensation current when VID = 0.3V to 0.9V, which is shown in Figure 21. The ripple compensation can be selected from the registers of

SET\_RIPPLE\_COMP\_A,

RIPPLE\_COMP\_DOUBLE\_A,

SET\_RIPPLE\_COMP\_B,

RIPPLE\_COMP\_DOUBLE\_B,

SET\_RIPPLE\_COMP\_C,

RIPPLE\_COMP\_DOUBLE\_C for Rail A, Rail B and Rail C respectively.







RICHTEK

Figure 21. Ripple Compensation during DVID Up/Down Transition

#### **Compensator Design**

The compensator of the RT3634CE does not need a complex type II or type III compensator to optimize control loop performance. It can adopt a simple type I compensator (one pole, one zero) in the G-NAVP<sup>™</sup> topology to fine tune ACLL performance. The one pole and one zero compensator is shown in Figure 22. For IMVP9.2 ACLL specification, it is recommended to adjust compensator according to load transient ring back level. Refer to the design tool for default compensator values.



Figure 22. Type I Compensator

| Copyright © 2023 Richtek Technology Corporation. All rights reserved. | RICHTEK | is a registered trademark of Richtek Technology Corpo | ration. |      |
|-----------------------------------------------------------------------|---------|-------------------------------------------------------|---------|------|
| www.richtek.com                                                       |         | DS3634CE-00                                           | May     | 2023 |
| www.ncnlek.com                                                        |         | DS3634CE-00                                           | way     | 2023 |

## **RT3634CE**

#### **Differential Remote Sense Setting**

The VR provides differential remote-sense inputs to eliminate the effects of voltage drops along the PC board traces, CPU internal power routes and socket contacts. The CPU contains on-die sense pins, VCC\_SENSE and VSS\_SENSE. The related connection is shown in Figure 23. The VID voltage (DAC) is referenced to RGND to provide accurate voltage at remote CPU side. While CPU is not mounted on the system, two resistors of typical  $100\Omega$  are required to provide output voltage feedback.



Figure 23. Remote Sensing Circuit

#### **Switching Frequency Setting**

The RT3634CE G-NAVP<sup>TM</sup> (Green Native AVP) topology is a current-mode constant on-time control. It generates an adaptive toN (PWM) with input voltage (VIN) for better line regulation. The toN is also adaptive to VID voltage to achieve constant frequency concept. The constant switching frequency operation makes the thermal estimation easy. The RT3634CE provides a parameter setting of KTON to design TON width. KTON is set by registers of KTON\_A, KTON\_B and KTON\_C for Rail A, Rail B and Rail C respectively. The related setting table is listed in Table 2.

The equations of ton are listed as below:

$$VID \ge 0.9V$$
  
$$t_{ON} = \frac{VID}{V_{IN} \times 300000 \times K_{TON}} + 14ns$$

$$VID < 0.9V$$
  
 $t_{ON} = \frac{0.9V}{V_{IN} \times 300000 \times K_{TON}} + 14 \text{ ns}$ 

| Address<br>Value | 0x15 [7:4]     | 0x15 [3:0]     | 0x16 [7:4]     |  |  |  |
|------------------|----------------|----------------|----------------|--|--|--|
| 0000             | KTON_A = 1     | KTON_B = 1     | KTON_C = 1     |  |  |  |
| 0001             | KTON_A = 1.25  | KTON_B = 1.25  | KTON_C = 1.25  |  |  |  |
| 0010             | KTON_A = 1.5   | KTON_B = 1.5   | KTON_C = 1.5   |  |  |  |
| 0011             | KTON_A = 1.75  | KTON_B = 1.75  | KTON_C = 1.75  |  |  |  |
| 0100             | KTON_A = 2     | KTON_B = 2     | KTON_C = 2     |  |  |  |
| 0101             | KTON_A = 2.25  | KTON_B = 2.25  | KTON_C = 2.25  |  |  |  |
| 0110             | KTON_A = 2.5   | KTON_B = 2.5   | KTON_C = 2.5   |  |  |  |
| 0111             | KTON_A = 2.875 | KTON_B = 2.875 | KTON_C = 2.875 |  |  |  |
| 1000             | Reserved       | Reserved       | Reserved       |  |  |  |
| 1001             | Reserved       | Reserved       | Reserved       |  |  |  |
| 1010             | KTON_A = 3     | KTON_B = 3     | KTON_C = 3     |  |  |  |
| 1011             | KTON_A = 3.5   | KTON_B = 3.5   | KTON_C = 3.5   |  |  |  |
| 1100             | KTON_A = 4.25  | KTON_B = 4.25  | KTON_C = 4.25  |  |  |  |
| 1101             | KTON_A = 5     | KTON_B = 5     | KTON_C = 5     |  |  |  |
| 1110             | KTON_A = 5.75  | KTON_B = 5.75  | KTON_C = 5.75  |  |  |  |
| 1111             | KTON_A = 6.75  | KTON_B = 6.75  | KTON_C = 6.75  |  |  |  |

#### Table 2. Function Setting of KTON

RICHTEK

The switching frequency can be derived from ton as shown below. The losses in the power stage and driver characteristics are considered.



VID: VID voltage

VIN: input voltage

Icc: loading current

N: total phase number

RONHS,max: maximum equivalent of the high-side RDS(ON)

nHS: number of high-side MOSFETs

 $R_{ONLS,max}$ : maximum equivalent of the low-side  $R_{DS(ON)}$ nLS: number of low-side MOSFETs.

 $\ensuremath{\text{t}_\text{D}}\xspace$  summation of the high-side MOSFET delay time and rising time

tonvar: on-time variation value

DCR: the inductor DCR

RLL: loadline setting  $(\Omega)$ .

### Adaptive Quick Response (AQR)

The RT3634CE adopts Adaptive Quick Response (AQR) to optimize transient response. The mechanism is illustrated in Figure 24. Controller detects output voltage drop slew rate. While the slew rate exceeds the AQR threshold, all PWMs turn on for 53.3% of ton. In multiphase operation, the AQR threshold can be selected through registers of MULTI-PH QR A and MULTI-PH QR B for Rail A and Rail B. In single-phase operation, the AQR threshold can be selected through registers of 1-PH QR A and 1-PH QR B for Rail A and Rail B. The AQR threshold are listed in Table 3 and Table 4. The following equation can initially decide the AQR starting trigger threshold. Note that the threshold should be larger than steady-state output voltage ripple falling slew rate and also the overshoot falling slew rate to avoid the accidental trigger of AQR.



Figure 24. Adaptive Quick Response Mechanism

### Anti-overshoot (ANTI-OVS)

The RT3634CE provides anti-overshoot function to suppress output voltage overshoot. Controller detects overshoot by signals related to output voltage. The overshoot trigger level can be adjusted by registers of ANTI-OVS\_TH\_A, ANTI-OVS\_TH\_B and ANTI-OVS\_TH\_C for Rail A, Rail B and Rail C rail respectively. The main detecting signal comes from COMP. However, COMP characteristic varies with compensation. Initial trigger level setting is based on the following equation:

$$\triangle COMP \times \frac{4}{3} = \triangle VSEN \times \frac{R_{EA2}}{R_{EA1}} \times \frac{4}{3} > Anti-OVS \text{ threshold}$$

The final setting should be determined according to actual Error AMP compensator design and measurement.

While overshoot exceeds the set trigger level, all PWMs keep in tri-state until the zero current is detected or VSEN returns to normal level. Turning off LGs forces positive current flow through body diode to cause diode forward voltage drop. The extra forward voltage can speed up inductor current discharge and decrease overshoot.

| Table 3. Function Setting of MULTI-PH_QR |                         |                         |  |  |  |
|------------------------------------------|-------------------------|-------------------------|--|--|--|
| Address<br>Value                         | 0x1B [7:4]              | 0x1C [7:4]              |  |  |  |
| 0000                                     | MULTI-PH_QR_A = 320     | MULTI-PH_QR_B = 320     |  |  |  |
| 0001                                     | MULTI-PH_QR_A = 480     | MULTI-PH_QR_B = 480     |  |  |  |
| 0010                                     | $MULTI-PH_QR_A = 640$   | MULTI-PH_QR_B = 640     |  |  |  |
| 0011                                     | MULTI-PH_QR_A = 800     | MULTI-PH_QR_B = 800     |  |  |  |
| 0100                                     | MULTI-PH_QR_A = 960     | MULTI-PH_QR_B = 960     |  |  |  |
| 0101                                     | MULTI-PH_QR_A = 1120    | MULTI-PH_QR_B = 1120    |  |  |  |
| 0110                                     | MULTI-PH_QR_A = 1280    | MULTI-PH_QR_B = 1280    |  |  |  |
| 0111                                     | Reserved                | Reserved                |  |  |  |
| 1000                                     | Reserved                | Reserved                |  |  |  |
| 1001                                     | Reserved                | Reserved                |  |  |  |
| 1010                                     | Reserved                | Reserved                |  |  |  |
| 1011                                     | Reserved                | Reserved                |  |  |  |
| 1100                                     | MULTI-PH_QR_A = 1440    | MULTI-PH_QR_B = 1440    |  |  |  |
| 1101                                     | MULTI-PH_QR_A = 1600    | MULTI-PH_QR_B = 1600    |  |  |  |
| 1110                                     | MULTI-PH_QR_A = 1760    | MULTI-PH_QR_B = 1760    |  |  |  |
| 1111                                     | MULTI-PH_QR_A = Disable | MULTI-PH_QR_B = Disable |  |  |  |

### Table 4. Function Setting of 1-PH\_QR

| Address<br>Value | 0x1B [3:0]          | 0x1C [3:0]          |  |  |  |
|------------------|---------------------|---------------------|--|--|--|
| 0000             | 1-PH_QR_A = 320     | 1-PH_QR_B = 320     |  |  |  |
| 0001             | 1-PH_QR_A = 480     | 1-PH_QR_B = 480     |  |  |  |
| 0010             | 1-PH_QR_A = 640     | 1-PH_QR_B = 640     |  |  |  |
| 0011             | 1-PH_QR_A = 800     | 1-PH_QR_B = 800     |  |  |  |
| 0100             | 1-PH_QR_A = 960     | 1-PH_QR_B = 960     |  |  |  |
| 0101             | 1-PH_QR_A = 1120    | 1-PH_QR_B = 1120    |  |  |  |
| 0110             | 1-PH_QR_A = 1280    | 1-PH_QR_B = 1280    |  |  |  |
| 0111             | Reserved            | Reserved            |  |  |  |
| 1000             | Reserved            | Reserved            |  |  |  |
| 1001             | Reserved            | Reserved            |  |  |  |
| 1010             | Reserved            | Reserved            |  |  |  |
| 1011             | Reserved            | Reserved            |  |  |  |
| 1100             | 1-PH_QR_A = 1440    | 1-PH_QR_B = 1440    |  |  |  |
| 1101             | 1-PH_QR_A = 1600    | 1-PH_QR_B = 1600    |  |  |  |
| 1110             | 1-PH_QR_A = 1760    | 1-PH_QR_B = 1760    |  |  |  |
| 1111             | 1-PH_QR_A = Disable | 1-PH_QR_B = Disable |  |  |  |

### **ACLL Performance Enhancement**

The RT3634CE provides another optional function to improve undershoot by applying a positive offset at loading edge. Controller detects the COMP signal and compares it with steady state. While VCOMP variation exceeds a threshold, an additional positive offset is added to the output voltage. The undershoot suppression (the adaptive ramp) threshold for multiphase operation (PS0) can be set through registers of MULTI-PH AR TH A and MULTI-PH AR TH B for Rail A and B respectively. The undershoot suppression (the adaptive ramp) threshold for single-phase operation (PS1) can be set through registers of 1-PH AR TH A, 1-PH AR TH B and 1-PH AR TH C for Rail A, B and C respectively. The smaller index indicates that the detection is triggered easily. The positive offset is related to the compensation.



The ACLL performance enhancement threshold can approximate to  $_{60mV/}\frac{V_{EA2}}{V_{EA1}}$ . In PS0, the slew rate of VRAMP increases when the VCOMP intersects the positive offset in order to send out another on-time earlier to improve undershoot. In PS1, except for the positive offset, an additional 10mV is applied to the DAC and one pulse of PWM is also forced to turn on while the function is triggered. The positive offset is released gradually in about hundred micro-second. Figure 25 and Figure 26 show undershoot suppression behavior in PS0 and PS1. For different platform, the optimized setting is different. The final setting must be based on actual measurement.



### Smart Phase Management (SPM)

The RT3634CE adopts the Smart Phase Management (SPM) to improve light load efficiency and provide the fast phase adding and phase shedding. The SPM function can be enabled and disabled through the NVM registers of EN SPM A, EN SPM B and EN SPM C for Rail A, Rail B and Rail C respectively. The controller compares IMON reporting with threshold and hysteresis of SPM to decide the number of phase adding and phase shedding. The threshold of SPM can be adjusted through the registers of SPM THx A (0x92, 0x93) and SPM THx B (0x99) for Rail A and Rail B respectively. For example, set the SPM TH4 A = 60% of ICCMAX A to drive the 4-phase operation when the IMON reporting is higher than the 60% of ICCMAX of Rail A. The hysteresis of SPM can be adjusted through the registers of SPM HYSx A (0x94, 0x95) and SPM HYSx B (0x9A) for Rail A and Rail B respectively. For example,

# RT3634CE

set the SPM HYS4 A = 5% of ICCMAX A with SPM TH4 A = 60% of ICCMAX A to drive the 3-phase operation when the IMON reporting is less than the 55% (SPM\_TH4\_A - SPM\_HYS4\_A) of ICCMAX of Rail A. The controller enters the diode emulation mode (DEM) automatically when the inductor current is lower than the zero current detection threshold (ZCD) when the SPM function is enabled. There is no delay time during phase adding from lower to higher phase number operation. The delay time during the phase shedding from higher to lower phase number operation can be set through the 0x96 [7:6] and 0x9B [7:6] for Rail A and Rail B respectively. In addition to the output current comparison, the RT3634CE provides three events to operate in full phase immediately. One is DVID up, another is DVID down, the other is the AQR function be triggered during transient response. Figure 27 shows smart phase management mechanism.



### (a) Phase Diagram of Smart Phase Management



(b) Phase Adding and Phase Shedding of Smart Phase Management Figure 27. Smart Phase Management Mechanism

| Copyright © 2023 Ric | htek Technology Corporation. All rights reserved. | RICHTEK | is a registered trademark of Richtek Technology Corporation. |
|----------------------|---------------------------------------------------|---------|--------------------------------------------------------------|
| DS3634CE-00          | May 2023                                          |         | www.richtek.com                                              |

### Soft-Start Overcurrent Protection (SSOCP)

The RT3634CE provides soft-start overcurrent protection (SSOCP) during the period of the first-time output ramps up from 0V and  $80\mu$ s after it is settled. Figure 28 illustrates the mechanism for SSOCP. When the inductor current exceeds the threshold of SSOCP, the controller will turn off both the high-side and low-side MOSFETs immediately, and de-assert VR\_READY. The SSOCP threshold is defined as:

When ICCMAX < 40A

 $\Delta V_{SSOCP} = 200 \text{mV} \cdot \frac{70}{\text{ICCMAX}} \cdot \text{phase number;}$ 

When  $40A \le ICCMAX < 80A$ 

 $\Delta V_{SSOCP} = 400 \text{mV} \cdot \frac{70}{\text{ICCMAX}} \cdot \text{phase number;}$ 

When ICCMAX ≥ 80A

 $\Delta V_{SSOCP} = 800 \text{mV} \cdot \frac{70}{\text{ICCMAX}} \cdot \text{phase number.}$ 

After SSOCP event is removed, the controller can be restarted by toggling VCC power or EN pin.



Mechanism



# RT3634CE

### **Overcurrent Protection (OCP)**

The RT3634CE has sum OCP mechanisms and the threshold of sum OCP for PS0 is defined as:

ISUM\_OC,PS0

 $= K_{SOCP} \times VIMON_{ICCMAX} \times \frac{1 k\Omega}{DCR} \times \frac{1}{A_{MIRROR}} \times \frac{1}{R_{IMON,EQ}}$ Isum\_oc,ps1,2,3  $= K_{SOCP1} \times VIMON_{ICCMAX} \times \frac{1 k\Omega}{DCR} \times \frac{1}{A_{MIRROR}} \times \frac{1}{R_{IMON,EQ}}$ 

ICCMAX >= 40, K<sub>SOCP</sub> = 1.3, K<sub>SOCP1</sub> =  $\frac{1.3}{\text{phase number}}$ 

ICCMAX < 40,  $K_{SOCP} = K_{SOCP1} = 1.6$ 

While RIMON, EQ is designed exactly to meet

VIMONICCMAX

 $= ICCMAX \ registe \ value \times A_{MIRROR} \times \frac{DCR}{1k\Omega} \times R_{IMON,EQ}$ 

ICCMAX register value = ICCMAX and VIMONICCMAX = 0.2V, 0.4V or 0.8V according to ICCMAX.

Sum OCP threshold can be simplified as ISUM\_OC,PS0 = KSOCP x ICCMAX and ISUM\_OC,PS1,2,3 = KSOCP1 x ICCMAX. Note that the modification of ICCMAX register value cannot change sum OCP threshold.

While inductor current above sum OCP threshold lasts  $40\mu$ s, controller de-asserts VR\_READY and latches PWM in tri-state to turn off high-side and low-side power MOSFETs. Sum OCP is masked during DVID period plus  $80\mu$ s after VID settles. It is also masked when VID = 0V condition.



Figure 29. SUM OC Protection Mechanism



### **Overvoltage Protection (OVP)**

The OVP threshold is linked with VID. The classification table is illustrated in Table 5. While VID = 0V, OVP is masked. When VID ramps up from VID = 0V till the first PWM after VID settles, OVP threshold is 2.45V to allow not-fully-discharged VSEN. Otherwise, the OVP threshold is relative to VID and equals to VID+350mV with minimum limit = 1.35V. While VID  $\leq$  1V, the OVP threshold is limited at 1.35V.

The OV protection mechanism is illustrated in Figure 30

and Figure 31. When OVP is triggered with 0.5 $\mu$ s filter time, controller de-asserts VR\_READY and forces all PWMs low to turn on low-side power MOSFETs. PWM remains low until the output voltage is pulled down to below 2.1V for DVID up from 0V and below VID for other conditions. After 60 $\mu$ s from OVP trigger, VID starts to ramp down to 0V with slow slew rate. During the period, PWM is not allowed to turn on. Controller controls PWM to be low or tri-state to pull down the output voltage along with VID.

| VID Condition                                                   | OVP Threshold                                      | Example                                                                              | Protection<br>Flag | Protection Action                                                                                            | Protection<br>Reset |
|-----------------------------------------------------------------|----------------------------------------------------|--------------------------------------------------------------------------------------|--------------------|--------------------------------------------------------------------------------------------------------------|---------------------|
| VID = 0                                                         | OVP is masked.                                     |                                                                                      |                    |                                                                                                              |                     |
| DVID up period from<br>0V to 1st PWM pulse<br>after VID settles | 2.45V                                              |                                                                                      |                    | VR_READY latched<br>low. The output voltage<br>is pulled down to below<br>2.1V and then ramps<br>down to 0V. |                     |
| DVID period from<br>non-zero VID                                | VID+350mV if VID<br>> 1.0V, 1.35V if<br>VID ≤ 1.0V | VID = 1.2V,<br>OVP  threshold =<br>1.55V<br>VID = 0.9V,<br>OVP  threshold =<br>1.35V | VREF =<br>1V       | VR_READY latched<br>low. The output voltage<br>is pulled down to below                                       | VCC/EN<br>Toggle    |
| VID≠0                                                           | VID+350mV if VID<br>> 1.0V, 1.35V if<br>VID ≤ 1.0V | VID = 1.2V,<br>OVP threshold =<br>1.55V<br>VID = 0.9V,<br>OVP threshold =<br>1.35V   |                    | VID and then ramps<br>down to 0V.                                                                            |                     |

### Table 5. Summary of Overvoltage Protection

## **RT3634CE**



Figure 30. Overvoltage Protection Mechanism for DVID up from 0V







### **Undervoltage Protection**

When the output voltage is lower than VID-650mV with  $3\mu$ s filter time, UVP is triggered and VR\_READY is deasserted and all PWMs are in tri-state to turn off high-

side and low-side power MOSFETs. UVP is masked during DVID period and  $80\mu$ s after VID settles. The mechanism is illustrated in Figure 32.



Figure 32. Undervoltage Protection Mechanism

All protections are reset only by VCC/EN toggle. UVP and OCP protections are listed in Table 6. Note that the real filter time also depends on the magnitude of detected signal. The signal magnitude affects analog comparator's overdrive voltage and output slew rate. The RT3634CE provides protection flag to promptly determine which kind of protections is triggered. As protection happens, VREF is forced to be 1V/1.5V/2V for OVP/UVP/SUM\_OCP, respectively.

| Protection<br>Type        | Protection Threshold                                                                                                                                                                                                                                                                                                                                       | Protection<br>Flag | Protection<br>Action | DVID Mask<br>Time                                                                                 | Protection<br>Reset |  |
|---------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|----------------------|---------------------------------------------------------------------------------------------------|---------------------|--|
| SSOCP                     | When ICCMAX< 40A<br>$\Delta V_{SSOCP} = 200 \text{mV} \cdot \frac{70}{\text{ICCMAX}} \cdot \text{phase number};$ When 40A ≤ ICCMAX < 80A<br>$\Delta V_{SSOCP} = 400 \text{mV} \cdot \frac{70}{\text{ICCMAX}} \cdot \text{phase number};$ When ICCMAX ≥ 80A<br>$\Delta V_{SSOCP} = 800 \text{mV} \cdot \frac{70}{\text{ICCMAX}} \cdot \text{phase number}.$ | VREF = 2V          | PWM tri-<br>state,   | After the<br>period of the<br>first-time<br>DVID up from<br>0V and 80µs<br>after it is<br>settled | VCC/EN              |  |
| Sum OCP<br>for PS0        | $I_{SUM_OC,PS0} = K_{SOCP} \times VIMON_{ICCMAX} \times \frac{R_{CSx}}{DCR} \times \frac{1}{R_{IMON,EQ}}$                                                                                                                                                                                                                                                  | VREF = 2V          | latched low          |                                                                                                   | loggie              |  |
| Sum OCP<br>for non<br>PS0 | $I_{SUM_OC,PS1,2,3} = K_{SOCP1} \times VIMON_{ICCMAX} \times \frac{R_{CSx}}{DCR} \times \frac{1}{R_{IMON,EQ}}$                                                                                                                                                                                                                                             | VREF = 2V          |                      | DVID+80μs                                                                                         |                     |  |
| UVP                       | VID-650mV                                                                                                                                                                                                                                                                                                                                                  | VREF =<br>1.5V     |                      |                                                                                                   |                     |  |

#### Table 6. Summary of UVP and OCP Protection

## **RT3634CE**

#### **Thermal Considerations**

The junction temperature should never exceed the absolute maximum junction temperature  $T_{J(MAX)}$ , listed under Absolute Maximum Ratings, to avoid permanent damage to the device. The maximum allowable power dissipation depends on the thermal resistance of the IC package, the PCB layout, the rate of surrounding airflow, and the difference between the junction and ambient temperatures. The maximum power dissipation can be calculated using the following formula:

$$PD(MAX) = (TJ(MAX) - TA) / \theta JA$$

where  $T_{J(MAX)}$  is the maximum junction temperature, TA is the ambient temperature, and  $\theta_{JA}$  is the junction-toambient thermal resistance.

For continuous operation, the maximum operating junction temperature indicated under Recommended Operating Conditions is 125°C. The junction-to-

ambient thermal resistance,  $\theta_{JA}$ , is highly package dependent. For a WQFN-60L 7x7 package, the thermal resistance,  $\theta_{JA}$ , is 25.5°C/W on a standard JEDEC 51-7 high effective-thermal-conductivity four-layer test board. The maximum power dissipation at TA = 25°C can be calculated as below:

 $P_{D(MAX)} = (125^{\circ}C - 25^{\circ}C) / (25.5^{\circ}C/W) = 3.92W$  for a WQFN-60L 7x7 package.

The maximum power dissipation depends on the operating ambient temperature for the fixed  $T_{J(MAX)}$  and the thermal resistance,  $\theta_{JA}$ . The derating curves in Figure 33 allows the designer to see the effect of rising ambient temperature on the maximum power dissipation.



Figure 33. Derating Curve of Maximum Power Dissipation

RICHTEK



### **Functional Register Description**

The  $I^2C$  slave address = 0x20 to 0x23.

This  $I^2C$  does not have a stretch function.

The  $I^2C$  interface supports standard slave mode (100kbps), and fast mode (400kbps). The write or read bit stream (N > 1) is shown below:





All reserved bit(s) must be kept at their default values.

| Table 7. Register List |         |                                    |         |      |       |     |  |
|------------------------|---------|------------------------------------|---------|------|-------|-----|--|
| Page                   | Address | Register Name                      | Default | Туре | Paged | NVM |  |
| 0x82                   | 0x00    | DVID_COMP_MT_A                     | 0x4C    | RW   | Yes   | Yes |  |
| 0x82                   | 0x01    | DVID_COMP_MT_B                     | 0xC4    | RW   | Yes   | Yes |  |
| 0x82                   | 0x02    | DVID_COMP_MT_C                     | 0xC2    | RW   | Yes   | Yes |  |
| 0x82                   | 0x03    | LGON_RIP_COMP_A                    | 0x80    | RW   | Yes   | Yes |  |
| 0x82                   | 0x04    | LGON_RIP_COMP_B                    | 0x00    | RW   | Yes   | Yes |  |
| 0x82                   | 0x05    | LGON_RIP_COMP_C                    | 0x80    | RW   | Yes   | Yes |  |
| 0x82                   | 0x06    | MT_FVM_UVP                         | 0x21    | RW   | Yes   | Yes |  |
| 0x82                   | 0x07    | TSEN_SEL                           | 0x10    | RW   | Yes   | Yes |  |
| 0x82                   | 0x08    | FVM_NON_OVERLAP                    | 0x00    | RW   | Yes   | Yes |  |
| 0x82                   | 0x09    | SPM_1PH_AR_AB_SLL_C                | 0x07    | RW   | Yes   | Yes |  |
| 0x82                   | 0x0A    | MT_RIP_COMP_AB                     | 0x00    | RW   | Yes   | Yes |  |
| 0x82                   | 0x10    | ICCMAX_A                           | 0xB0    | RW   | Yes   | Yes |  |
| 0x82                   | 0x11    | ICCMAX_ADD_VBOOT_SR                | 0x22    | RW   | Yes   | Yes |  |
| 0x82                   | 0x12    | ICCMAX_B                           | 0x51    | RW   | Yes   | Yes |  |
| 0x82                   | 0x13    | ICCMAX_C                           | 0x28    | RW   | Yes   | Yes |  |
| 0x82                   | 0x14    | VIDT_0LL                           | 0x00    | RW   | Yes   | Yes |  |
| 0x82                   | 0x15    | KTON_AB                            | 0x34    | RW   | Yes   | Yes |  |
| 0x82                   | 0x16    | KTON_C_Ai_AB                       | 0x3F    | RW   | Yes   | Yes |  |
| 0x82                   | 0x17    | Ai_BC_EN_SPM                       | 0xAF    | RW   | Yes   | Yes |  |
| 0x82                   | 0x18    | DBLR_PH_CS_SEL                     | 0x00    | RW   | Yes   | Yes |  |
| 0x82                   | 0x19    | ICCMAX_D                           | 0x20    | RW   | Yes   | Yes |  |
| 0x82                   | 0x1A    | ANTI_OVS_SLL_A                     | 0xC0    | RW   | Yes   | Yes |  |
| 0x82                   | 0x1B    | QR_TH_A                            | 0x21    | RW   | Yes   | Yes |  |
| 0x82                   | 0x1C    | QR_TH_B                            | 0x55    | RW   | Yes   | Yes |  |
| 0x82                   | 0x1D    | AR_TH_AB                           | 0xB6    | RW   | Yes   | Yes |  |
| 0x82                   | 0x1E    | AR_TH_C_ZCD_AB                     | 0xE0    | RW   | Yes   | Yes |  |
| 0x82                   | 0x1F    | ZCD_C_ICCMAX_ADD_D_SLL_B           | 0x02    | RW   | Yes   | Yes |  |
| 0x82                   | 0x20    | LPF_INITIAL_AB                     | 0x11    | RW   | Yes   | Yes |  |
| 0x82                   | 0x21    | RT_SPS_DBLR_SPM_FVM_HLPF_LPF_INT_C | 0x3E    | RW   | Yes   | Yes |  |
| 0x82                   | 0x22    | DVID_LIFT_AB                       | 0x54    | RW   | Yes   | Yes |  |
| 0x82                   | 0x23    | DVID_LIFT_C                        | 0x32    | RW   | Yes   | Yes |  |
| 0x82                   | 0x24    | PSYS_PWM_TRI_0V_DVID               | 0x05    | RW   | Yes   | Yes |  |
| 0x82                   | 0x25    | ACLL_LPF_TSEN_POS_OFST_A           | 0xE0    | RW   | Yes   | Yes |  |
| 0x82                   | 0x26    | ACLL_LPF_TSEN_POS_OFST_B           | 0x20    | RW   | Yes   | Yes |  |
| 0x82                   | 0x27    | ACLL_LPF_TSEN_POS_OFST_C           | 0x20    | RW   | Yes   | Yes |  |



| Page   | Address | Register Name     | Default | Туре | Paged | NVM |
|--------|---------|-------------------|---------|------|-------|-----|
| 0x82   | 0x28    | FVM_CTRL_AB       | 0x44    | RW   | Yes   | Yes |
| 0x82   | 0x29    | RESERVED          | 0xF8    | RW   | Yes   | Yes |
| 0x82   | 0x2A    | ZCD_HYS_OFST_C    | 0xC0    | RW   | Yes   | Yes |
| 0x82   | 0x2B    | EN_RAIL_MAX_PH    | 0x42    | RW   | Yes   | Yes |
| 0x82   | 0x2C    | SVID_ADDR         | 0x06    | RW   | Yes   | Yes |
| 0x82   | 0x2D    | LPF_LIMIT_AB      | 0x8E    | RW   | Yes   | Yes |
| 0x82   | 0x2E    | ZCD_HYS_OFST_A    | 0x80    | RW   | Yes   | Yes |
| 0x82   | 0x2F    | ZCD_HYS_OFST_B    | 0x82    | RW   | Yes   | Yes |
| 0x82   | 0x30    | VBOOT_VID_A       | 0xA1    | RW   | Yes   | Yes |
| 0x82   | 0x31    | SD_GD_VID_A       | 0xA1    | RW   | Yes   | Yes |
| 0x82   | 0x32    | VBOOT_VID_B       | 0xA1    | RW   | Yes   | Yes |
| 0x82   | 0x33    | SD_GD_VID_B       | 0xA1    | RW   | Yes   | Yes |
| 0x82   | 0x34    | VBOOT_VID_C       | 0xA1    | RW   | Yes   | Yes |
| 0x82   | 0x35    | SD_GD_VID_C       | 0xA1    | RW   | Yes   | Yes |
| 0x82   | 0x36    | RESERVED          | 0x00    | RW   | Yes   | Yes |
| 0x82   | 0x37    | RESERVED          | 0x00    | RW   | Yes   | Yes |
| 0x82   | 0x38    | RESERVED          | 0x00    | RW   | Yes   | Yes |
| 0x82   | 0x39    | RESERVED          | 0x00    | RW   | Yes   | Yes |
| 0x82   | 0x3A    | RESERVED          | 0x00    | RW   | Yes   | Yes |
| 0x82   | 0x3B    | RESERVED          | 0x00    | RW   | Yes   | Yes |
| 0x82   | 0x3C    | RESERVED          | 0x00    | RW   | Yes   | Yes |
| 0x82   | 0x3D    | RESERVED          | 0x00    | RW   | Yes   | Yes |
| 0x82   | 0x3E    | RESERVED          | 0x00    | RW   | Yes   | Yes |
| 0x82   | 0x3F    | RESERVED          | 0x00    | RW   | Yes   | Yes |
| 0x82   | 0x70    | SET_FW_VER_LSB    | 0x01    | RW   | Yes   | Yes |
| 0x82   | 0x71    | SET_FW_VER_MSB    | 0x00    | RW   | Yes   | Yes |
| 0x82   | 0x72    | RESERVED          | 0x01    | RW   | Yes   | Yes |
| 0x82   | 0x73    | RESERVED          | 0x34    | RW   | Yes   | Yes |
| 0x82   | 0x74    | MODEL_ID          | 0x00    | RW   | Yes   | Yes |
| 0x82   | 0x7A    | RESERVED          | 0x03    | RW   | Yes   | Yes |
| 0x82   | 0x7B    | RESERVED          | 0x40    | RW   | Yes   | Yes |
| 0x82   | 0x7C    | RESERVED          | 0x00    | RW   | Yes   | Yes |
| 0x82   | 0x7D    | RESERVED          | 0x01    | RW   | Yes   | Yes |
| 0x82   | 0x7E    | CRC _PAGE_GROUP_1 | N/A     | R    | Yes   | No  |
| Global | 0x90    | CBG_A_1           | 0x92    | RW   | No    | No  |
| Global | 0x91    | CBG_A_2           | 0x48    | RW   | No    | No  |
| Global | 0x92    | SPM_TH_A_1        | 0x79    | RW   | No    | No  |
| Global | 0x93    | SPM_TH_A_2        | 0xBD    | RW   | No    | No  |

## **RT3634CE**

| Page   | Address | Register Name                | Default | Туре | Paged | NVM |
|--------|---------|------------------------------|---------|------|-------|-----|
| Global | 0x94    | SPM_HYS_A_1                  | 0x12    | RW   | No    | No  |
| Global | 0x95    | SPM_HYS_A_2_REV_ID           | 0x48    | RW   | No    | No  |
| Global | 0x96    | SPM_PH_CTRL_A_GROUP_0_FW_VER | 0xC1    | RW   | No    | No  |
| Global | 0x97    | CBG_B_1                      | 0x92    | RW   | No    | No  |
| Global | 0x98    | CBG_B_2_PRODUCT_ID           | 0x34    | RW   | No    | No  |
| Global | 0x99    | SPM_TH_B                     | 0x7A    | RW   | No    | No  |
| Global | 0x9A    | SPM_HYS_B                    | 0x24    | RW   | No    | No  |
| Global | 0x9B    | SPM_PH_CTRL_B                | 0xC7    | RW   | No    | No  |
| Global | 0x9C    | ANS_EN_SPM_PSK_CTRL          | 0x00    | RW   | No    | No  |
| Global | 0x9D    | RESERVED                     | 0x38    | RW   | No    | No  |
| Global | 0x9E    | RESERVED                     | 0x00    | RW   | No    | No  |
| Global | 0xEC    | NVM_PROGRAM_STATUS           | N/A     | R    | No    | No  |
| Global | 0xED    | STORE_RESTORE_CFG            | N/A     | W    | No    | No  |
| Global | 0xEF    | PAGE                         | 0x80    | RW   | No    | No  |
| Global | 0xF1    | ENTER_CONF_MODE              | N/A     | W    | No    | No  |
| Global | 0xFC    | UNLOCK_NVM                   | N/A     | W    | No    | No  |

## RICHTEK

### Table 8. DVID\_COMP\_MT\_A

| Address: 0x00 |                           |       |                   |   |                         |                          |                    |                          |
|---------------|---------------------------|-------|-------------------|---|-------------------------|--------------------------|--------------------|--------------------------|
| Bit           | 7                         | 6     | 5                 | 4 | 3                       | 2                        | 1                  | 0                        |
| Field         | EN_DVIDDN_L<br>IFT_15mV_A | DVIDE | DVIDDN_PULL_SEL_A |   | EXIT_PS1_L<br>IFT_VID_A | EXIT_PS1_R<br>ESET_LPF_A | EN_AI_DO<br>UBLE_A | RIPPLE_COM<br>P_DOUBLE_A |
| Default       | 0                         | 1     | 0                 | 0 | 1                       | 1                        | 0                  | 0                        |
| Туре          | RW                        |       | RW                |   | RW                      | RW                       | RW                 | RW                       |

| Bit | Name                  | Description                                                                                                                                                                                                                                                                                                                    |
|-----|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | EN_DVIDDN_LIFT_15mV_A | Enable/Disable DVID down with fixed lift 15mV to prevent the DVID down<br>undershoot of Rail A.<br>0: Enable<br>1: Disable                                                                                                                                                                                                     |
| 6:4 | DVIDDN_PULL_SEL_A     | DVID compensation during DVID ramp down of Rail A corresponding to<br>the register of DVID_LIFT_A (0x22 [7:4])<br>000: Disable<br>001: IDVID_LIFT_A x 0.25<br>010: IDVID_LIFT_A x 0.5<br>011: IDVID_LIFT_A x 0.75<br>100: IDVID_LIFT_A x 1.<br>101: IDVID_LIFT_A x 1.25<br>110: IDVID_LIFT_A x 1.5<br>111: IDVID_LIFT_A x 1.75 |
| 3   | EXIT_PS1_LIFT_VID_A   | Enable/Disable the VID lift when VR exits PS1 to avoid undershoot at mode transition for Rail A.<br>0: Disable<br>1: Enable                                                                                                                                                                                                    |
| 2   | EXIT_PS1_RESET_LPF_A  | Enable/Disable the LPF resetting when VR exits PS1 to avoid the undershoot at mode transition for Rail A.<br>0: Disable<br>1: Enable                                                                                                                                                                                           |
| 1   | EN_AI_DOUBLE_A        | Enable/Disable current gain Ai_A x2 of Rail A corresponding to the register<br>of Ai_A (0x16 [3:1])<br>0: Disable<br>1: Enable                                                                                                                                                                                                 |
| 0   | RIPPLE_COMP_DOUBLE_A  | Enable/Disable ripple compensation x2 of Rail A corresponding to the register of SET_RIPPLE_COMP_A (0x03 [2:0])<br>0: Disable<br>1: Enable                                                                                                                                                                                     |

### Table 9. DVID\_COMP\_MT\_B

| Address: 0x01 |                           |       |             |       |                         |                          |                    |                          |  |  |
|---------------|---------------------------|-------|-------------|-------|-------------------------|--------------------------|--------------------|--------------------------|--|--|
| Bit           | 7                         | 6     | 5           | 4     | 3                       | 2                        | 1                  | 0                        |  |  |
| Field         | EN_DVIDDN_<br>LIFT_15mV_B | DVIDD | N_PUL<br>_B | L_SEL | EXIT_PS1_<br>LIFT_VID_B | EXIT_PS1_<br>RESET_LPF_B | EN_AI_<br>DOUBLE_B | RIPPLE_COMP<br>_DOUBLE_B |  |  |
| Default       | 1                         | 1     | 0           | 0     | 0                       | 1                        | 0                  | 0                        |  |  |
| Туре          | RW                        |       | RW          |       | RW                      | RW                       | RW                 | RW                       |  |  |

| Bit | Name                  | Description                                                                                                                                                                                                                                                                                                                   |
|-----|-----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | EN_DVIDDN_LIFT_15mV_B | Enable/Disable DVID down with fixed lift 15mV to prevent the DVID down<br>undershoot of Rail B.<br>0: Enable<br>1: Disable                                                                                                                                                                                                    |
| 6:4 | DVIDDN_PULL_SEL_B     | DVID compensation during DVID ramp down of Rail B corresponding to<br>the register of DVID_LIFT_B (0x22 [3:0])<br>000: Disable<br>001: IDVID_LIFT_B x 0.25<br>010: IDVID_LIFT_B x 0.5<br>011: IDVID_LIFT_B x 0.75<br>100: IDVID_LIFT_B x 1<br>101: IDVID_LIFT_B x 1.25<br>110: IDVID_LIFT_B x 1.5<br>111: IDVID_LIFT_B x 1.75 |
| 3   | EXIT_PS1_LIFT_VID_B   | Enable/Disable the VID lift when VR exits PS1 to avoid undershoot at mode transition for Rail B.<br>0: Disable<br>1: Enable                                                                                                                                                                                                   |
| 2   | EXIT_PS1_RESET_LPF_B  | Enable/Disable the LPF resetting when VR exits PS1 to avoid the undershoot at mode transition for Rail B.<br>0: Disable<br>1: Enable                                                                                                                                                                                          |
| 1   | EN_AI_DOUBLE_B        | Enable/Disable current gain of Ai_B x2 of Rail B corresponding to the register of Ai_B (0x16 [0]: 0x17 [7:6])<br>0: Disable<br>1: Enable                                                                                                                                                                                      |
| 0   | RIPPLE_COMP_DOUBLE_B  | Enable/Disable ripple compensation x2 of Rail B corresponding to the register of SET_RIPPLE_COMP_B (0x04 [2:0])<br>0: Disable<br>1: Enable                                                                                                                                                                                    |

## RICHTEK

### Table 10. DVID\_COMP\_MT\_C

| Address | Address: 0x02             |       |        |       |      |       |                |                          |  |  |  |  |
|---------|---------------------------|-------|--------|-------|------|-------|----------------|--------------------------|--|--|--|--|
| Bit     | 7                         | 6     | 5      | 4     | 3    | 2     | 1              | 0                        |  |  |  |  |
| Field   | EN_DVIDDN_LI<br>FT_15mV_C | DVIDD | N_PULL | SEL_C | Rese | erved | EN_AI_DOUBLE_C | RIPPLE_COMP_D<br>OUBLE_C |  |  |  |  |
| Default | 1                         | 1     | 0      | 0     | 0    | 0     | 1              | 0                        |  |  |  |  |
| Туре    | RW                        |       | RW     |       | RW   |       | RW             | RW                       |  |  |  |  |

| Bit | Name                  | Description                                                                                                                                                                                                                                                                                                                   |
|-----|-----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | EN_DVIDDN_LIFT_15mV_C | Enable/Disable DVID down with fixed lift 15mV to prevent the DVID down<br>undershoot of Rail C.<br>0: Enable<br>1: Disable                                                                                                                                                                                                    |
| 6:4 | DVIDDN_PULL_SEL_C     | DVID compensation during DVID ramp down of Rail C corresponding to<br>the register of DVID_LIFT_C (0x23 [7:4])<br>000: Disable<br>001: IDVID_LIFT_C x 0.25<br>010: IDVID_LIFT_C x 0.5<br>011: IDVID_LIFT_C x 0.75<br>100: IDVID_LIFT_C x 1<br>101: IDVID_LIFT_C x 1.25<br>110: IDVID_LIFT_C x 1.5<br>111: IDVID_LIFT_C x 1.75 |
| 3:2 | Reserved              | Reserved bits                                                                                                                                                                                                                                                                                                                 |
| 1   | EN_AI_DOUBLE_C        | Enable/Disable current gain of Ai_C x2 of Rail C corresponding to the register of Ai_C (0x17 [5:4])<br>0: Disable<br>1: Enable                                                                                                                                                                                                |
| 0   | RIPPLE_COMP_DOUBLE_C  | Enable/Disable ripple compensation x2 of Rail C corresponding to the register of SET_RIPPLE_COMP_C (0x05 [2:0])<br>0: Disable<br>1: Enable                                                                                                                                                                                    |

## **RT3634CE**

| Table | 11. | LGON | RIP | COMP | Α |
|-------|-----|------|-----|------|---|
|       |     |      |     |      |   |

| Address | <b>s:</b> 0x03       |   |     |        |   |                   |   |   |
|---------|----------------------|---|-----|--------|---|-------------------|---|---|
| Bit     | 7                    | 6 | 5   | 4      | 3 | 2                 | 1 | 0 |
| Field   | DECAY_END<br>_LGON_A |   | Res | served |   | SET_RIPPLE_COMP_A |   |   |
| Default | 1                    | 0 | 0   | 0      | 0 | 0                 | 0 | 0 |
| Туре    | RW                   |   | F   | RW     |   | RW                |   |   |

| Bit | Name              | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|-----|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | DECAY_END_LGON_A  | Enable/Disable turning low-gate ON when reaching target VID at the end of decay down for Rail A.<br>0: Disable<br>1: Enable                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 6:3 | Reserved          | Reserved bits.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 2:0 | SET_RIPPLE_COMP_A | Adding auxiliary compensation current to VEA for compensating frequency<br>difference when VID = $0.3V \sim 0.9V$ of Rail A, which helps the output voltage to<br>reach the target within the specified time during DVID transition.<br>lcomp = VID/1.13M $\Omega$ x SET_RIPPLE_COMP_A.<br>As 0x00 [0] = 0,<br>0x03 [2:0] =<br>000: x0<br>001: x1<br>010: x2<br>011: x3<br>100: x4<br>101: x5<br>110: x6<br>111: x7<br>As 0x00 [0] = 1,<br>0x03 [2:0] =<br>000: x0<br>001: x2<br>010: x4<br>011: x6<br>100: x8<br>101: x10<br>110: x12<br>111: x14 |

### RICHTEK

### Table 12. LGON\_RIP\_COMP\_B

| Address: 0x04 |                      |   |     |        |   |                   |    |   |  |  |
|---------------|----------------------|---|-----|--------|---|-------------------|----|---|--|--|
| Bit           | 7                    | 6 | 5   | 4      | 3 | 2                 | 1  | 0 |  |  |
| Field         | DECAY_END<br>_LGON_B |   | Res | served |   | SET_RIPPLE_COMP_B |    |   |  |  |
| Default       | 0                    | 0 | 0   | 0      | 0 | 0                 | 0  | 0 |  |  |
| Туре          | RW                   |   | RW  |        |   |                   | RW |   |  |  |

| Bit | Name              | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|-----|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | DECAY_END_LGON_B  | Enable/Disable turning low-gate ON when reaching target VID at the end of decay down for Rail B.<br>0: Disable<br>1: Enable                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 6:3 | Reserved          | Reserved bits.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 2:0 | SET_RIPPLE_COMP_B | Adding auxiliary compensation current to VEA for compensating frequency<br>difference when VID = $0.3V \sim 0.9V$ of Rail B, which helps the output voltage to<br>reach the target within the specified time during DVID transition.<br>lcomp = VID/1.13M $\Omega \times SET_RIPPLE_COMP_B$ .<br>As $0x01 [0] = 0$ ,<br>0x04 [2:0] =<br>000: x0<br>001: x1<br>010: x2<br>011: x3<br>100: x4<br>101: x5<br>110: x6<br>111: x7<br>As $0x01 [0] = 1$ ,<br>0x04 [2:0] =<br>000: x0<br>001: x2<br>010: x4<br>011: x6<br>100: x8<br>101: x10<br>110: x12<br>111: x14 |

## **RT3634CE**

| Table | 13. | LGON | RIP | COMP | С |
|-------|-----|------|-----|------|---|
|       |     |      |     | -    | _ |

| Address | Address: 0x05        |   |       |        |   |                   |    |   |  |  |
|---------|----------------------|---|-------|--------|---|-------------------|----|---|--|--|
| Bit     | 7                    | 6 | 5     | 4      | 3 | 2                 | 1  | 0 |  |  |
| Field   | DECAY_END<br>_LGON_C |   | Res   | served |   | SET_RIPPLE_COMP_C |    |   |  |  |
| Default | 1                    | 0 | 0     | 0      | 0 | 0                 | 0  | 0 |  |  |
| Туре    | RW                   |   | RW RW |        |   |                   | RW |   |  |  |

| Bit | Name              | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|-----|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | DECAY_END_LGON_C  | Enable/Disable turning low-gate ON when reaching target VID at the end of decay down for Rail C.<br>0: Disable<br>1: Enable                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 6:3 | Reserved          | Reserved bits.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 2:0 | SET_RIPPLE_COMP_C | Adding auxiliary compensation current to VEA for compensating frequency<br>difference when VID = $0.3V \sim 0.9V$ of Rail C, which helps the output voltage to<br>reach the target within the specified time during DVID transition.<br>lcomp = VID/1.13M $\Omega$ x SET_RIPPLE_COMP_C.<br>As 0x02 [0] = 0,<br>0x05 [2:0] =<br>000: x0<br>001: x1<br>010: x2<br>011: x3<br>100: x4<br>101: x5<br>110: x6<br>1111: x7<br>As 0x02 [0] = 1,<br>0x05 [2:0] =<br>000: x0<br>001: x2<br>010: x4<br>011: x6<br>100: x8<br>101: x10<br>110: x12<br>111: x14 |

## RICHTEK

### Table 14. MT\_FVM\_UVP

| Address: 0x06 |          |                                 |                                 |                                 |               |               |               |          |  |
|---------------|----------|---------------------------------|---------------------------------|---------------------------------|---------------|---------------|---------------|----------|--|
| Bit           | 7        | 6                               | 5                               | 4                               | 3             | 2             | 1             | 0        |  |
| Field         | Reserved | EXIT_PS2_<br>PS3_TRIG<br>_PWM_A | EXIT_PS2_<br>PS3_TRIG<br>_PWM_B | EXIT_PS2_<br>PS3_TRIG<br>_PWM_C | FVM_UVP<br>_A | FVM_UVP<br>_B | FVM_UVP<br>_C | Reserved |  |
| Default       | 0        | 0                               | 1                               | 0                               | 0             | 0             | 0             | 1        |  |
| Туре          | RW       | RW                              | RW                              | RW                              | RW            | RW            | RW            | RW       |  |

| Bit | Name                        | Description                                                                                                                                                                                                               |
|-----|-----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | Reserved                    | Reserved bit.                                                                                                                                                                                                             |
| 6   | EXIT_PS2_PS3_TRIG<br>_PWM_A | The forced PWM Ton will be triggered upon exiting PS2/PS3 to avoid the undershoot during the mode transition of Rail A.<br>0: Disable.<br>1: Enable.                                                                      |
| 5   | EXIT_PS2_PS3_TRIG<br>_PWM_B | The forced PWM Ton will be triggered upon exiting PS2/PS3 to avoid the<br>undershoot during the mode transition of Rail B.<br>0: Disable.<br>1: Enable.                                                                   |
| 4   | EXIT_PS2_PS3_TRIG<br>_PWM_C | The forced PWM Ton will be triggered upon exiting PS2/PS3 to avoid the undershoot during the mode transition of Rail C.<br>0: Disable.<br>1: Enable.                                                                      |
| 3   | FVM_UVP_A                   | Enable/Disable blocking the UVP function when Fast V-Mode is triggered of<br>Rail A.<br>0: Enable, the UVP is not blocked when Fast V-Mode is triggered.<br>1: Disable, the UVP is blocked when Fast V-Mode is triggered. |
| 2   | FVM_UVP_B                   | Enable/Disable blocking the UVP function when Fast V-Mode is triggered of<br>Rail B.<br>0: Enable, the UVP is not blocked when Fast V-Mode is triggered.<br>1: Disable, the UVP is blocked when Fast V-Mode is triggered. |
| 1   | FVM_UVP_C                   | Enable/Disable blocking the UVP function when Fast V-Mode is triggered of<br>Rail C.<br>0: Enable, the UVP is not blocked when Fast V-Mode is triggered.<br>1: Disable, the UVP is blocked when Fast V-Mode is triggered. |
| 0   | Reserved                    | Reserved bit.                                                                                                                                                                                                             |

#### Table 15. TSEN\_SEL

| Address: 0x07 |            |            |            |          |   |   |   |   |  |  |  |
|---------------|------------|------------|------------|----------|---|---|---|---|--|--|--|
| Bit           | 7          | 6          | 5          | 4        | 3 | 2 | 1 | 0 |  |  |  |
| Field         | TSEN_SEL_A | TSEN_SEL_B | TSEN_SEL_C | Reserved |   |   |   |   |  |  |  |
| Default       | 0          | 0          | 0          | 1        | 0 | 0 | 0 | 0 |  |  |  |
| Туре          | RW         | RW         | RW         | RW       |   |   |   |   |  |  |  |

| Bit | Name       | Description                                                                                                                                                          |
|-----|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | TSEN_SEL_A | Selection of TSEN table with positive or negative temperature coefficient of Rail A.<br>0: Negative temperature coefficient.<br>1: Positive temperature coefficient. |
| 6   | TSEN_SEL_B | Selection of TSEN table with positive or negative temperature coefficient of Rail B.<br>0: Negative temperature coefficient.<br>1: Positive temperature coefficient. |
| 5   | TSEN_SEL_C | Selection of TSEN table with positive or negative temperature coefficient of Rail C.<br>0: Negative temperature coefficient.<br>1: Positive temperature coefficient. |
| 4:0 | Reserved   | Reserved bits.                                                                                                                                                       |

### Table 16. FVM\_NON\_OVERLAP

| Address: 0x08 |    |   |   |          |   |   |   |        |  |  |
|---------------|----|---|---|----------|---|---|---|--------|--|--|
| Bit           | 7  | 6 | 5 | 4        | 3 | 2 | 1 | 0      |  |  |
|               |    |   |   |          |   |   |   |        |  |  |
| Field         |    |   |   | Reserved |   |   |   | _NON_O |  |  |
|               |    |   |   |          |   |   |   | VERLAP |  |  |
| Default       | 0  | 0 | 0 | 0        | 0 | 0 | 0 | 0      |  |  |
| Туре          | RW |   |   |          |   |   |   |        |  |  |

| Bit | Name               | Description                                                                                                                                                                                                                                                                                                    |
|-----|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:1 | Reserved           | Reserved bits.                                                                                                                                                                                                                                                                                                 |
| 0   | EN_FVM_NON_OVERLAP | <ul> <li>When Fast V-Mode is triggered, the PWMs overlapping is forbidden to enhance the accuracy of the current limit.</li> <li>0: Disable, PWMs overlapping is allowed when Fast V-Mode is triggered.</li> <li>1: Enable, PWMs overlapping is forbidden within 5µs when Fast V-Mode is triggered.</li> </ul> |

## RICHTEK

### Table 17. SPM\_1PH\_AR\_AB\_SLL\_C

| Address: 0x09 |              |              |          |            |   |          |    |   |  |  |
|---------------|--------------|--------------|----------|------------|---|----------|----|---|--|--|
| Bit           | 7            | 6            | 5        | 4          | 3 | 2        | 1  | 0 |  |  |
| Field         | SPM_1PH_AR_A | SPM_1PH_AR_B | Reserved | SMALL_LL_C |   | Reserved |    |   |  |  |
| Default       | 0            | 0            | 0        | 0          | 0 | 1        | 1  | 1 |  |  |
| Туре          | RW           | RW           | RW       | RW         |   |          | RW |   |  |  |

| Bit | Name         | Description                                                                                                  |
|-----|--------------|--------------------------------------------------------------------------------------------------------------|
| 7   | SPM_1PH_AR_A | Enable/Disable the adaptive ramp at 1-ph operation when SPM enables for Rail A.<br>0: Disable.<br>1: Enable. |
| 6   | SPM_1PH_AR_B | Enable/Disable the adaptive ramp at 1-ph operation when SPM enables for Rail B.<br>0: Disable.<br>1: Enable. |
| 5   | Reserved     | Reserved bit.                                                                                                |
| 4:3 | SMALL_LL_C   | Small LL of Rail C, which sets R <sub>LL</sub> to,<br>00: 100%.<br>01: 84%.<br>10: 76%.<br>11: 48%.          |
| 2:0 | Reserved     | Reserved bits.                                                                                               |

# **RT3634CE**

#### Table 18. MT\_RIP\_COMP\_AB

| Address: 0x0A |          |       |                      |   |    |                      |    |   |  |  |
|---------------|----------|-------|----------------------|---|----|----------------------|----|---|--|--|
| Bit           | 7        | 6     | 5                    | 4 | 3  | 2                    | 1  | 0 |  |  |
| Field         | Reserved | SET_M | SET_MT_RIPPLE_COMP_A |   |    | SET_MT_RIPPLE_COMP_B |    |   |  |  |
| Default       | 0        | 0     | 0                    | 0 | 0  | 0                    | 0  | 0 |  |  |
| Туре          | RW       | RW    |                      |   | RW |                      | RW |   |  |  |

| Bit | Name                 | Description                                                                                                                                                                                                                                                                                 |
|-----|----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | Reserved             | Reserved bit.                                                                                                                                                                                                                                                                               |
| 6:4 | SET_MT_RIPPLE_COMP_A | Selection of the ripple compensation to avoid the voltage undershoot at<br>mode transition for Rail A.<br>As increasing the compensation voltage, the more voltage lift at mode<br>transition.<br>000: Disable<br>001: x1<br>010: x2<br>011: x3<br>100: x4<br>101: x5<br>110: x6<br>111: x7 |
| 3   | Reserved             | Reserved bit.                                                                                                                                                                                                                                                                               |
| 2:0 | SET_MT_RIPPLE_COMP_B | Selection of the ripple compensation to avoid the voltage undershoot at<br>mode transition for Rail B.<br>As increasing the compensation voltage, the more voltage lift at mode<br>transition.<br>000: Disable<br>001: x1<br>010: x2<br>011: x3<br>100: x4<br>101: x5<br>110: x6<br>111: x7 |

#### Table 19. ICCMAX\_A

| Address: 0x10 |          |   |   |   |   |   |   |   |  |  |
|---------------|----------|---|---|---|---|---|---|---|--|--|
| Bit           | 7        | 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |  |
| Field         | ICCMAX_A |   |   |   |   |   |   |   |  |  |
| Default       | 1        | 0 | 1 | 1 | 0 | 0 | 0 | 0 |  |  |
| Туре          | RW       |   |   |   |   |   |   |   |  |  |

| Bit | Name     | Description                                                                                                                                       |
|-----|----------|---------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | ICCMAX_A | ICCMAX of Rail A, which can be set from 00h to FFh representing 0A to 255A.<br>[e.g.]<br>01100100: ICCMAX_A = 100A.<br>11111111: ICCMAX_A = 255A. |

## RICHTEK

### Table 20. ICCMAX\_ADD\_VBOOT\_SR

| Address | Address: 0x11    |                  |          |                      |                      |                      |        |        |
|---------|------------------|------------------|----------|----------------------|----------------------|----------------------|--------|--------|
| Bit     | 7                | 6                | 5        | 4                    | 3                    | 2                    | 1      | 0      |
| Field   | ICCMAX_A<br>_ADD | ICCMAX_B<br>_ADD | Reserved | EN_NON_0<br>_VBOOT_A | EN_NON_0<br>_VBOOT_B | EN_NON_0<br>_VBOOT_C | DVID_F | AST_SR |
| Default | 0                | 0                | 1        | 0                    | 0                    | 0                    | 1      | 0      |
| Туре    | RW               | RW               | RW       | RW                   | RW                   | RW                   | R      | W      |

| Bit | Name             | Description                                                                                                                                                                                                                                                                                                                |
|-----|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | ICCMAX_A_ADD     | Additional ICCMAX of Rail A. The effective ICCMAX can be encoded at 2 Amps<br>per bit by setting 0x11 [7].<br>0x11 [7] = 0: ICCMAX_A = ICCMAX_A [7:0].<br>0x11 [7] = 1: ICCMAX_A = ICCMAX_A [7:0] x 2.<br>[e.g.]<br>As 0x11 [7] = 1,<br>0x10 [7:0] = 01100100: ICCMAX_A = 200A.<br>0x10 [7:0] = 11111111: ICCMAX_A = 510A. |
| 6   | ICCMAX_B_ADD     | Additional ICCMAX of Rail B. The effective ICCMAX can be encoded at 2 Amps<br>per bit by setting 0x11 [6].<br>0x11 [6] = 0: ICCMAX_B = ICCMAX_B [7:0].<br>0x11 [6] = 1: ICCMAX_B = ICCMAX_B [7:0] x 2.<br>[e.g.]<br>As 0x11 [6] = 1,<br>0x12 [7:0] = 01100100: ICCMAX_B = 200A.<br>0x12 [7:0] = 11111111: ICCMAX_B = 510A. |
| 5   | Reserved         | Reserved bit.                                                                                                                                                                                                                                                                                                              |
| 4   | EN_NON_0_VBOOT_A | Enable/Disable non-zero VBOOT of Rail A.<br>0: Disable, EN_NON_0_VBOOT_A = 0V.<br>1: Enable, EN_NON_0_VBOOT_A = Non-zero VBOOT which is set by the register of 0x30 [7:0]                                                                                                                                                  |
| 3   | EN_NON_0_VBOOT_B | Enable/Disable non-zero VBOOT of Rail B.<br>0: Disable, EN_NON_0_VBOOT_B = 0V.<br>1: Enable, EN_NON_0_VBOOT_B = Non-zero VBOOT which is set by the register of 0x32 [7:0]                                                                                                                                                  |
| 2   | EN_NON_0_VBOOT_C | Enable/Disable non-zero VBOOT of Rail C.<br>0: Disable, EN_NON_0_VBOOT_C = 0V.<br>1: Enable, EN_NON_0_VBOOT_C = Non-zero VBOOT which is set by the register of 0x34 [7:0]                                                                                                                                                  |
| 1:0 | DVID_FAST_SR     | DVID Fast slew rate.<br>00: 10mV/μs.<br>01: 24mV/μs.<br>10: 36mV/μs.<br>11: 48mV/μs.                                                                                                                                                                                                                                       |

## **RT3634CE**

| Table 21. | ICCMAX_B |
|-----------|----------|
|-----------|----------|

| Address | Address: 0x12 |          |   |   |   |   |   |   |
|---------|---------------|----------|---|---|---|---|---|---|
| Bit     | 7             | 6        | 5 | 4 | 3 | 2 | 1 | 0 |
| Field   |               | ICCMAX_B |   |   |   |   |   |   |
| Default | 0             | 1        | 0 | 1 | 0 | 0 | 0 | 1 |
| Туре    | RW            |          |   |   |   |   |   |   |

| Bit | Name     | Description                                                                                                                                       |
|-----|----------|---------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | ICCMAX_B | ICCMAX of Rail B, which can be set from 00h to FFh representing 0A to 255A.<br>[e.g.]<br>01100100: ICCMAX_B = 100A.<br>11111111: ICCMAX_B = 255A. |

#### Table 22. ICCMAX\_C

| Address | Address: 0x13 |          |   |   |   |   |   |   |
|---------|---------------|----------|---|---|---|---|---|---|
| Bit     | 7             | 6        | 5 | 4 | 3 | 2 | 1 | 0 |
| Field   |               | ICCMAX_C |   |   |   |   |   |   |
| Default | 0             | 0        | 1 | 0 | 1 | 0 | 0 | 0 |
| Туре    | RW            |          |   |   |   |   |   |   |

| Bit | Name     | Description                                                                                                                                       |
|-----|----------|---------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | ICCMAX_C | ICCMAX of Rail C, which can be set from 00h to FFh representing 0A to 255A.<br>[e.g.]<br>01100100: ICCMAX_C = 100A.<br>11111111: ICCMAX_C = 255A. |

## RICHTEK

### Table 23. VIDT\_0LL

| Address | Address: 0x14 |        |        |          |          |          |      |      |
|---------|---------------|--------|--------|----------|----------|----------|------|------|
| Bit     | 7             | 6      | 5      | 4        | 3        | 2        | 1    | 0    |
| Field   | VIDT_A        | VIDT_B | VIDT_C | EN_0LL_A | EN_0LL_B | EN_0LL_C | Rese | rved |
| Default | 0             | 0      | 0      | 0        | 0        | 0        | 0    | 0    |
| Туре    | RW            | RW     | RW     | RW       | RW       | RW       | RV   | V    |

| Bit | Name     | Description                                                           |
|-----|----------|-----------------------------------------------------------------------|
| 7   | VIDT_A   | VID step of Rail A.<br>0: 5mV VID step.<br>1: 10mV VID step.          |
| 6   | VIDT_B   | VID step of Rail B.<br>0: 5mV VID step.<br>1: 10mV VID step.          |
| 5   | VIDT_C   | VID step of Rail C.<br>0: 5mV VID step.<br>1: 10mV VID step.          |
| 4   | EN_0LL_A | Enable zero load-line of Rail A.<br>0: Disable 0LL.<br>1: Enable 0LL. |
| 3   | EN_0LL_B | Enable zero load-line of Rail B.<br>0: Disable 0LL.<br>1: Enable 0LL. |
| 2   | EN_0LL_C | Enable zero load-line of Rail C.<br>0: Disable 0LL.<br>1: Enable 0LL. |
| 1:0 | Reserved | Reserved bits.                                                        |

### Table 24. KTON\_AB

| Address | Address: 0x15 |        |   |   |   |        |   |   |  |
|---------|---------------|--------|---|---|---|--------|---|---|--|
| Bit     | 7             | 6      | 5 | 4 | 3 | 2      | 1 | 0 |  |
| Field   |               | KTON_A |   |   |   | KTON_B |   |   |  |
| Default | 0             | 0      | 1 | 1 | 0 | 1      | 0 | 0 |  |
| Туре    | RW            |        |   |   |   | RV     | V |   |  |

| Bit | Name   | Description                                                                                                                                                              |
|-----|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:4 | KTON_A | According to required frequency of Rail A, select adaptive KTON_A parameter.<br>Please refer to the section of Switching Frequency Setting for the detailed description. |
| 3:0 | KTON_B | According to required frequency of Rail B, select adaptive KTON_B parameter.<br>Please refer to the section of Switching Frequency Setting for the detailed description. |

## **RT3634CE**

### Table 25. KTON\_C\_Ai\_AB

| Address | Address: 0x16 |    |   |      |   |    |          |    |
|---------|---------------|----|---|------|---|----|----------|----|
| Bit     | 7             | 6  | 5 | 4    | 3 | 2  | 1        | 0  |
| Field   | KTON_C        |    |   | Ai_A |   |    | Ai_B_MSB |    |
| Default | 0             | 0  | 1 | 1    | 1 | 1  | 1        | 1  |
| Туре    |               | RW |   |      |   | RW |          | RW |

| Bit | Name     | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|-----|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:4 | KTON_C   | According to required frequency of Rail C, select adaptive KTON_C parameter.<br>Please refer to the section of Switching Frequency Setting for the detailed description.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 3:1 | Ai_A     | Current gain setting of Rail A.<br>When EN_AI_DOUBLE_A = Disable( $0x00[1] = 0$ )<br>000: Ai_A = 0.25.<br>001: Ai_A = 0.25.<br>010: Ai_A = 0.75.<br>011: Ai_A = 1.<br>100: Ai_A = 0.125.<br>101: Ai_A = 0.375.<br>110: Ai_A = 0.625.<br>111: Ai_A = 0.875.<br>When EN_AI_DOUBLE_A = Enable( $0x00[1] = 1$ )<br>000: Ai_A = 0.5.<br>001: Ai_A = 1.5.<br>011: Ai_A = 1.5.<br>011: Ai_A = 2.<br>100: Ai_A = 0.25.<br>101: Ai_A = 0.75.<br>110: Ai_A = 1.25.<br>111: Ai_A = 1.75.                                                                                                                                                                                                                                                                                                                                                                                                 |
| 0   | Ai_B_MSB | Current gain setting of Rail B<br>Ai_B = (Ai_B_MSB:Ai_B_LSB)<br>When EN_AI_DOUBLE_B = Disable(0x01[1] = 0)<br>(Ai_B_MSB: Ai_B_LSB) = 000: Ai_B = 0.25.<br>(Ai_B_MSB: Ai_B_LSB) = 001: Ai_B = 0.5.<br>(Ai_B_MSB: Ai_B_LSB) = 010: Ai_B = 0.75.<br>(Ai_B_MSB: Ai_B_LSB) = 011: Ai_B = 1.<br>(Ai_B_MSB: Ai_B_LSB) = 100: Ai_B = 0.125<br>(Ai_B_MSB: Ai_B_LSB) = 101: Ai_B = 0.375.<br>(Ai_B_MSB: Ai_B_LSB) = 101: Ai_B = 0.625.<br>(Ai_B_MSB: Ai_B_LSB) = 111: Ai_B = 0.875.<br>When EN_AI_DOUBLE_B = Enable(0x01[1] = 1)<br>(Ai_B_MSB: Ai_B_LSB) = 000: Ai_B = 0.5.<br>(Ai_B_MSB: Ai_B_LSB) = 001: Ai_B = 1.<br>(Ai_B_MSB: Ai_B_LSB) = 011: Ai_B = 1.5.<br>(Ai_B_MSB: Ai_B_LSB) = 011: Ai_B = 2.<br>(Ai_B_MSB: Ai_B_LSB) = 100: Ai_B = 0.25<br>(Ai_B_MSB: Ai_B_LSB) = 101: Ai_B = 0.75.<br>(Ai_B_MSB: Ai_B_LSB) = 101: Ai_B = 1.25.<br>(Ai_B_MSB: Ai_B_LSB) = 111: Ai_B = 1.75. |



### Table 26. Ai\_BC\_EN\_SPM

| Address | Address: 0x17 |      |     |      |   |          |          |          |  |
|---------|---------------|------|-----|------|---|----------|----------|----------|--|
| Bit     | 7             | 6    | 5   | 4    | 3 | 2        | 1        | 0        |  |
| Field   | Ai_B          | _LSB | Ai_ | Ai_C |   | EN_SPM_A | EN_SPM_B | EN_SPM_C |  |
| Default | 1             | 0    | 1   | 0    | 1 | 1        | 1        | 1        |  |
| Туре    | R             | W    | R   | RW   |   | RW       | RW       | RW       |  |

| Bit | Name     | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|-----|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:6 | Ai_B_LSB | Current gain setting of Rail B<br>Ai_B = (Ai_B_MSB: Ai_B_LSB)<br>When EN_AI_DOUBLE_B = Disable(0x01[1] = 0)<br>(Ai_B_MSB: Ai_B_LSB) = 000: Ai_B = 0.25.<br>(Ai_B_MSB: Ai_B_LSB) = 001: Ai_B = 0.5.<br>(Ai_B_MSB: Ai_B_LSB) = 011: Ai_B = 0.75.<br>(Ai_B_MSB: Ai_B_LSB) = 011: Ai_B = 1.<br>(Ai_B_MSB: Ai_B_LSB) = 100: Ai_B = 0.125<br>(Ai_B_MSB: Ai_B_LSB) = 101: Ai_B = 0.375.<br>(Ai_B_MSB: Ai_B_LSB) = 101: Ai_B = 0.625.<br>(Ai_B_MSB: Ai_B_LSB) = 111: Ai_B = 0.875.<br>When EN_AI_DOUBLE_B = Enable(0x01[1] = 1)<br>(Ai_B_MSB: Ai_B_LSB) = 000: Ai_B = 0.5.<br>(Ai_B_MSB: Ai_B_LSB) = 001: Ai_B = 1.<br>(Ai_B_MSB: Ai_B_LSB) = 011: Ai_B = 1.<br>(Ai_B_MSB: Ai_B_LSB) = 011: Ai_B = 1.5.<br>(Ai_B_MSB: Ai_B_LSB) = 011: Ai_B = 0.25<br>(Ai_B_MSB: Ai_B_LSB) = 100: Ai_B = 0.75.<br>(Ai_B_MSB: Ai_B_LSB) = 101: Ai_B = 1.25. |
| 5:4 | Ai_C     | $\begin{array}{l} (Ai\_B\_MSB: Ai\_B\_LSB) = 111: Ai\_B = 1.75.\\ \\ \hline \\ Current gain setting of Rail C.\\ \\ When EN\_Ai\_DOUBLE\_C = Disable(0x02[1] = 0)\\ 00: Ai\_C = 0.25.\\ 01: Ai\_C = 0.5.\\ 10: Ai\_C = 0.75.\\ 11: Ai\_C = 1.\\ \\ \hline \\ When EN\_Ai\_DOUBLE\_C = Enable(0x02[1] = 1)\\ 00: Ai\_C = 0.5.\\ 01: Ai\_C = 1.\\ 10: Ai\_C = 1.\\ 10: Ai\_C = 1.5.\\ 11: Ai\_C = 2.\\ \end{array}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 3   | Reserved | Reserved bit.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 2   | EN_SPM_A | Enable/Disable smart phase management of Rail A.<br>0: Disable.<br>1: Enable.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 1   | EN_SPM_B | Enable/Disable smart phase management of Rail B.<br>0: Disable.<br>1: Enable.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 0   | EN_SPM_C | Enable/Disable smart phase management of Rail C.<br>0: Disable.<br>1: Enable.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |

### Table 27. DBLR\_PH\_CS\_SEL

| Address | Address: 0x18 |        |             |   |          |    |          |          |  |
|---------|---------------|--------|-------------|---|----------|----|----------|----------|--|
| Bit     | 7             | 6      | 5           | 4 | 3        | 2  | 1        | 0        |  |
| Field   | EN_DBLR       | SET_DE | SET_DBLR_PH |   | Reserved |    | CS_SEL_B | CS_SEL_C |  |
| Default | 0             | 0      | 0           | 0 | 0        | 0  | 0        | 0        |  |
| Туре    | RW            | RW     |             | R | W        | RW | RW       | RW       |  |

| Bit | Name        | Description                                                                                                                                                                                                                                      |
|-----|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | EN_DBLR     | Enable phase double for Rail A.<br>0: Disable, maximum 4-phase operation, Pin 18 is set as DRVEN.<br>1: Enable, maximum 8-phase operation, Pin 18 is set as DBLR_PS.                                                                             |
| 6:5 | SET_DBLR_PH | <ul> <li>Phase number selection of Rail A when EN_DBLR is enable.</li> <li>As 0x18 [7] = 1,</li> <li>00: Maximum 8-phase operation.</li> <li>01: 5-phase operation.</li> <li>10: 6-phase operation.</li> <li>11: 7-phase operation.</li> </ul>   |
| 4:3 | Reserved    | Reserved bits.                                                                                                                                                                                                                                   |
| 2   | CS_SEL_A    | Selection of current sense type for Rail A. If the Smart Power Stage (SPS) modules are used for Rail A, set this bit as 1'b1, the ISENA1N provides a reference voltage of 1.3V for the reference input of the SPS modules.<br>0: DCR.<br>1: SPS. |
| 1   | CS_SEL_B    | Selection of current sense type for Rail B. If the Smart Power Stage (SPS) modules are used for Rail B, set this bit as 1'b1, the ISENB1N provides a reference voltage of 1.3V for the reference input of the SPS modules.<br>0: DCR.<br>1: SPS. |
| 0   | CS_SEL_C    | Selection of current sense type for Rail C. If the Smart Power Stage (SPS) modules are used for Rail C, set this bit as 1'b1, the ISENCN provides a reference voltage of 1.3V for the reference input of the SPS modules.<br>0: DCR.<br>1: SPS.  |

#### Table 28. ICCMAX\_D

| Address: 0x19 |   |          |   |   |   |   |   |   |
|---------------|---|----------|---|---|---|---|---|---|
| Bit           | 7 | 6        | 5 | 4 | 3 | 2 | 1 | 0 |
| Field         |   | ICCMAX_D |   |   |   |   |   |   |
| Default       | 0 | 0        | 1 | 0 | 0 | 0 | 0 | 0 |
| Туре          |   | RW       |   |   |   |   |   |   |

| Bit | Name     | Description                                                                                                                                      |
|-----|----------|--------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | ICCMAX_D | ICCMAX of Rail D which can be set from 00h to FFh representing 0A to 255A.<br>[e.g.]<br>01100100: ICCMAX_D = 100A.<br>11111111: ICCMAX_D = 255A. |



### Table 29. ANTI\_OVS\_SLL\_A

| Address: 0x1A |         |         |               |   |               |   |            |   |
|---------------|---------|---------|---------------|---|---------------|---|------------|---|
| Bit           | 7       | 6       | 5             | 4 | 3             | 2 | 1          | 0 |
| Field         | ANTI_O\ | /S_TH_A | ANTI_OVS_TH_B |   | ANTI_OVS_TH_C |   | SMALL_LL_A |   |
| Default       | 1       | 1       | 0             | 0 | 0             | 0 | 0          | 0 |
| Туре          | RW      |         | R             | W | R             | W | RV         | V |

| Bit | Name          | Description                                                                                                                                   |
|-----|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------|
| 7:6 | ANTI_OVS_TH_A | Selection of anti-overshoot threshold for Rail A.<br>00: 90mV.<br>01:150mV.<br>10: 210mV.<br>11: Disable.                                     |
| 5:4 | ANTI_OVS_TH_B | Selection of anti-overshoot threshold for Rail B.<br>00: 90mV.<br>01:150mV.<br>10: 210mV.<br>11: Disable.                                     |
| 3:2 | ANTI_OVS_TH_C | Selection of anti-overshoot threshold for Rail C.<br>00: 90mV.<br>01:150mV.<br>10: 210mV.<br>11: Disable.                                     |
| 1:0 | SMALL_LL_A    | <ul> <li>Small LL of Rail A, which set R<sub>LL</sub> to,</li> <li>00: 100%.</li> <li>01: 50%.</li> <li>10: 85%.</li> <li>11: 75%.</li> </ul> |

### Table 30. QR\_TH\_A

| Address | Address: 0x1B |   |   |   |           |   |   |   |  |  |
|---------|---------------|---|---|---|-----------|---|---|---|--|--|
| Bit     | 7             | 6 | 5 | 4 | 3         | 2 | 1 | 0 |  |  |
| Field   | MULTI_PH_QR_A |   |   |   | 1_PH_QR_A |   |   |   |  |  |
| Default | 0             | 0 | 1 | 0 | 0         | 0 | 0 | 1 |  |  |
| Туре    | RW            |   |   |   | RW        |   |   |   |  |  |

| Bit | Name          | Description                                                                                                                                                                                |
|-----|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:4 | MULTI_PH_QR_A | Multiple-phase quick response for transient response speed-up of loading rising edge of Rail A. Please refer to the section of Adaptive Quick Response (AQR) for the detailed description. |
| 3:0 | 1_PH_QR_ A    | Single-phase quick response for transient response speed-up of loading rising edge of Rail A. Please refer to the section of Adaptive Quick Response (AQR) for the detailed description.   |

www.richtek.com

#### Table 31. QR\_TH\_B

| Address: 0x1C |               |   |   |   |           |   |   |   |
|---------------|---------------|---|---|---|-----------|---|---|---|
| Bit           | 7             | 6 | 5 | 4 | 3         | 2 | 1 | 0 |
| Field         | MULTI_PH_QR_B |   |   |   | 1_PH_QR_B |   |   |   |
| Default       | 0 1 0 1       |   |   |   | 0         | 1 | 0 | 1 |
| Туре          | RW            |   |   |   | RW        |   |   |   |

| Bit | Name          | Description                                                                                                                                                                                |
|-----|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:4 | MULTI_PH_QR_B | Multiple-phase quick response for transient response speed-up of loading rising edge of Rail B. Please refer to the section of Adaptive Quick Response (AQR) for the detailed description. |
| 3:0 | 1_PH_QR_B     | Single-phase quick response for transient response speed-up of loading rising edge of Rail B. Please refer to the section of Adaptive Quick Response (AQR) for the detailed description.   |

### Table 32. AR\_TH\_AB

| Address: 0x1D |                  |   |              |   |                  |   |              |   |
|---------------|------------------|---|--------------|---|------------------|---|--------------|---|
| Bit           | 7                | 6 | 5            | 4 | 3                | 2 | 1            | 0 |
| Field         | MULTI_PH_AR_TH_A |   | 1_PH_AR_TH_A |   | MULTI_PH_AR_TH_B |   | 1_PH_AR_TH_B |   |
| Default       | 1                | 0 | 1            | 1 | 0                | 1 | 1            | 0 |
| Туре          | RW               |   | RW           |   | RW               |   | RW           |   |

| Bit | Name             | Description                                       |
|-----|------------------|---------------------------------------------------|
|     |                  | Multiple-phase adaptive ramp threshold of Rail A. |
|     |                  | 00: Disable.                                      |
| 7:6 | MULTI_PH_AR_TH_A | 01: 150mV.                                        |
|     |                  | 10: 200mV.                                        |
|     |                  | 11: 250mV.                                        |
|     |                  | Single-phase adaptive ramp threshold of Rail A.   |
|     | 1_PH_AR_TH_A     | 00: Disable.                                      |
| 5:4 |                  | 01: 125mV.                                        |
|     |                  | 10: 150mV.                                        |
|     |                  | 11: 175mV.                                        |
|     |                  | Multiple-phase adaptive ramp threshold of Rail B. |
|     | MULTI_PH_AR_TH_B | 00: Disable.                                      |
| 3:2 |                  | 01: 150mV.                                        |
|     |                  | 10: 200mV.                                        |
|     |                  | 11: 250mV.                                        |
|     |                  | Single-phase adaptive ramp threshold of Rail B.   |
| 1:0 | 1 PH AR TH B     | 00: Disable.                                      |
|     |                  | 01: 125mV.                                        |
|     |                  | 10: 150mV.                                        |
|     |                  | 11: 175mV.                                        |

### RICHTEK

### Table 33. AR\_TH\_C\_ZCD\_AB

| Address: 0x1E |              |   |          |   |   |          |   |   |
|---------------|--------------|---|----------|---|---|----------|---|---|
| Bit           | 7            | 6 | 5        | 4 | 3 | 2        | 1 | 0 |
| Field         | 1_PH_AR_TH_C |   | ZCD_TH_A |   |   | ZCD_TH_B |   |   |
| Default       | 1            | 1 | 1        | 0 | 0 | 0        | 0 | 0 |
| Туре          | RW           |   | RW       |   |   | RW       |   |   |

| Bit | Name     | Description                                                                                                                                                                                                                                                                                                                           |
|-----|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7.6 |          | Single-phase adaptive ramp threshold of Rail C.<br>00: Disable.<br>01: 125mV                                                                                                                                                                                                                                                          |
| 7.0 |          | 10: 150mV.<br>11: 175mV.                                                                                                                                                                                                                                                                                                              |
| 5:3 | ZCD_TH_A | Detect whether each phase current crosses zero current for Rail A. Set trigger<br>level. Please refer to the section of Zero-Crossing Detection (ZCD) for detailed<br>description.<br>000: Disable<br>001: 0.1552mV/V.<br>010: 0.31mV/V.<br>011: 0.465mV/V.<br>101: 0.62mV/V.<br>101: 0.775mV/V.<br>110: 0.93mV/V.<br>111: 1.085mV/V. |
| 2:0 | ZCD_TH_B | Detect whether each phase current crosses zero current for Rail B. Set trigger<br>level. Please refer to the section of Zero-Crossing Detection (ZCD) for detailed<br>description.<br>000: Disable<br>001: 0.1552mV/V.<br>010: 0.31mV/V.<br>011: 0.465mV/V.<br>100: 0.62mV/V.<br>101: 0.775mV/V.<br>110: 0.93mV/V.<br>111: 1.085mV/V. |
### **RT3634CE**

#### Table 34. ZCD\_C\_ICCMAX\_ADD\_D\_SLL\_B

| Address: 0x1F |          |               |   |      |       |                  |       |       |  |
|---------------|----------|---------------|---|------|-------|------------------|-------|-------|--|
| Bit           | 7        | 7 6 5 4 3 2 1 |   |      |       |                  | 0     |       |  |
| Field         | ZCD_TH_C |               |   | Rese | erved | ICCMAX_D<br>_ADD | SMALL | _LL_B |  |
| Default       | 0        | 0             | 0 | 0 0  |       | 0                | 1     | 0     |  |
| Туре          | RW       |               |   | R    | W     | RW               | RV    | V     |  |

| Bit | Name         | Description                                                                                                                                                                                                                                                                                                                           |
|-----|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:5 | ZCD_TH_C     | Detect whether each phase current crosses zero current for Rail C. Set trigger<br>level. Please refer to the section of Zero-Crossing Detection (ZCD) for detailed<br>description.<br>000: Disable<br>001: 0.1552mV/V.<br>010: 0.31mV/V.<br>011: 0.465mV/V.<br>100: 0.62mV/V.<br>101: 0.775mV/V.<br>110: 0.93mV/V.<br>111: 1.085mV/V. |
| 4:3 | Reserved     | Reserved bits.                                                                                                                                                                                                                                                                                                                        |
| 2   | ICCMAX_D_ADD | Additional ICCMAX of Rail D. The effective ICCMAX can be encoded at 2 Amps<br>per bit by setting 0x1F [2].<br>0x1F [2] = 0: ICCMAX_D = ICCMAX_D [7:0].<br>0x1F [2] = 1: ICCMAX_D = ICCMAX_D [7:0] x 2.<br>[e.g.]<br>As 0x1F [2] = 1,<br>0x19 [7:0] = 01100100: ICCMAX_D = 200A.<br>0x19 [7:0] = 11111111: ICCMAX_D = 510A.            |
| 1:0 | SMALL_LL_B   | Small LL of Rail B, which sets R <sub>LL</sub> to,<br>00: 100%.<br>01: 50%.<br>10: 85%.<br>11: 75%.                                                                                                                                                                                                                                   |

### RICHTEK

#### Table 35. LPF\_INITIAL\_AB

| Address | Address: 0x20 |    |               |   |    |               |    |   |  |
|---------|---------------|----|---------------|---|----|---------------|----|---|--|
| Bit     | 7             | 6  | 5             | 4 | 3  | 2             | 1  | 0 |  |
| Field   | Reserved      | L  | LPF_INITIAL_A |   |    | LPF_INITIAL_B |    |   |  |
| Default | 0             | 0  | 0             | 1 | 0  | 0             | 0  | 1 |  |
| Туре    | RW            | RW |               |   | RW |               | RW |   |  |

| Bit | Name          | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|-----|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | Reserved      | Reserved bit.                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 6:4 | LPF_INITIAL_A | Reduce overshoot of DVID up from PS4 by selecting initial state of LPF of Rail A.<br>000: LPF_INITIAL_A = $-0.5\mu$ A.<br>001: LPF_INITIAL_A = $0\mu$ A.<br>010: LPF_INITIAL_A = $0.5\mu$ A.<br>011: LPF_INITIAL_A = $1\mu$ A.<br>100: LPF_INITIAL_A = $-2\mu$ A.<br>101: LPF_INITIAL_A = $-1.5\mu$ A.<br>110: LPF_INITIAL_A = $-1\mu$ A.<br>All other combinations are not defined.<br>VLPF_INITIAL_A (V)<br>= LPF_INITIAL_A * 100k\Omega * 0.3 * REA1(A)/REA2(A)   |
| 3   | Reserved      | Reserved bit.                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 2:0 | LPF_INITIAL_B | Reduce overshoot of DVID up from PS4 by selecting initial state of LPF of Rail B.<br>000: LPF_INITIAL_B = $-0.5\mu$ A.<br>001: LPF_INITIAL_B = $0\mu$ A.<br>010: LPF_INITIAL_B = $0.5\mu$ A.<br>011: LPF_INITIAL_B = $1\mu$ A.<br>100: LPF_INITIAL_B = $-2\mu$ A.<br>101: LPF_INITIAL_B = $-1.5\mu$ A.<br>110: LPF_INITIAL_B = $-1\mu$ A.<br>All other combinations are not defined.<br>VLPF_INITIAL_B (V)<br>= LPF_INITIAL_B * $100k\Omega * 0.3 * REA1(B)/REA2(B)$ |

www.richtek.com

Copyright © 2023 Richtek Technology Corporation. All rights reserved. **RICHTEK** is a registered trademark of Richtek Technology Corporation.

#### Table 36. RT\_SPS\_DBLR\_SPM\_FVM\_HLPF\_LPF\_INT\_C

| Address | Address: 0x21 |                                |                       |                                          |    |               |    |   |  |  |
|---------|---------------|--------------------------------|-----------------------|------------------------------------------|----|---------------|----|---|--|--|
| Bit     | 7             | 6                              | 5                     | 4                                        | 3  | 2             | 1  | 0 |  |  |
| Field   | EN_RT_SPS     | EN_DBLR_S<br>PM_PH1<br>_1PHCCM | EN_FVM_H<br>OLD_LPF_A | EN_FVM_HO EN_FVM_HO<br>LD_LPF_B LD_LPF_C |    | LPF_INITIAL_C |    |   |  |  |
| Default | 0             | 0                              | 1                     | 1                                        | 1  | 1             | 1  | 0 |  |  |
| Туре    | RW            | RW                             | RW                    | RW                                       | RW |               | RW |   |  |  |

| Bit | Name                       | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|-----|----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | EN_RT_SPS                  | Enable/Disable compatible DRVEN_F for the SPS from Richtek.<br>0: Disable, the DRVEN_F is compatible with Dr.MOS/SPS<br>1: Enable, the DRVEN_F is compatible to the SPS from Richtek.                                                                                                                                                                                                                                                                                           |
| 6   | EN_DBLR_SPM_PH1<br>_1PHCCM | Enable/Disable 1 phase CCM operation when DBLR and SPM are enabled.<br>0: Disable, 2 phase CCM operation (Phase 1A, Phase 1B).<br>1: Enable, 1 phase CCM operation (Phase 1A).                                                                                                                                                                                                                                                                                                  |
| 5   | EN_FVM_HOLD_LPF_A          | Enable/disable the hold low pass filter function to reduce the voltage drop during FVM for Rail A.<br>0: Disable.<br>1: Enable.                                                                                                                                                                                                                                                                                                                                                 |
| 4   | EN_FVM_HOLD_LPF_B          | Enable/disable the hold low pass filter function to reduce the voltage drop during FVM for Rail B.<br>0: Disable.<br>1: Enable.                                                                                                                                                                                                                                                                                                                                                 |
| 3   | EN_FVM_HOLD_LPF_C          | Enable/disable the hold low pass filter function to reduce the voltage drop during FVM for Rail C.<br>0: Disable.<br>1: Enable.                                                                                                                                                                                                                                                                                                                                                 |
| 2:0 | LPF_INITIAL_C              | Reduce overshoot of DVID up from PS4 by selecting initial state of LPF of Rail C.<br>000, LPF_INITIAL_C = $-0.5\mu$ A.<br>001, LPF_INITIAL_C = $0\mu$ A.<br>010, LPF_INITIAL_C = $0.5\mu$ A.<br>011, LPF_INITIAL_C = $1\mu$ A.<br>100, LPF_INITIAL_C = $-2\mu$ A.<br>101, LPF_INITIAL_C = $-1.5\mu$ A.<br>110, LPF_INITIAL_C = $-1\mu$ A.<br>All other combinations are not defined.<br>$V_{LPF_INITIAL_C}$ (V)<br>= LPF_INITIAL_C * $100k\Omega * 0.3 * R_{EA1(C)}/R_{EA2(C)}$ |

### RICHTEK

#### Table 37. DVID\_LIFT\_AB

| Address | Address: 0x22 |             |   |   |    |             |   |   |  |  |
|---------|---------------|-------------|---|---|----|-------------|---|---|--|--|
| Bit     | 7             | 6           | 5 | 4 | 3  | 2           | 1 | 0 |  |  |
| Field   |               | DVID_LIFT_A |   |   |    | DVID_LIFT_B |   |   |  |  |
| Default | 0             | 1           | 0 | 1 | 0  | 1           | 0 | 0 |  |  |
| Туре    |               | R           | W |   | RW |             |   |   |  |  |

| Bit | Name        | Description                                                    |
|-----|-------------|----------------------------------------------------------------|
|     |             | Dynamic VID compensation during DVID ramp up for Rail A.       |
|     |             | 0001 IDVID LIFT A = 1.1A                                       |
|     |             | 0010: IDVID LIFT A = 2µA.                                      |
|     |             | 0011: IDVID_LIFT_A = $3\mu A$ .                                |
|     |             | 0100: IDVID LIFT A = $4\mu$ A.                                 |
|     |             | 0101: IDVID_LIFT_A = $5\mu$ A.                                 |
|     |             | 0110: IDVID_LIFT_A = 6μA.                                      |
| 7:4 | DVID_LIFT_A | 0111: IDVID_LIFT_A = $7\mu$ A.                                 |
|     |             | 1000: IDVID_LIFT_A = 8μA.                                      |
|     |             | 1001: IDVID_LIFT_A = $9\mu$ A.                                 |
|     |             | 1010: IDVID_LIFT_A = $10\mu$ A.                                |
|     |             | $1011: IDVID_LIFI_A = 12\mu A.$                                |
|     |             | $1100: IDVID_LIFT_A = 14\mu A.$                                |
|     |             | $1101. IDVID_LIFT_A = 10\mu A.$                                |
|     |             | $1110.1000LIFT_A = 10\mu A.$                                   |
| -   |             | Dynamic VID compensation during DVID ramp up for Rail B        |
|     |             | 0000: IDVID LIFT B = Disable.                                  |
|     |             | 0001: IDVID_LIFT_B = $1\mu$ A.                                 |
|     |             | 0010: IDVID_LIFT_B = $2\mu$ A.                                 |
|     |             | 0011: IDVID_LIFT_B = $3\mu A$ .                                |
|     |             | 0100: IDVID_LIFT_B = $4\mu$ A.                                 |
|     |             | 0101: IDVID_LIFT_B = 5μA.                                      |
|     |             | 0110: IDVID_LIFT_B = $6\mu$ A.                                 |
| 3:0 | DVID_LIFT_B | $\begin{bmatrix} 0111: IDVID\_LIFT\_B = 7\mu A. \end{bmatrix}$ |
|     |             | 1000: IDVID_LIFT_B = $8\mu$ A.                                 |
|     |             | $1001: IDVID_LIFT_B = 9\mu A.$                                 |
|     |             | $1010. IDVID_LIFI_B = 10\mu A.$                                |
|     |             | $1100^{\circ}$ IDVID LIFT B = $14\mu$ A                        |
|     |             | 1101 IDVID LIFT B = 16µA                                       |
|     |             | 1110: IDVID LIFT B = 18µA.                                     |
|     |             | 1111: IDVID_LIFT_B = $20\mu$ A.                                |

### **RT3634CE**

#### Table 38. DVID\_LIFT\_C

| Address | Address: 0x23 |   |   |   |          |   |   |   |  |
|---------|---------------|---|---|---|----------|---|---|---|--|
| Bit     | 7             | 6 | 5 | 4 | 3        | 2 | 1 | 0 |  |
| Field   | DVID_LIFT_C   |   |   |   | Reserved |   |   |   |  |
| Default | 0             | 0 | 1 | 1 | 0        | 0 | 1 | 0 |  |
| Туре    |               | R | W |   | RW       |   |   |   |  |

| Bit | Name        | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|-----|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:4 | DVID_LIFT_C | Dynamic VID compensation during DVID ramp up for Rail C.<br>0000: IDVID_LIFT_C = Disable.<br>0001: IDVID_LIFT_C = 1 $\mu$ A.<br>0010: IDVID_LIFT_C = 2 $\mu$ A.<br>0011: IDVID_LIFT_C = 3 $\mu$ A.<br>0100: IDVID_LIFT_C = 4 $\mu$ A.<br>0101: IDVID_LIFT_C = 5 $\mu$ A.<br>0110: IDVID_LIFT_C = 6 $\mu$ A.<br>0111: IDVID_LIFT_C = 7 $\mu$ A.<br>1000: IDVID_LIFT_C = 8 $\mu$ A.<br>1001: IDVID_LIFT_C = 9 $\mu$ A.<br>1010: IDVID_LIFT_C = 10 $\mu$ A.<br>1011: IDVID_LIFT_C = 12 $\mu$ A.<br>1101: IDVID_LIFT_C = 14 $\mu$ A.<br>1101: IDVID_LIFT_C = 16 $\mu$ A.<br>1110: IDVID_LIFT_C = 18 $\mu$ A.<br>1111: IDVID_LIFT_C = 20 $\mu$ A. |
| 3:0 | Reserved    | Reserved bits.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |

### RICHTEK

#### Table 39. PSYS\_PWM\_TRI\_0V\_DVID

| Address | Address: 0x24      |        |          |                 |   |                       |          |    |  |
|---------|--------------------|--------|----------|-----------------|---|-----------------------|----------|----|--|
| Bit     | 7                  | 6      | 5        | 4               | 3 | 2                     | 1        | 0  |  |
| Field   | ADJ_PSYS<br>_LEVEL | PWM_TF | RI_LEVEL | _LEVEL Reserved |   | EN_0V_DVID_<br>UP_SMT | Reserved |    |  |
| Default | 0                  | 0      | 0        | 0               | 0 | 1                     | 0        | 1  |  |
| Туре    | RW                 | RW     |          | RW              |   |                       | RW       | RW |  |

| Bit | Name              | Description                                                                                                                                                                            |
|-----|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | ADJ_PSYS_LEVEL    | Adjust the full-scale voltage level of PSYS.<br>0: PSYS = 1.6V<br>1: PSYS = 3.2V                                                                                                       |
| 6:5 | PWM_TRI_LEVEL     | Selection of PWM tri-state level<br>00: PWM_TRI_LEVEL = 1.6V to 2.2V.<br>01: PWM_TRI_LEVEL = 1.34V to 1.88V.<br>10: PWM_TRI_LEVEL = 1.4V to 2V.<br>11; PWM_TRI_LEVEL = 1.16V to 1.65V. |
| 4:2 | Reserved          | Reserved bits.                                                                                                                                                                         |
| 1   | EN_0V_DVID_UP_SMT | Enable/Disable the function to smooth the voltage ramp by adjusting the t <sub>ON</sub> width of the PWM signals when slewing up from 0V.<br>0: Disable.<br>1: Enable.                 |
| 0   | Reserved          | Reserved bit.                                                                                                                                                                          |

#### Table 40. ACLL\_LPF\_TSEN\_POS\_OFST\_A

| Address | Address: 0x25       |   |    |                   |   |   |   |   |  |  |
|---------|---------------------|---|----|-------------------|---|---|---|---|--|--|
| Bit     | 7                   | 6 | 5  | 4                 | 3 | 2 | 1 | 0 |  |  |
| Field   | ACLL_LPF_LIFT_SEL_A |   |    | TSEN_POS_OFFSET_A |   |   |   |   |  |  |
| Default | 1                   | 1 | 1  | 0                 | 0 | 0 | 0 | 0 |  |  |
| Туре    | RW                  |   | RW |                   |   |   |   |   |  |  |

| Bit | Name                | Description                                                                                                                                                                                                                                                                   |
|-----|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:6 | ACLL_LPF_LIFT_SEL_A | Selection of the voltage lifting when adaptive ramp is triggered in ACLL for Rail<br>A.<br>00: 1x<br>01: 1.5x<br>10: 2x<br>11: 2.5x                                                                                                                                           |
| 5:0 | TSEN_POS_OFFSET_A   | Adjust the positive thermal coefficient offset for fine-tuning of Rail A. When the $0x25[5:0] = 6'd32$ , the VTSEN_A = 1.4V represents 100°C.<br>The equation of the positive thermal coefficient is described as below, VTEN_A = 1.5V - TSEN_POS_OFFSET_A x 3.125mV at 100°C |

www.richtek.com

Copyright © 2023 Richtek Technology Corporation. All rights reserved. **RICHTEK** is a registered trademark of Richtek Technology Corporation.

### **RT3634CE**

#### Table 41. ACLL\_LPF\_TSEN\_POS\_OFST\_B

| Address | Address: 0x26       |   |    |                   |   |   |   |   |  |  |
|---------|---------------------|---|----|-------------------|---|---|---|---|--|--|
| Bit     | 7                   | 6 | 5  | 4                 | 3 | 2 | 1 | 0 |  |  |
| Field   | ACLL_LPF_LIFT_SEL_B |   |    | TSEN_POS_OFFSET_B |   |   |   |   |  |  |
| Default | 0                   | 0 | 1  | 0                 | 0 | 0 | 0 | 0 |  |  |
| Туре    | RW                  |   | RW |                   |   |   |   |   |  |  |

| Bit | Name                | Description                                                                                                                                                                                                                                                                   |
|-----|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:6 | ACLL_LPF_LIFT_SEL_B | Selection of the voltage lifting when adaptive ramp is triggered in ACLL for Rail<br>B.<br>00: 1x<br>01: 1.5x<br>10: 2x<br>11: 2.5x                                                                                                                                           |
| 5:0 | TSEN_POS_OFFSET_B   | Adjust the positive thermal coefficient offset for fine-tuning of Rail B. When the $0x26[5:0] = 6'd32$ , the VTSEN_B = 1.4V represents 100°C.<br>The equation of the positive thermal coefficient is described as below, VTEN_B = 1.5V - TSEN_POS_OFFSET_B x 3.125mV at 100°C |

#### Table 42. ACLL\_LPF\_TSEN\_POS\_OFST\_C

| Address | Address: 0x27       |   |    |                   |   |   |   |   |  |  |
|---------|---------------------|---|----|-------------------|---|---|---|---|--|--|
| Bit     | 7                   | 6 | 5  | 4                 | 3 | 2 | 1 | 0 |  |  |
| Field   | ACLL_LPF_LIFT_SEL_C |   |    | TSEN_POS_OFFSET_C |   |   |   |   |  |  |
| Default | 0                   | 0 | 1  | 0                 | 0 | 0 | 0 | 0 |  |  |
| Туре    | RW                  |   | RW |                   |   |   |   |   |  |  |

| Bit | Name                | Description                                                                                                                                                                                                                                                                   |
|-----|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:6 | ACLL_LPF_LIFT_SEL_C | Selection of the voltage lifting when adaptive ramp is triggered in ACLL for Rail<br>C.<br>00: 1x<br>01: 1.5x<br>10: 2x<br>11: 2.5x                                                                                                                                           |
| 5:0 | TSEN_POS_OFFSET_C   | Adjust the positive thermal coefficient offset for fine-tuning of Rail C. When the $0x27[5:0] = 6'd32$ , the VTSEN_C = 1.4V represents 100°C.<br>The equation of the positive thermal coefficient is described as below, VTEN C = 1.5V - TSEN POS OFFSET C x 3.125mV at 100°C |

### RICHTEK

#### Table 43. FVM\_CTRL\_AB

| Address | Address: 0x28              |                            |                        |   |                            |                            |               |                        |  |
|---------|----------------------------|----------------------------|------------------------|---|----------------------------|----------------------------|---------------|------------------------|--|
| Bit     | 7                          | 6                          | 5                      | 4 | 3                          | 2                          | 1             | 0                      |  |
| Field   | EN_FREQ<br>_CTRL<br>_FVM_A | EN_VEA_<br>CLAMP<br>_FVM_A | FVM_EXTEND_T<br>_SEL_A |   | EN_FREQ<br>_CTRL<br>_FVM_B | EN_VEA_<br>CLAMP<br>_FVM_B | FVM_EX<br>_SE | FVM_EXTEND_T<br>_SEL_B |  |
| Default | 0                          | 1                          | 0                      | 0 | 0                          | 1                          | 0             | 0                      |  |
| Туре    | RW                         | RW                         | RW                     |   | RW                         | RW                         | R\            | V                      |  |

| Bit | Name                   | Description                                                                                                                                                                            |
|-----|------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | EN_FREQ_CTRL<br>_FVM_A | Enable/Disable the frequency control of Rail A to avoid the multiple pulse when the FVM is triggered.<br>0: Disable.<br>1: Enable.                                                     |
| 6   | EN_VEA_CLAMP<br>_FVM_A | Enable/Disable the error amplifier clamping of Rail A to enhance the accuracy of the current limit when the FVM is triggered.<br>0: Disable.<br>1: Enable.                             |
| 5:4 | FVM_EXTEND_T<br>_SEL_A | Selection of the extended time for the non-overlap PWM Ton and VEA clamping<br>for Rail A.<br>00: 0.625μs.<br>01: 1.25μs.<br>10: 1.875μs.<br>11: 2.5μs.                                |
| 3   | EN_FREQ_CTRL<br>_FVM_B | Enable/Disable the frequency control of Rail B to avoid the multiple pulse when<br>the FVM is triggered.<br>0: Disable.<br>1: Enable.                                                  |
| 2   | EN_VEA_CLAMP<br>_FVM_B | <ul><li>Enable/Disable the error amplifier clamping of Rail B to enhance the accuracy of the current limit when the FVM is triggered.</li><li>0: Disable.</li><li>1: Enable.</li></ul> |
| 1:0 | FVM_EXTEND_T<br>_SEL_B | Selection of the extended time for the non-overlap PWM Ton and VEA clamping<br>for Rail B.<br>00: 0.625μs.<br>01: 1.25μs.<br>10: 1.875μs.<br>11: 2.5μs.                                |

#### Table 44. RESERVED

| Address | Address: 0x29 |          |   |   |   |   |   |   |
|---------|---------------|----------|---|---|---|---|---|---|
| Bit     | 7             | 6        | 5 | 4 | 3 | 2 | 1 | 0 |
| Field   |               | Reserved |   |   |   |   |   |   |
| Default | 1             | 1        | 1 | 1 | 1 | 0 | 0 | 0 |
| Туре    | RW            |          |   |   |   |   |   |   |

| Bit | Name     | Description    |
|-----|----------|----------------|
| 7:0 | Reserved | Reserved bits. |

### **RT3634CE**

#### Table 45. ZCD\_HYS\_OFST\_C

| Address | Address: 0x2A |   |    |              |   |   |   |   |  |  |
|---------|---------------|---|----|--------------|---|---|---|---|--|--|
| Bit     | 7             | 6 | 5  | 4            | 3 | 2 | 1 | 0 |  |  |
| Field   | ZCD_HYS_C     |   |    | ZCD_OFFSET_C |   |   |   |   |  |  |
| Default | 1             | 1 | 0  | 0            | 0 | 0 | 0 | 0 |  |  |
| Туре    | RW            |   | RW |              |   |   |   |   |  |  |

| Bit | Name         | Description                                                                                                                                                                                                                                                                                                                                                                       |
|-----|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:6 | ZCD_HYS_C    | Selection of ZCD hysteresis for Rail C.<br>00: 0x.<br>01: 2x.<br>10: 4x.<br>11: 6x                                                                                                                                                                                                                                                                                                |
| 5:0 | ZCD_OFFSET_C | Selection of the additional ZCD offset for Rail C.<br>The additional ZCD offset is set as multiple by ZCD_OFFSET_C in decimal.<br>The MSB of ZCD_OFFSET_C is the signed bit which presents positive number<br>when it is 1'b0 and negative number when it is 1'b1.<br>[e.g.]<br>011111: The additional ZCD offset will be 31x.<br>111111: The additional ZCD offset will be -31x. |

#### Table 46. EN\_RAIL\_MAX\_PH

| Address | Address: 0x2B |   |          |   |   |           |      |      |  |
|---------|---------------|---|----------|---|---|-----------|------|------|--|
| Bit     | 7             | 6 | 5        | 4 | 3 | 2         | 1    | 0    |  |
| Field   | EN_RAIL_A     |   | MAX_PH_A |   |   | EN_RAIL_B | MAX_ | PH_B |  |
| Default | 0             | 1 | 0        | 0 | 0 | 0         | 1    | 0    |  |
| Туре    |               |   |          |   |   |           |      |      |  |

| Bit | Name        | Description                                      |
|-----|-------------|--------------------------------------------------|
|     |             | Enable/Disable Rail A.                           |
| 7   | EN_RAIL_A   | 0: Enable Rail A.                                |
|     |             | 1: Disable Rail A.                               |
|     |             | Selection of maximum phases operation of Rail A. |
|     |             | 100, 4-PH                                        |
| 6.1 |             | 101, 3-PH                                        |
| 0.4 | IVIAA_FIT_A | 110, 2-PH                                        |
|     |             | 111, 1-PH                                        |
|     |             | Any other value is not available for 0x2B [6:4]. |
|     |             | Enable/Disable Rail C.                           |
| 3   | EN_RAIL_C   | 0: Enable Rail C.                                |
|     |             | 1: Disable Rail C.                               |
|     |             | Enable/Disable Rail B.                           |
| 2   | EN_RAIL_B   | 0: Enable Rail B.                                |
|     |             | 1: Disable Rail B.                               |
|     |             | Selection of maximum phases operation of Rail B. |
|     |             | 01, 3-PH                                         |
| 1:0 | MAX_PH_B    | 10, 2-PH                                         |
|     |             | 11, 1-PH                                         |
|     |             | Any other value is not available for 0x2B [1:0]. |

### RICHTEK

#### Table 47. SVID\_ADDR

| Address | Address: 0x2C |       |             |   |                  |   |                  |   |  |
|---------|---------------|-------|-------------|---|------------------|---|------------------|---|--|
| Bit     | 7             | 6     | 5           | 4 | 3                | 2 | 1                | 0 |  |
| Field   | Rese          | erved | SVID_ADDR_R |   | SVID_ADDR_RAIL_B |   | SVID_ADDR_RAIL_C |   |  |
| Default | 0             | 0     | 0           | 0 | 0                | 1 | 1                | 0 |  |
| Туре    | R             | W     | R           | W | RW               |   | RW               |   |  |

| Bit | Name             | Description                                                                                                                                                                                                                                                                                                                                                   |
|-----|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:6 | Reserved         | Reserved bits.                                                                                                                                                                                                                                                                                                                                                |
| 5:4 | SVID_ADDR_RAIL_A | <ul> <li>SVID domain address setting for Rail A,</li> <li>00: SVID domain address of Rail A is 00h.</li> <li>01: SVID domain address of Rail A is 01h.</li> <li>10: SVID domain address of Rail A is 02h.</li> <li>11: SVID domain address of Rail A is 03h.</li> <li>Duplicated SVID domain address of Rail A, Rail B and Rail C must be avoided.</li> </ul> |
| 3:2 | SVID_ADDR_RAIL_B | <ul> <li>SVID domain address setting for Rail B,</li> <li>00: SVID domain address of Rail B is 00h.</li> <li>01: SVID domain address of Rail B is 01h.</li> <li>10: SVID domain address of Rail B is 02h.</li> <li>11: SVID domain address of Rail B is 03h.</li> <li>Duplicated SVID domain address of Rail A, Rail B and Rail C must be avoided.</li> </ul> |
| 1:0 | SVID_ADDR_RAIL_C | <ul> <li>SVID domain address setting for Rail C,</li> <li>00: SVID domain address of Rail C is 00h.</li> <li>01: SVID domain address of Rail C is 01h.</li> <li>10: SVID domain address of Rail C is 02h.</li> <li>11: SVID domain address of Rail C is 03h.</li> <li>Duplicated SVID domain address of Rail A, Rail B and Rail C must be avoided.</li> </ul> |

### **RT3634CE**

#### Table 48. LPF\_LIMIT\_AB

| Address | Address: 0x2D |         |                          |   |          |         |                          |   |  |  |
|---------|---------------|---------|--------------------------|---|----------|---------|--------------------------|---|--|--|
| Bit     | 7             | 6       | 5                        | 4 | 3        | 2       | 1                        | 0 |  |  |
| Field   | 1_PH_LPF      | LIMIT_A | MULTI_PH<br>_LPF_LIMIT_A |   | 1_PH_LPF | LIMIT_B | MULTI_PH<br>_LPF_LIMIT_B |   |  |  |
| Default | 1             | 0       | 0                        | 0 | 1        | 1       | 1                        | 0 |  |  |
| Туре    | R             | W       | RW                       |   | RW       |         | RW                       |   |  |  |

| Bit | Name                     | Description                                                                                                                                                                       |
|-----|--------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:6 | 1_PH_LPF_LIMIT_A         | Selection of LPF threshold to avoid voltage drop in the range of high frequency<br>for 1-phase operation of Rail A.<br>00: 60mV.<br>01: 80mV.<br>10: 100mV.<br>11: Disable.       |
| 5:4 | MULTI_PH<br>_LPF_LIMIT_A | Selection of LPF threshold to avoid voltage drop in the range of high frequency<br>for multi-phase operation of Rail A.<br>00: Disable.<br>01: 200mV.<br>10: 300mV.<br>11: 400mV. |
| 3:2 | 1_PH_LPF_LIMIT_B         | Selection of LPF threshold to avoid voltage drop in the range of high frequency<br>for 1-phase operation of Rail B.<br>00: 60mV.<br>01: 80mV.<br>10: 100mV.<br>11: Disable.       |
| 1:0 | MULTI_PH<br>_LPF_LIMIT_B | Selection of LPF threshold to avoid voltage drop in the range of high frequency<br>for multi-phase operation of Rail B.<br>00: Disable.<br>01: 200mV.<br>10: 300mV.<br>11: 400mV. |

### RICHTEK

#### Table 49. ZCD\_HYS\_OFST\_A

| Address | Address: 0x2E |   |    |              |   |   |   |   |  |  |  |
|---------|---------------|---|----|--------------|---|---|---|---|--|--|--|
| Bit     | 7             | 6 | 5  | 4            | 3 | 2 | 1 | 0 |  |  |  |
| Field   | ZCD_HYS_A     |   |    | ZCD_OFFSET_A |   |   |   |   |  |  |  |
| Default | 1             | 0 | 0  | 0            | 0 | 0 | 0 | 0 |  |  |  |
| Туре    | RW            |   | RW |              |   |   |   |   |  |  |  |

| Bit | Name         | Description                                                                                                                                                                                                                                                                                                                                                                       |
|-----|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:6 | ZCD_HYS_A    | Selection of ZCD hysteresis for Rail A.<br>00: 0x.<br>01: 2x.                                                                                                                                                                                                                                                                                                                     |
|     |              | 10: 4x.<br> 11: 6x.                                                                                                                                                                                                                                                                                                                                                               |
| 5:0 | ZCD_OFFSET_A | Selection of the additional ZCD offset for Rail A.<br>The additional ZCD offset is set as multiple by ZCD_OFFSET_A in decimal.<br>The MSB of ZCD_OFFSET_A is the signed bit which presents positive number<br>when it is 1'b0 and negative number when it is 1'b1.<br>[e.g.]<br>011111: The additional ZCD offset will be 31x.<br>111111: The additional ZCD offset will be -31x. |

#### Table 50. ZCD\_HYS\_OFST\_B

| Address | Address: 0x2F |   |    |              |   |   |   |   |  |  |  |
|---------|---------------|---|----|--------------|---|---|---|---|--|--|--|
| Bit     | 7             | 6 | 5  | 4            | 3 | 2 | 1 | 0 |  |  |  |
| Field   | ZCD_HYS_A     |   |    | ZCD_OFFSET_B |   |   |   |   |  |  |  |
| Default | 1             | 0 | 0  | 0            | 0 | 0 | 1 | 0 |  |  |  |
| Туре    | RW            |   | RW |              |   |   |   |   |  |  |  |

| Bit | Name         | Description                                                                                                                                                                                                                                                                                                                                                                       |
|-----|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:6 | ZCD_HYS_B    | Selection of ZCD hysteresis for Rail B.<br>00: 0x.<br>01: 2x.<br>10: 4x.<br>11: 6x.                                                                                                                                                                                                                                                                                               |
| 5:0 | ZCD_OFFSET_B | Selection of the additional ZCD offset for Rail B.<br>The additional ZCD offset is set as multiple by ZCD_OFFSET_B in decimal.<br>The MSB of ZCD_OFFSET_B is the signed bit which presents positive number<br>when it is 1'b0 and negative number when it is 1'b1.<br>[e.g.]<br>011111: The additional ZCD offset will be 31x.<br>111111: The additional ZCD offset will be -31x. |

### **RT3634CE**

|         | Table 51. VBOOT_VID_A |             |   |   |   |   |   |   |
|---------|-----------------------|-------------|---|---|---|---|---|---|
| Address | Address: 0x30         |             |   |   |   |   |   |   |
| Bit     | 7                     | 6           | 5 | 4 | 3 | 2 | 1 | 0 |
| Field   |                       | VBOOT_VID_A |   |   |   |   |   |   |
| Default | 1                     | 0           | 1 | 0 | 0 | 0 | 0 | 1 |
| Туре    |                       | RW          |   |   |   |   |   |   |
|         |                       |             |   |   |   |   |   |   |

| Bit | Name        | Description                                                          |
|-----|-------------|----------------------------------------------------------------------|
|     |             | Selection the non-zero VBOOT voltage for Rail A.                     |
|     |             | As 0x14 [7] = 0 (5mV VID step),                                      |
|     |             | The non-zero VBOOT can be selected from 0.25V~1.52V corresponding to |
|     | hexade      | hexadecimal 0x01 to 0xFF via the equation below.                     |
|     |             | Non-zero VBOOT(V) = $0.245+0.005^{(VBOOT_VID_A in decimal)}$ .       |
| 7:0 | VBOO1_VID_A | A = 0 + 4 + 57 = 4 + (40 + 5) + (1) + (10 + 5 + 5)                   |
|     |             | As $0x14[7] = 1$ (10mV VID step),                                    |
|     |             | The non-zero VBOOT can be selected from 0.2V~2.2V corresponding to   |
|     |             | hexadecimal 0x01 to 0xC9 via the equation below.                     |
|     |             | Non-zero VBOOT(V) = 0.190+0.010*(VBOOT_VID_A in decimal).            |
|     |             |                                                                      |
|     |             | Note that the VBOOT_VID_A = 0x00 is unacceptable.                    |

#### Table 52. SD\_GD\_VID\_A

| Address | Address: 0x31 |    |   |        |        |   |   |   |
|---------|---------------|----|---|--------|--------|---|---|---|
| Bit     | 7             | 6  | 5 | 4      | 3      | 2 | 1 | 0 |
| Field   |               |    |   | SD_GD_ | _VID_A |   |   |   |
| Default | 1             | 0  | 1 | 0      | 0      | 0 | 0 | 1 |
| Туре    |               | RW |   |        |        |   |   |   |

| Bit        | Name                | Description                                                                                                                                                                                                                                                                                                                                                           |
|------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit<br>7:0 | Name<br>SD_GD_VID_A | Description         Selection the soldering good voltage for Rail A.         As 0x14 [7] = 0 (5mV VID step),         The soldering good voltage can be selected from 0.25V~1.52V corresponding to hexadecimal 0x01 to 0xFF via the equation below.         Soldering good voltage(V) = 0.245+0.005*(SD_GD_VID_A in decimal).         As 0x14 [7] = 1 (10mV VID step), |
|            |                     | The soldering good voltage can be selected from $0.2V$ ~2.2V corresponding to hexadecimal 0x01 to 0xC9 via the equation below.<br>Soldering good voltage (V) = $0.190+0.010^{*}(SD_GD_VID_A \text{ in decimal})$ .                                                                                                                                                    |
|            |                     | Note that the SD_GD_VID_A = 0x00 is unacceptable.                                                                                                                                                                                                                                                                                                                     |

#### Copyright © 2023 Richtek Technology Corporation. All rights reserved.

### RICHTEK

|         | Table 53. VBOOT_VID_B |             |   |   |   |   |   |   |
|---------|-----------------------|-------------|---|---|---|---|---|---|
| Address | Address: 0x32         |             |   |   |   |   |   |   |
| Bit     | 7                     | 6           | 5 | 4 | 3 | 2 | 1 | 0 |
| Field   |                       | VBOOT_VID_B |   |   |   |   |   |   |
| Default | 1                     | 0           | 1 | 0 | 0 | 0 | 0 | 1 |
| Туре    | RW                    |             |   |   |   |   |   |   |

| Bit | Name        | Description                                                                                                                                                                                                             |
|-----|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|     |             | Selection the non-zero VBOOT voltage for Rail B.<br>As 0x14 [6] = 0 (5mV VID step),<br>The non-zero VBOOT can be selected from 0.25V~1.52V corresponding to                                                             |
| 7:0 | VBOOT VID B | hexadecimal 0x01 to 0xFF via the equation below.<br>Non-zero VBOOT(V) = 0.245+0.005*(VBOOT_VID_B in decimal).                                                                                                           |
| 7.0 | VB001_VID_B | As 0x14 [6] = 1 (10mV VID step),<br>The non-zero VBOOT can be selected from 0.2V~2.2V corresponding to<br>hexadecimal 0x01 to 0xC9 via the equation below.<br>Non-zero VBOOT(V) = 0.190+0.010*(VBOOT_VID_B in decimal). |
|     |             | Note that the VBOOT_VID_B = 0x00 is unacceptable.                                                                                                                                                                       |

#### Table 54. SD\_GD\_VID\_B

| Address | Address: 0x33 |    |   |        |        |   |   |   |
|---------|---------------|----|---|--------|--------|---|---|---|
| Bit     | 7             | 6  | 5 | 4      | 3      | 2 | 1 | 0 |
| Field   |               |    |   | SD_GD_ | _VID_B |   |   |   |
| Default | 1             | 0  | 1 | 0      | 0      | 0 | 0 | 1 |
| Туре    |               | RW |   |        |        |   |   |   |

| Bit | Name       | Description                                                                                                                                                                                                                                                                                                                                                 |
|-----|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|     |            | Selection the soldering good voltage for Rail B.                                                                                                                                                                                                                                                                                                            |
| 7:0 |            | As $0x14 [6] = 0 (5mV VID step)$ ,<br>The soldering good voltage can be selected from $0.25V \sim 1.52V$ corresponding<br>to hexadecimal $0x01$ to $0xFF$ via the equation below.<br>Soldering good voltage(V) = $0.245+0.005^{*}(SD_GD_VID_B \text{ in decimal})$ .                                                                                        |
| 7.0 | 00_00_00_0 | As $0x14 [6] = 1 (10 \text{mV VID step})$ ,<br>The soldering good voltage can be selected from $0.2\text{V}\sim2.2\text{V}$ corresponding to<br>hexadecimal $0x01$ to $0xC9$ via the equation below.<br>Soldering good voltage (V) = $0.190+0.010^{*}(\text{SD}_{D}_{VID}_{B} \text{ in decimal})$ .<br>Note that the SD_GD_VID_B = $0x00$ is unacceptable. |

www.richtek.com

Copyright © 2023 Richtek Technology Corporation. All rights reserved. **RICHTEK** is a registered trademark of Richtek Technology Corporation.

### **RT3634CE**

#### Table 55. VBOOT\_VID\_C

| Address | Address: 0x34 |             |   |   |   |   |   |   |  |
|---------|---------------|-------------|---|---|---|---|---|---|--|
| Bit     | 7             | 6           | 5 | 4 | 3 | 2 | 1 | 0 |  |
| Field   |               | VBOOT_VID_C |   |   |   |   |   |   |  |
| Default | 1             | 0           | 1 | 0 | 0 | 0 | 0 | 1 |  |
| Туре    |               | RW          |   |   |   |   |   |   |  |

| Bit                | Name        | Description                                                                                                                                                                                                                                                                                                                                                  |
|--------------------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <b>Ві</b> (<br>7:0 | VBOOT_VID_C | Description         Selection the non-zero VBOOT voltage for Rail C.         As 0x14 [5] = 0 (5mV VID step),         The non-zero VBOOT can be selected from 0.25V~1.52V corresponding to         hexadecimal 0x01 to 0xFF via the equation below.         Non-zero VBOOT(V) = 0.245+0.005*(VBOOT_VID_C in decimal).         As 0x14 [5] = 1 (10mV VID step) |
|                    |             | As 0x14 [5] = 1 (1011V VID step),<br>The non-zero VBOOT can be selected from 0.2V~2.2V corresponding to<br>hexadecimal 0x01 to 0xC9 via the equation below.<br>Non-zero VBOOT(V) = 0.190+0.010*(VBOOT_VID_C in decimal).<br>Note that the VBOOT_VID_C = 0x00 is unacceptable.                                                                                |

#### Table 56. SD\_GD\_VID\_C

| Address | Address: 0x35 |             |   |   |   |   |   |   |
|---------|---------------|-------------|---|---|---|---|---|---|
| Bit     | 7             | 6           | 5 | 4 | 3 | 2 | 1 | 0 |
| Field   |               | SD_GD_VID_C |   |   |   |   |   |   |
| Default | 1             | 0           | 1 | 0 | 0 | 0 | 0 | 1 |
| Туре    |               | RW          |   |   |   |   |   |   |

| Bit               | Name                | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|-------------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <b>Bit</b><br>7:0 | Name<br>SD_GD_VID_C | Description         Selection the soldering good voltage for Rail C.         As 0x14 [5] = 0 (5mV VID step),         The soldering good voltage can be selected from 0.25V~1.52V corresponding to hexadecimal 0x01 to 0xFF via the equation below.         Soldering good voltage(V) = 0.245+0.005*(SD_GD_VID_C in decimal).         As 0x14 [5] = 1 (10mV VID step),         The soldering good voltage can be selected from 0.2V~2.2V corresponding to hexadecimal 0x01 to 0xFE via the equation below. |
|                   |                     | Soldering good voltage (V) = $0.190+0.010^{*}(SD_GD_VID_C \text{ in decimal}).$                                                                                                                                                                                                                                                                                                                                                                                                                           |
|                   |                     | Soldering good voltage (V) = $0.190+0.010^{*}(SD_GD_VID_C in decimal)$ .                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|                   |                     | Note that the SD_GD_VID_C = $0x00$ is unacceptable.                                                                                                                                                                                                                                                                                                                                                                                                                                                       |



|          | Table 57. Reserved |              |                |                |               |       |   |   |
|----------|--------------------|--------------|----------------|----------------|---------------|-------|---|---|
| Address  | : 0x36~0x3F        |              |                |                |               |       |   |   |
| Descript | tion: Register     | s of 0x36~0x | 3F are reserve | ed and with sa | ame default v | alue. |   |   |
| Bit      | 7                  | 6            | 5              | 4              | 3             | 2     | 1 | 0 |
| Field    | Reserved           |              |                |                |               |       |   |   |
| Default  | 0                  | 0            | 0              | 0              | 0             | 0     | 0 | 0 |
| Туре     |                    |              |                | RV             | V             |       |   |   |

| Bit | Name     | Description    |
|-----|----------|----------------|
| 7:0 | Reserved | Reserved bits. |

#### Table 58. SET\_FW\_VER\_LSB

| Address: 0x70 |                    |    |   |   |   |   |   |   |
|---------------|--------------------|----|---|---|---|---|---|---|
| Bit           | 7                  | 6  | 5 | 4 | 3 | 2 | 1 | 0 |
| Field         | GROUP_1_FW_VER_LSB |    |   |   |   |   |   |   |
| Default       | 0                  | 0  | 0 | 0 | 0 | 0 | 0 | 1 |
| Туре          |                    | RW |   |   |   |   |   |   |

| Bit | Name               | Description                                                                         |
|-----|--------------------|-------------------------------------------------------------------------------------|
| 7:0 | GROUP_1_FW_VER_LSB | The least significant bits of the FW version of the Set Page (GROUP_1) (0x00~0x7E). |

#### Table 59. SET\_FW\_VER\_MSB

| Address | Address: 0x71      |   |   |   |   |   |   |   |  |
|---------|--------------------|---|---|---|---|---|---|---|--|
| Bit     | 7                  | 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |
| Field   | GROUP_1_FW_VER_MSB |   |   |   |   |   |   |   |  |
| Default | 0                  | 0 | 0 | 0 | 0 | 0 | 0 | 0 |  |
| Туре    | RW                 |   |   |   |   |   |   |   |  |

| Bit | Name               | Description                                                                        |
|-----|--------------------|------------------------------------------------------------------------------------|
| 7:0 | GROUP_1_FW_VER_MSB | The most significant bits of the FW version of the Set Page (GROUP_1) (0x00~0x7E). |

|         | Table 60. Reserved |          |   |    |   |   |   |   |
|---------|--------------------|----------|---|----|---|---|---|---|
| Address | Address: 0x72      |          |   |    |   |   |   |   |
| Bit     | 7                  | 6        | 5 | 4  | 3 | 2 | 1 | 0 |
| Field   |                    | Reserved |   |    |   |   |   |   |
| Default | 0                  | 0        | 0 | 0  | 0 | 0 | 0 | 1 |
| Туре    |                    |          |   | RV | V |   |   |   |

| Bit | Name     | Description    |
|-----|----------|----------------|
| 7:0 | Reserved | Reserved bits. |

### **RT3634CE**

|         | Table 61. Reserved |   |   |   |   |   |   |   |
|---------|--------------------|---|---|---|---|---|---|---|
| Address | Address: 0x73      |   |   |   |   |   |   |   |
| Bit     | 7                  | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| Field   | Reserved           |   |   |   |   |   |   |   |
| Default | 0                  | 0 | 1 | 1 | 0 | 1 | 0 | 0 |
| Туре    |                    | I |   |   |   |   |   |   |

| Bit | Name     | Description    |
|-----|----------|----------------|
| 7:0 | Reserved | Reserved bits. |

#### Table 62. MODEL\_ID

| Address: 0x74 |          |    |   |   |   |   |   |   |
|---------------|----------|----|---|---|---|---|---|---|
| Bit           | 7        | 6  | 5 | 4 | 3 | 2 | 1 | 0 |
| Field         | MODEL_ID |    |   |   |   |   |   |   |
| Default       | 0        | 0  | 0 | 0 | 0 | 0 | 0 | 0 |
| Туре          |          | RW |   |   |   |   |   |   |

| Bit | Name     | Description |
|-----|----------|-------------|
| 7:0 | MODEL_ID | Model ID.   |

|               | Table 63. Reserved |   |   |    |   |   |   |   |
|---------------|--------------------|---|---|----|---|---|---|---|
| Address: 0x7A |                    |   |   |    |   |   |   |   |
| Bit           | 7                  | 6 | 5 | 4  | 3 | 2 | 1 | 0 |
| Field         | Reserved           |   |   |    |   |   |   |   |
| Default       | 0                  | 0 | 0 | 0  | 0 | 0 | 1 | 1 |
| Туре          |                    |   |   | RV | V |   |   |   |

| Bit | Name     | Description    |
|-----|----------|----------------|
| 7:0 | Reserved | Reserved bits. |

|         | Table 64. Reserved |          |   |    |   |   |   |   |
|---------|--------------------|----------|---|----|---|---|---|---|
| Address | Address: 0x7B      |          |   |    |   |   |   |   |
| Bit     | 7                  | 6        | 5 | 4  | 3 | 2 | 1 | 0 |
| Field   |                    | Reserved |   |    |   |   |   |   |
| Default | 0                  | 1        | 0 | 0  | 0 | 0 | 0 | 0 |
| Туре    |                    |          |   | RV | V |   |   |   |

| Bit | Name     | Description    |
|-----|----------|----------------|
| 7:0 | Reserved | Reserved bits. |

RICHTEK

|         | Table 65. Reserved |          |   |    |   |   |   |   |
|---------|--------------------|----------|---|----|---|---|---|---|
| Address | Address: 0x7C      |          |   |    |   |   |   |   |
| Bit     | 7                  | 6        | 5 | 4  | 3 | 2 | 1 | 0 |
| Field   |                    | Reserved |   |    |   |   |   |   |
| Default | 0                  | 0        | 0 | 0  | 0 | 0 | 0 | 0 |
| Туре    |                    |          |   | RV | V |   |   |   |

| Bit | Name     | Description    |
|-----|----------|----------------|
| 7:0 | Reserved | Reserved bits. |

#### Table 66. Reserved

| Address: 0x7D |   |          |   |    |   |   |   |   |
|---------------|---|----------|---|----|---|---|---|---|
| Bit           | 7 | 6        | 5 | 4  | 3 | 2 | 1 | 0 |
| Field         |   | Reserved |   |    |   |   |   |   |
| Default       | 0 | 0        | 0 | 0  | 0 | 0 | 0 | 1 |
| Туре          |   |          |   | RV | V |   |   |   |

| Bit | Name     | Description    |
|-----|----------|----------------|
| 7:0 | Reserved | Reserved bits. |

#### Table 67. CRC \_PAGE\_GROUP\_1

| Address: 0x7E |   |                   |   |   |   |   |   |   |
|---------------|---|-------------------|---|---|---|---|---|---|
| Bit           | 7 | 6                 | 5 | 4 | 3 | 2 | 1 | 0 |
| Field         |   | CRC _PAGE_GROUP_1 |   |   |   |   |   |   |
| Default       |   | N/A               |   |   |   |   |   |   |
| Туре          |   |                   |   | R |   |   |   |   |

| Bit | Name             | Description                                                                               |
|-----|------------------|-------------------------------------------------------------------------------------------|
| 7:0 | CRC_PAGE_GROUP_1 | The cyclic redundancy code (CRC) of the data in the user configurable Set Page (GROUP_1). |

Copyright © 2023 Richtek Technology Corporation. All rights reserved.

|                     | Table 68. CBG_A_1                                                                                 |   |   |               |    |   |    |   |  |
|---------------------|---------------------------------------------------------------------------------------------------|---|---|---------------|----|---|----|---|--|
| Address<br>Descript | Address: 0x90<br>Description: Adjust phase 1, phase 2 and phase 3 current balance gain of Rail A. |   |   |               |    |   |    |   |  |
| Bit                 | 7                                                                                                 | 6 | 5 | 4             | 3  | 2 | 1  | 0 |  |
| Field               | CBG1_A                                                                                            |   |   | CBG1_A CBG2_A |    |   |    |   |  |
| Default             | 1                                                                                                 | 0 | 0 | 1             | 0  | 0 | 1  | 0 |  |
| Туре                | RW                                                                                                |   |   |               | RW |   | RV | V |  |

| Bit | Name       | Description                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|-----|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:5 | CBG1_A     | Adjust phase 1 current balance gain of Rail A<br>000: 69.2%,<br>001: 76.9%,<br>010: 84.6%,<br>011: 92.3%,<br>100: 100% (default),<br>101: 107.69%,<br>110: 115.38%,<br>111: 123.08%.                                                                                                                                                                                                                                                          |
| 4:2 | CBG2_A     | Adjust phase 2 current balance gain of Rail A<br>000: 69.2%,<br>001: 76.9%,<br>010: 84.6%,<br>011: 92.3%,<br>100: 100% (default),<br>101: 107.69%,<br>110: 115.38%,<br>111: 123.08%.                                                                                                                                                                                                                                                          |
| 1:0 | CBG3_A_MSB | Adjust phase 3 current balance gain of Rail A,<br>CBG3_A<br>= (CBG3_A_MSB: CBG3_A_LSB)<br>(0x90[1:0]: $0x91[7]$ ) = 000: 69.2%,<br>(0x90[1:0]: $0x91[7]$ ) = 001: 76.9%,<br>(0x90[1:0]: $0x91[7]$ ) = 010: 84.6%,<br>(0x90[1:0]: $0x91[7]$ ) = 011: 92.3%,<br>(0x90[1:0]: $0x91[7]$ ) = 100: 100% (default),<br>(0x90[1:0]: $0x91[7]$ ) = 101: 107.69%,<br>(0x90[1:0]: $0x91[7]$ ) = 110: 115.38%,<br>(0x90[1:0]: $0x91[7]$ ) = 111: 123.08%. |



|          | Table 69. CBG_A_2  |               |               |                |         |      |      |   |
|----------|--------------------|---------------|---------------|----------------|---------|------|------|---|
| Address  | Address: 0x91      |               |               |                |         |      |      |   |
| Descript | tion: Adjust phase | e 3 and phase | 4 current bal | ance gain of i | Kall A. |      | r    | r |
| Bit      | 7                  | 6             | 5             | 4              | 3       | 2    | 1    | 0 |
| Field    | CBG3_A_LSB         |               | CBG4_A        |                |         | Rese | rved |   |
| Default  | 0                  | 1             | 0             | 0              | 1       | 0    | 0    | 0 |
| Туре     | RW                 |               | RW            |                |         | R\   | N    |   |

| Bit | Name       | Description                                                                                                                                                                                                                                                                                                                                                                                                           |
|-----|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | CBG3_A_LSB | Adjust phase 3 current balance gain of Rail A,<br>CBG3_A<br>= (CBG3_A_MSB: CBG3_A_LSB)<br>(0x90[1:0]: 0x91[7]) = 000: 69.2%,<br>(0x90[1:0]: 0x91[7]) = 001: 76.9%,<br>(0x90[1:0]: 0x91[7]) = 010: 84.6%,<br>(0x90[1:0]: 0x91[7]) = 011: 92.3%,<br>(0x90[1:0]: 0x91[7]) = 100: 100% (default),<br>(0x90[1:0]: 0x91[7]) = 101: 107.69%,<br>(0x90[1:0]: 0x91[7]) = 110: 115.38%,<br>(0x90[1:0]: 0x91[7]) = 111: 123.08%. |
| 6:4 | CBG4_A     | Adjust phase 4 current balance gain of Rail A<br>000: 69.2%,<br>001: 76.9%,<br>010: 84.6%,<br>011: 92.3%,<br>100: 100% (default),<br>101: 107.69%,<br>110: 115.38%,<br>111: 123.08%.                                                                                                                                                                                                                                  |
| 3:0 | Reserved   | Reserved bits.                                                                                                                                                                                                                                                                                                                                                                                                        |

|          | Table 70. SPM_TH_A_1                                                                   |      |       |   |           |    |   |   |
|----------|----------------------------------------------------------------------------------------|------|-------|---|-----------|----|---|---|
| Address  | Address: 0x92                                                                          |      |       |   |           |    |   |   |
| Descript | Description: Adjust smart phase management of Rail A for 3-phase to 4-phase operation. |      |       |   |           |    |   |   |
| Bit      | 7                                                                                      | 6    | 5     | 4 | 3         | 2  | 1 | 0 |
| Field    |                                                                                        | Rese | erved |   | SPM_TH4_A |    |   |   |
| Default  | 0                                                                                      | 1    | 1     | 1 | 1         | 0  | 0 | 1 |
| Туре     |                                                                                        | R    | W     |   |           | RV | V |   |

| Bit | Name      | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|-----|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:4 | Reserved  | Reserved bits.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 3:0 | SPM_TH4_A | Adjust SPM threshold for 3-phase to 4-phase of Rail A.<br>0000: SPM_TH4_A = 100% of ICCMAX_A,<br>0001: SPM_TH4_A = 90% of ICCMAX_A,<br>0010: SPM_TH4_A = 80% of ICCMAX_A,<br>0011: SPM_TH4_A = 70% of ICCMAX_A,<br>0100: SPM_TH4_A = 60% of ICCMAX_A,<br>0101: SPM_TH4_A = 50% of ICCMAX_A,<br>0110: SPM_TH4_A = 45% of ICCMAX_A,<br>0111: SPM_TH4_A = 40% of ICCMAX_A,<br>1000: SPM_TH4_A = 35% of ICCMAX_A,<br>1001: SPM_TH4_A = 35% of ICCMAX_A,<br>1010: SPM_TH4_A = 25% of ICCMAX_A,<br>1010: SPM_TH4_A = 15% of ICCMAX_A,<br>1101: SPM_TH4_A = 10% of ICCMAX_A,<br>1101: SPM_TH4_A = 5% of ICCMAX_A,<br>1111: SPM_TH4_A = 5% of ICCMAX_A,<br>1111: SPM_TH4_A = 2.5% of ICCMAX_A, |



|                                                                                                                                | Table 71. SPM_TH_A_2 |      |       |   |           |    |   |   |
|--------------------------------------------------------------------------------------------------------------------------------|----------------------|------|-------|---|-----------|----|---|---|
| Address: 0x93<br>Description: Adjust smart phase management of Rail A for 2-phase to 3-phase and 1-phase to 2-phase operation. |                      |      |       |   |           |    |   |   |
| Bit                                                                                                                            | 7                    | 6    | 5     | 4 | 3         | 2  | 1 | 0 |
| Field                                                                                                                          |                      | SPM_ | TH3_A |   | SPM_TH2_A |    |   |   |
| Default                                                                                                                        | 1                    | 0    | 1     | 1 | 1         | 1  | 0 | 1 |
| Туре                                                                                                                           |                      | R    | W     |   |           | R۱ | V |   |

| Bit | Name      | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|-----|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:4 | SPM_TH3_A | Adjust SPM threshold for 2-phase to 3-phase of Rail A.         0000: SPM_TH3_A = 100% of ICCMAX_A,         0001: SPM_TH3_A = 90% of ICCMAX_A,         0010: SPM_TH3_A = 80% of ICCMAX_A,         0011: SPM_TH3_A = 70% of ICCMAX_A,         0100: SPM_TH3_A = 60% of ICCMAX_A,         0101: SPM_TH3_A = 50% of ICCMAX_A,         0101: SPM_TH3_A = 40% of ICCMAX_A,         0111: SPM_TH3_A = 40% of ICCMAX_A,         0111: SPM_TH3_A = 40% of ICCMAX_A,         0100: SPM_TH3_A = 35% of ICCMAX_A,         1001: SPM_TH3_A = 30% of ICCMAX_A,         1001: SPM_TH3_A = 35% of ICCMAX_A,         1010: SPM_TH3_A = 20% of ICCMAX_A,         1011: SPM_TH3_A = 20% of ICCMAX_A,         1011: SPM_TH3_A = 15% of ICCMAX_A,         1101: SPM_TH3_A = 50% of ICCMAX_A,         1101: SPM_TH3_A = 50% of ICCMAX_A,         1101: SPM_TH3_A = 5% of ICCMAX_A,         1101: SPM_TH3_A = 5% of ICCMAX_A,         1111: SPM_TH3_A = 5% of ICCMAX_A,         1111: SPM_TH3_A = 5% of ICCMAX_A,         1111: SPM_TH3_A = 5% of ICCMAX_A, |
| 3:0 | SPM_TH2_A | Adjust SPM threshold for 1-phase to 2-phase of Rail A.<br>0000: SPM_TH2_A = 100% of ICCMAX_A,<br>0001: SPM_TH2_A = 90% of ICCMAX_A,<br>0010: SPM_TH2_A = 80% of ICCMAX_A,<br>0011: SPM_TH2_A = 70% of ICCMAX_A,<br>0100: SPM_TH2_A = 60% of ICCMAX_A,<br>0101: SPM_TH2_A = 60% of ICCMAX_A,<br>0101: SPM_TH2_A = 50% of ICCMAX_A,<br>0110: SPM_TH2_A = 45% of ICCMAX_A,<br>0111: SPM_TH2_A = 40% of ICCMAX_A,<br>1000: SPM_TH2_A = 35% of ICCMAX_A,<br>1001: SPM_TH2_A = 30% of ICCMAX_A,<br>1010: SPM_TH2_A = 25% of ICCMAX_A,<br>1011: SPM_TH2_A = 15% of ICCMAX_A,<br>1101: SPM_TH2_A = 10% of ICCMAX_A,<br>1110: SPM_TH2_A = 5% of ICCMAX_A,<br>1111: SPM_TH2_A = 5% of ICCMAX_A,<br>1111: SPM_TH2_A = 5% of ICCMAX_A,                                                                                                                                                                                                                                                                                                           |

|                     | Table 72. SPM_HYS_A_1                                                                                                        |   |          |   |   |   |           |   |  |
|---------------------|------------------------------------------------------------------------------------------------------------------------------|---|----------|---|---|---|-----------|---|--|
| Address<br>Descript | Address: 0x94<br>Description: Adjust smart phase management hysteresis threshold of Rail A for 4-phase to 3-phase operation. |   |          |   |   |   |           |   |  |
| Bit                 | 7                                                                                                                            | 6 | 5        | 4 | 3 | 2 | 1         | 0 |  |
| Field               | EN_SPM_<br>HYS_DOU<br>BLE_A                                                                                                  |   | Reserved |   |   |   | PM_HYS4_A |   |  |
| Default             | 0                                                                                                                            | 0 | 0        | 1 | 0 | 0 | 1         | 0 |  |
| Туре                | RW                                                                                                                           |   | RW       |   |   |   | RW        |   |  |

| Bit | Name                | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|-----|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | EN_SPM_HYS_DOUBLE_A | Enable SPM hysteresis threshold x2 of Rail A.<br>0: Disable.<br>1: Enable.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 6:3 | Reserved            | Reserved bits                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 2:0 | SPM_HYS4_A          | Adjust SPM hysteresis threshold for 4-phase to 3-phase<br>operation of Rail A.<br>As EN_SPM_HYS_DOUBLE_A = 0<br>000: SPM_HYS4_A = 0% of ICCMAX_A<br>001: SPM_HYS4_A = 2.5% of ICCMAX_A<br>010: SPM_HYS4_A = 5% of ICCMAX_A<br>011: SPM_HYS4_A = 7.5% of ICCMAX_A<br>100: SPM_HYS4_A = 10% of ICCMAX_A<br>101: SPM_HYS4_A = 12.5% of ICCMAX_A<br>110: SPM_HYS4_A = 15% of ICCMAX_A<br>111: SPM_HYS4_A = 17.5% of ICCMAX_A<br>As EN_SPM_HYS4_A = 17.5% of ICCMAX_A<br>001: SPM_HYS4_A = 0% of ICCMAX_A<br>001: SPM_HYS4_A = 5% of ICCMAX_A<br>011: SPM_HYS4_A = 10% of ICCMAX_A<br>011: SPM_HYS4_A = 10% of ICCMAX_A<br>100: SPM_HYS4_A = 20% of ICCMAX_A<br>101: SPM_HYS4_A = 30% of ICCMAX_A<br>111: SPM_HYS4_A = 30% of ICCMAX_A |

Copyright © 2023 Richtek Technology Corporation. All rights reserved.



0

0

|          |                         |                 | Table 73.   | SPM_HYS_A      | _2_REV_ID       |               |               |       |
|----------|-------------------------|-----------------|-------------|----------------|-----------------|---------------|---------------|-------|
| Address  | : 0x95                  |                 |             |                |                 |               |               |       |
| Descript | t <b>ion:</b> Adjust si | mart phase m    | anagement h | ysteresis thre | shold of Rail A | A for 3-phase | to 2-phase an | ld    |
| 2-phase  | to 1-phase op           | peration; Revis | sion ID.    |                |                 |               |               |       |
| Bit      | 7                       | 6               | 5           | 4              | 3               | 2             | 1             | 0     |
| Field    | SPM_HYS3_A              |                 |             | Ş              | SPM_HYS2_A      | Ą             | REVISIO       | DI_NC |
| Default  | 0                       | 1               | 0           | 0              | 1               | 0             | 0             | 0     |
| Туре     | RW                      |                 |             |                | RW              |               | RV            | V     |

| Bit | Name        | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|-----|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:5 | SPM_HYS3_A  | Adjust SPM hysteresis threshold for 3-phase to 2-phase operation of Rail A.<br>As EN_SPM_HYS_DOUBLE_A = 0<br>000: SPM_HYS3_A = 0% of ICCMAX_A<br>001: SPM_HYS3_A = 2.5% of ICCMAX_A<br>010: SPM_HYS3_A = 5% of ICCMAX_A<br>011: SPM_HYS3_A = 7.5% of ICCMAX_A<br>100: SPM_HYS3_A = 10% of ICCMAX_A<br>101: SPM_HYS3_A = 12.5% of ICCMAX_A<br>110: SPM_HYS3_A = 12.5% of ICCMAX_A<br>111: SPM_HYS3_A = 17.5% of ICCMAX_A<br>111: SPM_HYS3_A = 17.5% of ICCMAX_A<br>As EN_SPM_HYS_DOUBLE_A = 1<br>000: SPM_HYS3_A = 0% of ICCMAX_A<br>001: SPM_HYS3_A = 5% of ICCMAX_A<br>010: SPM_HYS3_A = 10% of ICCMAX_A<br>101: SPM_HYS3_A = 10% of ICCMAX_A<br>101: SPM_HYS3_A = 20% of ICCMAX_A<br>101: SPM_HYS3_A = 20% of ICCMAX_A<br>101: SPM_HYS3_A = 25% of ICCMAX_A<br>101: SPM_HYS3_A = 35% of ICCMAX_A |
| 4:2 | SPM_HYS2_A  | Adjust SPM hysteresis threshold for 2-phase to 1-phase operation of Rall A.<br>As EN_SPM_HYS_DOUBLE_A = 0<br>000: SPM_HYS2_A = 0% of ICCMAX_A<br>001: SPM_HYS2_A = 2.5% of ICCMAX_A<br>010: SPM_HYS2_A = 5% of ICCMAX_A<br>101: SPM_HYS2_A = 7.5% of ICCMAX_A<br>100: SPM_HYS2_A = 12.5% of ICCMAX_A<br>101: SPM_HYS2_A = 12.5% of ICCMAX_A<br>110: SPM_HYS2_A = 15% of ICCMAX_A<br>111: SPM_HYS2_A = 17.5% of ICCMAX_A<br>As EN_SPM_HYS2_A = 17.5% of ICCMAX_A<br>000: SPM_HYS2_A = 0% of ICCMAX_A<br>001: SPM_HYS2_A = 5% of ICCMAX_A<br>011: SPM_HYS2_A = 5% of ICCMAX_A<br>100: SPM_HYS2_A = 15% of ICCMAX_A<br>101: SPM_HYS2_A = 10% of ICCMAX_A<br>101: SPM_HYS2_A = 15% of ICCMAX_A<br>101: SPM_HYS2_A = 35% of ICCMAX_A<br>101: SPM_HYS2_A = 35% of ICCMAX_A<br>101: SPM_HYS2_A = 35% of ICCMAX_A                                                                                                                                                                                   |
| 1:0 | REVISION_ID | Revision ID.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |

Copyright © 2023 Richtek Technology Corporation. All rights reserved.

#### Table 74. SPM\_PH\_CTRL\_A\_GROUP\_0\_FW\_VER

#### Address: 0x96

Description: The sequence adjustment and the timing control for phase shedding and phase adding of Rail A; FW version of GROUP 0.

| Bit     | 7        | 6           | 5                       | 4                       | 3  | 2              | 1 | 0 |
|---------|----------|-------------|-------------------------|-------------------------|----|----------------|---|---|
| Field   | SPM_DOWN | _PH_DELAY_A | EN_SPM_STEP<br>_DN_PH_A | EN_SPM_QR<br>_FULL_PH_A |    | GROUP_0_FW_VER |   |   |
| Default | 1        | 1           | 0                       | 0                       | 0  | 0              | 0 | 1 |
| Туре    | RW       |             | RW                      | RW                      | RW |                |   |   |

| Bit | Name                | Description                                                                                                                                                                                                                                      |
|-----|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:6 | SPM_DOWN_PH_DELAY_A | The delay time setting for each phase shedding of Rail A.<br>00: 6μs<br>01: 4.5μs<br>10: 3μs<br>11: 1.5μs                                                                                                                                        |
| 5   | EN_SPM_STEP_DN_PH_A | <ul> <li>Enable/Disable SPM phase down to target phase by step for Rail A.</li> <li>0: SPM phase down to target phase directly.</li> <li>e.g. 4PH→2PH.</li> <li>1: SPM phase down to target phase by step.</li> <li>e.g. 4PH→3PH→2PH.</li> </ul> |
| 4   | EN_SPM_QR_FULL_PH_A | <ul> <li>Enable/Disable full-phase operation as quick response is triggered for Rail</li> <li>A.</li> <li>0: Keep current phase number as quick response is triggered.</li> <li>1: Turn all phases on as quick response is triggered.</li> </ul> |
| 3:0 | GROUP_0_FW_VER      | The FW version of the Page GROUP_0(0x90~0x9E).                                                                                                                                                                                                   |



|                                                                                                   | Table 75. CBG_B_1 |   |   |       |        |            |   |   |
|---------------------------------------------------------------------------------------------------|-------------------|---|---|-------|--------|------------|---|---|
| Address: 0x97<br>Description: Adjust phase 1, phase 2 and phase 3 current balance gain of Rail B. |                   |   |   |       |        |            |   |   |
| Bit                                                                                               | 7                 | 6 | 5 | 4     | 3      | 2          | 1 | 0 |
| Field                                                                                             | CBG1_B            |   |   |       | CBG2_B | CBG3_B_MSB |   |   |
| Default                                                                                           | 1                 | 0 | 0 | 1     | 0      | 0          | 1 | 0 |
| Туре                                                                                              | RW                |   |   | RW RW |        |            |   | V |

| Bit | Name       | Description                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |
|-----|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 7:5 | CBG1_B     | Adjust phase 1 current balance gain of Rail B.<br>000: 69.2%,<br>001: 76.9%,<br>010: 84.6%,<br>011: 92.3%,<br>100: 100% (default),<br>101: 107.69%,<br>110: 115.38%,<br>111: 123.08%.                                                                                                                                                                                                                               |  |  |
| 4:2 | CBG2_B     | Adjust phase 2 current balance gain of Rail B.<br>000: 69.2%,<br>001: 76.9%,<br>010: 84.6%,<br>011: 92.3%,<br>100: 100% (default),<br>101: 107.69%,<br>110: 115.38%,                                                                                                                                                                                                                                                |  |  |
| 1:0 | CBG3_B_MSB | Adjust phase 3 current balance gain of Rail B,<br>$CBG3_B = (CBG3_B_MSB: CBG3_B_LSB)$<br>(0x97[1:0]: 0x98[7]) = 000: 69.2%,<br>(0x97[1:0]: 0x98[7]) = 001: 76.9%,<br>(0x97[1:0]: 0x98[7]) = 010: 84.6%,<br>(0x97[1:0]: 0x98[7]) = 011: 92.3%,<br>(0x97[1:0]: 0x98[7]) = 100: 100% (default),<br>(0x97[1:0]: 0x98[7]) = 101: 107.69%,<br>(0x97[1:0]: 0x98[7]) = 110: 115.38%,<br>(0x97[1:0]: 0x98[7]) = 111: 123.08% |  |  |

www.richtek.com

|                                                                                          | Table 76. CBG_B_2_PRODUCT_ID |   |            |   |    |   |   |   |  |  |
|------------------------------------------------------------------------------------------|------------------------------|---|------------|---|----|---|---|---|--|--|
| Address: 0x98<br>Description: Adjust phase 3 current balance gain of Rail B: Product ID. |                              |   |            |   |    |   |   |   |  |  |
| Bit                                                                                      | 7                            | 6 | 5          | 4 | 3  | 2 | 1 | 0 |  |  |
| Field                                                                                    | CBG3_B_LSB                   |   | PRODUCT_ID |   |    |   |   |   |  |  |
| Default                                                                                  | 0                            | 0 | 1          | 1 | 0  | 1 | 0 | 0 |  |  |
| Туре                                                                                     | RW                           |   |            |   | RW |   |   |   |  |  |

| Bit | Name       | Description                                                                                                                                                                                                                                                                                                                                                                                                         |
|-----|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | CBG3_B_LSB | Adjust phase 3 current balance gain of Rail B,<br>$CBG3_B = (CBG3_B_MSB: CBG3_B_LSB)$<br>(0x97[1:0]: 0x98[7]) = 000: 69.2%,<br>(0x97[1:0]: 0x98[7]) = 001: 76.9%,<br>(0x97[1:0]: 0x98[7]) = 010: 84.6%,<br>(0x97[1:0]: 0x98[7]) = 011: 92.3%,<br>(0x97[1:0]: 0x98[7]) = 100: 100% (default),<br>(0x97[1:0]: 0x98[7]) = 101: 107.69%,<br>(0x97[1:0]: 0x98[7]) = 110: 115.38%,<br>(0x97[1:0]: 0x98[7]) = 111: 123.08% |
| 6:0 | PRODUCT_ID | Product ID.                                                                                                                                                                                                                                                                                                                                                                                                         |



|                                                                                                               | Table 77. SPM_TH_B |   |   |           |   |    |   |   |  |  |
|---------------------------------------------------------------------------------------------------------------|--------------------|---|---|-----------|---|----|---|---|--|--|
| Address                                                                                                       | Address: 0x99      |   |   |           |   |    |   |   |  |  |
| Description: Adjust smart phase management of Rail B for 2-phase to 3-phase and 1-phase to 2-phase operation. |                    |   |   |           |   |    |   |   |  |  |
| Bit                                                                                                           | 7                  | 6 | 5 | 4         | 3 | 2  | 1 | 0 |  |  |
| Field                                                                                                         | SPM_TH3_B          |   |   | SPM_TH2_B |   |    |   |   |  |  |
| Default                                                                                                       | 0                  | 1 | 1 | 1         | 1 | 0  | 1 | 0 |  |  |
| Туре                                                                                                          | RW                 |   |   |           |   | RV | V |   |  |  |

| Bit | Name      | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|-----|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:4 | SPM_TH3_B | Adjust SPM threshold for 2-phase to 3-phase of Rail B.<br>0000: SPM_TH3_B = 100% of ICCMAX_B,<br>0001: SPM_TH3_B = 90% of ICCMAX_B,<br>0010: SPM_TH3_B = 80% of ICCMAX_B,<br>0011: SPM_TH3_B = 70% of ICCMAX_B,<br>0100: SPM_TH3_B = 60% of ICCMAX_B,<br>0101: SPM_TH3_B = 50% of ICCMAX_B,<br>0110: SPM_TH3_B = 45% of ICCMAX_B,<br>0111: SPM_TH3_B = 40% of ICCMAX_B,<br>1000: SPM_TH3_B = 35% of ICCMAX_B,<br>1001: SPM_TH3_B = 35% of ICCMAX_B,<br>1001: SPM_TH3_B = 25% of ICCMAX_B,<br>1011: SPM_TH3_B = 20% of ICCMAX_B,<br>1011: SPM_TH3_B = 15% of ICCMAX_B,<br>1101: SPM_TH3_B = 15% of ICCMAX_B,<br>1101: SPM_TH3_B = 5% of ICCMAX_B,<br>1111: SPM_TH3_B = 5% of ICCMAX_B,<br>1111: SPM_TH3_B = 2.5% of ICCMAX_B,<br>1111: SPM_TH3_B = 2.5% of ICCMAX_B,                                                                        |
| 3:0 | SPM_TH2_B | Adjust SPM threshold for 1-phase to 2-phase of Rail B.<br>0000: SPM_TH2_B = 100% of ICCMAX_B,<br>0001: SPM_TH2_B = 90% of ICCMAX_B,<br>0010: SPM_TH2_B = 80% of ICCMAX_B,<br>0011: SPM_TH2_B = 70% of ICCMAX_B,<br>0100: SPM_TH2_B = 60% of ICCMAX_B,<br>0101: SPM_TH2_B = 50% of ICCMAX_B,<br>0110: SPM_TH2_B = 45% of ICCMAX_B,<br>0111: SPM_TH2_B = 40% of ICCMAX_B,<br>1000: SPM_TH2_B = 35% of ICCMAX_B,<br>1001: SPM_TH2_B = 35% of ICCMAX_B,<br>1001: SPM_TH2_B = 25% of ICCMAX_B,<br>1011: SPM_TH2_B = 20% of ICCMAX_B,<br>1011: SPM_TH2_B = 15% of ICCMAX_B,<br>1101: SPM_TH2_B = 15% of ICCMAX_B,<br>1101: SPM_TH2_B = 10% of ICCMAX_B,<br>1101: SPM_TH2_B = 5% of ICCMAX_B,<br>1111: SPM_TH2_B = 5% of ICCMAX_B, |

#### Table 78. SPM\_HYS\_B

#### Address: 0x9A

**Description:** Adjust smart phase management hysteresis threshold of Rail B for 3-phase to 2-phase and 2-phase to 1-phase operation.

| Bit     | 7                   | 6        | 5                     | 4 | 3 | 2 | 1  | 0   |
|---------|---------------------|----------|-----------------------|---|---|---|----|-----|
| Field   | EN_SPM_HYS_DOUBLE_B | Reserved | SPM_HYS3_B SPM_HYS2_B |   |   |   |    | 2_B |
| Default | 0                   | 0        | 1                     | 0 | 0 | 1 | 0  | 0   |
| Туре    | RW                  | RW       | RW                    |   |   |   | RW |     |

| Bit | Name       | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|-----|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   |            | Enable SPM hysteresis threshold x2 of Rail B.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 1   |            | 1: Enable.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 6   | Reserved   | Reserved bit.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 5:3 | SPM_HYS3_B | Adjust SPM hysteresis threshold for 3-phase to 2-phase operation of Rail B.<br>As EN_SPM_HYS_DOUBLE_B = 0<br>000: SPM_HYS3_B = 0% of ICCMAX_B<br>001: SPM_HYS3_B = 2.5% of ICCMAX_B<br>010: SPM_HYS3_B = 5% of ICCMAX_B<br>011: SPM_HYS3_B = 7.5% of ICCMAX_B<br>100: SPM_HYS3_B = 10% of ICCMAX_B<br>101: SPM_HYS3_B = 12.5% of ICCMAX_B<br>110: SPM_HYS3_B = 15% of ICCMAX_B<br>111: SPM_HYS3_B = 17.5% of ICCMAX_B<br>111: SPM_HYS3_B = 17.5% of ICCMAX_B<br>001: SPM_HYS3_B = 0% of ICCMAX_B<br>001: SPM_HYS3_B = 5% of ICCMAX_B<br>010: SPM_HYS3_B = 5% of ICCMAX_B<br>111: SPM_HYS3_B = 15% of ICCMAX_B<br>101: SPM_HYS3_B = 10% of ICCMAX_B<br>101: SPM_HYS3_B = 15% of ICCMAX_B<br>101: SPM_HYS3_B = 20% of ICCMAX_B<br>101: SPM_HYS3_B = 20% of ICCMAX_B<br>101: SPM_HYS3_B = 20% of ICCMAX_B<br>101: SPM_HYS3_B = 30% of ICCMAX_B<br>101: SPM_HYS3_B = 30% of ICCMAX_B<br>111: SPM_HYS3_B = 30% of ICCMAX_B<br>111: SPM_HYS3_B = 30% of ICCMAX_B |
| 2:0 | SPM_HYS2_B | Adjust SPM hysteresis threshold for 2-phase to 1-phase operation of Rail B.<br>As EN_SPM_HYS_DOUBLE_B = 0<br>000: SPM_HYS2_B = 0% of ICCMAX_B<br>001: SPM_HYS2_B = 2.5% of ICCMAX_B<br>010: SPM_HYS2_B = 5% of ICCMAX_B<br>011: SPM_HYS2_B = 7.5% of ICCMAX_B<br>100: SPM_HYS2_B = 10% of ICCMAX_B<br>101: SPM_HYS2_B = 12.5% of ICCMAX_B<br>110: SPM_HYS2_B = 15% of ICCMAX_B<br>111: SPM_HYS2_B = 15% of ICCMAX_B<br>111: SPM_HYS2_B = 17.5% of ICCMAX_B<br>000: SPM_HYS2_B = 17.5% of ICCMAX_B<br>001: SPM_HYS2_B = 0% of ICCMAX_B<br>001: SPM_HYS2_B = 5% of ICCMAX_B<br>011: SPM_HYS2_B = 10% of ICCMAX_B<br>011: SPM_HYS2_B = 15% of ICCMAX_B<br>101: SPM_HYS2_B = 15% of ICCMAX_B<br>101: SPM_HYS2_B = 15% of ICCMAX_B<br>101: SPM_HYS2_B = 20% of ICCMAX_B<br>101: SPM_HYS2_B = 20% of ICCMAX_B<br>101: SPM_HYS2_B = 25% of ICCMAX_B                                                                                                               |

Copyright © 2023 Richtek Technology Corporation. All rights reserved.



٦

| Bit | Name | Description                                                            |
|-----|------|------------------------------------------------------------------------|
|     |      | 110: SPM_HYS2_B = 30% of ICCMAX_B<br>111: SPM_HYS2_B = 35% of ICCMAX_B |

#### Table 79. SPM\_PH\_CTRL\_B

| Address<br>Descript | Address: 0x9B<br>Description: The sequence adjustment and the timing control for phase shedding and phase adding of Rail B. |             |                         |                         |          |   |   |   |  |  |  |  |
|---------------------|-----------------------------------------------------------------------------------------------------------------------------|-------------|-------------------------|-------------------------|----------|---|---|---|--|--|--|--|
| Bit                 | 7                                                                                                                           | 6           | 5                       | 4                       | 3        | 2 | 1 | 0 |  |  |  |  |
| Field               | SPM_DOWN                                                                                                                    | _PH_DELAY_B | EN_SPM_STEP<br>_DN_PH_B | EN_SPM_QR_<br>FULL_PH_B | Reserved |   |   |   |  |  |  |  |
| Default             | 1                                                                                                                           | 1           | 0                       | 0                       | 0        | 1 | 1 | 1 |  |  |  |  |
| Туре                | F                                                                                                                           | RW          | RW                      | RW                      | RW       |   |   |   |  |  |  |  |

| Bit | Name                | Description                                                                                                                                                                                                                                          |
|-----|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:6 | SPM_DOWN_PH_DELAY_B | The delay time setting for each phase shedding of Rail B.<br>00: 6μs<br>01: 4.5μs<br>10: 3μs<br>11: 1.5μs                                                                                                                                            |
| 5   | EN_SPM_STEP_DN_PH_B | <ul> <li>Enable/Disable SPM phase down to target phase by step for<br/>Rail B.</li> <li>0: SPM phase down to target phase directly.</li> <li>e.g. 3PH→1PH.</li> <li>1: SPM phase down to target phase by step.</li> <li>e.g. 3PH→2PH→1PH.</li> </ul> |
| 4   | EN_SPM_QR_FULL_PH_B | Enable/Disable full-phase operation as quick response is triggered for Rail<br>B.<br>0: Keep current phase number as quick response is triggered.<br>1: Turn all phases on as quick response is triggered.                                           |
| 3:0 | Reserved            | Reserved bits.                                                                                                                                                                                                                                       |

#### Table 80. ANS\_EN\_SPM\_PSK\_CTRL

#### Address: 0x9C

**Description:** Enable/Disable decay slow down function (acoustic noise suppression, ANS\_EN). DCM control in SPM.

| Bit     | 7                          | 6                                     | 5                                     | 4                                     | 3        | 2                           | 1                           | 0                           |
|---------|----------------------------|---------------------------------------|---------------------------------------|---------------------------------------|----------|-----------------------------|-----------------------------|-----------------------------|
| Field   | EN_DECA<br>Y_SLOW_<br>DOWN | EN_SPM_<br>PS2_EXIT<br>_RST_LPF<br>_A | EN_SPM_<br>PS2_EXIT<br>_RST_LPF<br>_B | EN_SPM_<br>PS2_EXIT<br>_RST_LPF<br>_C | Reserved | SPM_ENT<br>ER_TON_<br>SEL_A | SPM_ENT<br>ER_TON_<br>SEL_B | SPM_EN<br>TER_TO<br>N_SEL_C |
| Default | 0                          | 0                                     | 0                                     | 0                                     | 0        | 0                           | 0                           | 0                           |
| Туре    | RW                         | RW                                    | RW                                    | RW                                    | RW       | RW                          | RW                          | RW                          |

| Bit | Name                          | Description                                                                                                                                                                                                                                           |
|-----|-------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | EN_DECAY_SLOW_DOWN            | Enable/Disable decay slow down function (acoustic noise suppression,<br>ANS_EN) for Rail A, Rail B and Rail C.<br>0: Disable.<br>1: Enable.                                                                                                           |
| 6   | EN_SPM_PS2_EXIT_RST_LPF<br>_A | Enable/Disable the resetting of LPF at exiting PS2 to avoid undershoot<br>in SPM operation for Rail A.<br>0: Disable.<br>1: Enable.                                                                                                                   |
| 5   | EN_SPM_PS2_EXIT_RST_LPF<br>_B | Enable/Disable the resetting of LPF at exiting PS2 to avoid undershoot<br>in SPM operation for Rail B.<br>0: Disable.<br>1: Enable.                                                                                                                   |
| 4   | EN_SPM_PS2_EXIT_RST_LPF<br>_C | Enable/Disable the resetting of LPF at exiting PS2 to avoid undershoot<br>in SPM operation for Rail C.<br>0: Disable.<br>1: Enable.                                                                                                                   |
| 3   | Reserved                      | Reserved bit.                                                                                                                                                                                                                                         |
| 2   | SPM_ENTER_TON_SEL_A           | <ul> <li>Enable/Disable the fast entering of DCM in SPM operation for Rail A.</li> <li>0: Disable, entering DCM from CCM after 2x PWM Ton have been counted.</li> <li>1: Enable, entering DCM from CCM after 4x PWM Ton have been counted.</li> </ul> |
| 1   | SPM_ENTER_TON_SEL_B           | <ul> <li>Enable/Disable the fast entering of DCM in SPM operation for Rail B.</li> <li>0: Disable, entering DCM from CCM after 2x PWM Ton have been counted.</li> <li>1: Enable, entering DCM from CCM after 4x PWM Ton have been counted.</li> </ul> |
| 0   | SPM_ENTER_TON_SEL_C           | <ul> <li>Enable/Disable the fast entering of DCM in SPM operation for Rail C.</li> <li>0: Disable, entering DCM from CCM after 2x PWM Ton have been counted.</li> <li>1: Enable, entering DCM from CCM after 4x PWM Ton have been counted.</li> </ul> |

RICHTEK

|               | Table 81. Reserved |   |   |   |   |   |   |   |  |  |  |
|---------------|--------------------|---|---|---|---|---|---|---|--|--|--|
| Address: 0x9D |                    |   |   |   |   |   |   |   |  |  |  |
| Bit           | 7                  | 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |  |  |
| Field         | Reserved           |   |   |   |   |   |   |   |  |  |  |
| Default       | 0                  | 0 | 1 | 1 | 1 | 0 | 0 | 0 |  |  |  |
| Туре          | RW                 |   |   |   |   |   |   |   |  |  |  |

| Bit | Name     | Description    |
|-----|----------|----------------|
| 7:0 | Reserved | Reserved bits. |

#### Table 82. Reserved

| Address: 0x9E |          |   |   |   |   |   |   |   |  |  |  |
|---------------|----------|---|---|---|---|---|---|---|--|--|--|
| Bit           | 7        | 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |  |  |
| Field         | Reserved |   |   |   |   |   |   |   |  |  |  |
| Default       | 0        | 0 | 0 | 0 | 0 | 0 | 0 | 0 |  |  |  |
| Туре          | RW       |   |   |   |   |   |   |   |  |  |  |

| Bit | Name     | Description    |
|-----|----------|----------------|
| 7:0 | Reserved | Reserved bits. |

#### Table 83. NVM\_PROGRAM\_STATUS

| Address: 0xEC<br>Description: NVM status indicator. |                  |                |                 |                  |                |                 |                 |                 |  |  |
|-----------------------------------------------------|------------------|----------------|-----------------|------------------|----------------|-----------------|-----------------|-----------------|--|--|
| Bit                                                 | 7                | 6              | 5               | 4                | 3              | 2               | 1               | 0               |  |  |
| Field                                               | RESTORE<br>_FLAG | STORE_FL<br>AG | STORE_A<br>LLOW | RESTORE<br>_BUSY | STORE_B<br>USY | CRC_GRO<br>UP_1 | CRC_GRO<br>UP_0 | CRC_GP<br>0_GP1 |  |  |
| Default                                             | N/A              |                |                 |                  |                |                 |                 |                 |  |  |
| Туре                                                | R                | R              | R               | R                | R              | R               | R               | R               |  |  |

| Bit      | Name         | Description                              |
|----------|--------------|------------------------------------------|
| 7        | RESTORE FLAG | 1: NVM restoring is done.                |
|          |              | 0: NVM restoring is not done.            |
| 6        | STORE ELAG   | 1: NVM storing is done.                  |
| 0        | STORE_I EAG  | 0: NVM storing is not done.              |
| 5        | STORE ALLOW  | 1: NVM is allowed to be store.           |
| 5        | STORE_ALLOW  | 0: NVM is not allowed to be store.       |
| 1        | BESTORE BUSY | 1: NVM restoring is busy.                |
| 4 RESIUR | RESTORE_BUST | 0: NVM restoring is not busy.            |
| 0        | STORE BUSY   | 1: NVM storing is busy.                  |
| 5        | STORE_BUSY   | 0: NVM storing is not busy.              |
| C        |              | 1: GROUP_1 (0x00~0x7E) check is failed.  |
| Z        | CRC_GROUP_1  | 0: GROUP_1 (0x00~0x7E) check is passed.  |
| 1        |              | 1: GROUP_0 (0x90~0x9E) check is failed.  |
| I        | CRC_GROUP_0  | 0: GROUP_0 (0x90~0x9E) check is passed.  |
| 0        |              | 1: GROUP_0 or GROUP_1 check is failed.   |
| U        |              | 0: GROUP_0 and GROUP_1 check are passed. |

Copyright © 2023 Richtek Technology Corporation. All rights reserved.

#### Table 84. STORE\_RESTORE\_CFG

#### Address: 0xED

**Description:** Store command instructs the device to copy the entire contents of the Operating Memory to the matching locations in the non-volatile User Store memory. Restore command instructs the device to copy the entire contents of the non-volatile User Store memory to the matching locations in the Operating Memory. This command must be used only while all outputs are disabled.

| Bit     | 7                 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |  |  |
|---------|-------------------|---|---|---|---|---|---|---|--|--|--|
| Field   | STORE_RESTORE_CFG |   |   |   |   |   |   |   |  |  |  |
| Default | N/A               |   |   |   |   |   |   |   |  |  |  |
| Туре    | W                 |   |   |   |   |   |   |   |  |  |  |

| 7:0       STORE_RESTORE_CFG       0x66: Restore all storable register settings from NVM.         0xAA: Store all current storable register settings of GROUP_1 (0x00~0x7 into NVM as new defaults.         All other combinations are not defined. | Bit | Name              | Description                                                                                         |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------------------|-----------------------------------------------------------------------------------------------------|
| 7:0 STORE_RESTORE_CFG 0xAA: Store all current storable register settings of GROUP_1 (0x00~0x7<br>into NVM as new defaults.<br>All other combinations are not defined.                                                                              |     |                   | 0x66: Restore all storable register settings from NVM.                                              |
| All other combinations are not defined.                                                                                                                                                                                                            | 7:0 | STORE_RESTORE_CFG | 0xAA: Store all current storable register settings of GROUP_1 (0x00~0x7D) into NVM as new defaults. |
|                                                                                                                                                                                                                                                    |     |                   | All other combinations are not defined.                                                             |

|                     | Table 85. PAGE                  |                 |               |              |                |               |                |             |  |  |  |
|---------------------|---------------------------------|-----------------|---------------|--------------|----------------|---------------|----------------|-------------|--|--|--|
| Address<br>Descript | : 0xEF<br>t <b>ion:</b> Selects | the reaister ar | oups to recei | ve the comma | ands. Do not s | select page d | uring the VR i | s operating |  |  |  |
| in non-ze           | ero VID.                        | 5 5             | •             |              |                | 1 3           | 5              | 1 5         |  |  |  |
| Bit                 | 7                               | 6               | 5             | 4            | 3              | 2             | 1              | 0           |  |  |  |
| Field               |                                 |                 |               | PAC          | ЭE             |               |                |             |  |  |  |
| Default             |                                 |                 |               | 3x0          | 30             |               |                |             |  |  |  |
| Туре                |                                 |                 |               | RV           | V              |               |                |             |  |  |  |

| Bit | Name | Description                                                                                                                                                                                             |
|-----|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|     |      | 0x80:<br>Functions of GROUP_0 (0x90~0x9E) are available.<br>Functions of GROUP_1 (0x00~0x7E) are not available.<br>Functions of SVID commands are available.                                            |
| 7:0 | PAGE | 0x82:<br>Functions of GROUP_0 (0x90~0x9E) are available.<br>Functions of GROUP_1 (0x00~0x7E) are available.<br>Functions of SVID commands are not available.<br>All other combinations are not defined. |

### RICHTEK

#### Table 86. ENTER\_CONF\_MODE

| Address                                                    | Iress: 0xF1     |   |   |   |   |   |   |   |  |  |  |
|------------------------------------------------------------|-----------------|---|---|---|---|---|---|---|--|--|--|
| Description: Command to enter the user configuration mode. |                 |   |   |   |   |   |   |   |  |  |  |
| Bit                                                        | 7               | 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |  |  |
| Field                                                      | ENTER_CONF_MODE |   |   |   |   |   |   |   |  |  |  |
| Default                                                    | ι N/A           |   |   |   |   |   |   |   |  |  |  |
| Туре                                                       | W               |   |   |   |   |   |   |   |  |  |  |

| Bit | Name            | Description                                                                     |
|-----|-----------------|---------------------------------------------------------------------------------|
| 7.0 | ENTER CONE MODE | 0x62 is not available.                                                          |
| 7.0 | ENTER_CONF_MODE | Please contact Richtek to receive the password for the user configuration mode. |

#### Table 87. UNLOCK\_NVM

| Address<br>Descript | : 0xFC<br>ti <b>on:</b> Unlock c | command for | the NVM conf | iguration setti | ngs. |   |   |   |  |
|---------------------|----------------------------------|-------------|--------------|-----------------|------|---|---|---|--|
| Bit                 | 7                                | 6           | 5            | 4               | 3    | 2 | 1 | 0 |  |
| Field               | UNLOCK_NVM                       |             |              |                 |      |   |   |   |  |
| Default             | N/A                              |             |              |                 |      |   |   |   |  |
| Туре                |                                  |             |              | W               | l    |   |   |   |  |

| Bit | Name       | Description                                                                                                                       |  |  |  |  |  |  |  |
|-----|------------|-----------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
| 7:0 | UNLOCK_NVM | Unlock the NVM configuration settings.<br>Please contact Richtek to receive the unlock command for the NVM configuration setting. |  |  |  |  |  |  |  |

### **Outline Dimension**



Pin #1 ID and Tie Bar Mark Options

Note : The configuration of the Pin #1 identifier is optional, but must be located within the zone indicated.

| Symbol | Dimensions I   | n Millimeters | Dimensions In Inches |       |  |  |
|--------|----------------|---------------|----------------------|-------|--|--|
| Symbol | Min.           | Max.          | Min.                 | Max.  |  |  |
| А      | 0.700          | 0.800         | 0.028                | 0.031 |  |  |
| A1     | 0.000          | 0.050         | 0.000                | 0.002 |  |  |
| A3     | 0.175          | 0.250         | 0.007                | 0.010 |  |  |
| b      | 0.150          | 0.250         | 0.006                | 0.010 |  |  |
| D      | 6.900          | 7.100         | 0.272                | 0.280 |  |  |
| D2     | D2 5.650 5.750 |               | 0.222                | 0.226 |  |  |
| E      | 6.900          | 7.100         | 0.272                | 0.280 |  |  |
| E2     | 5.650          | 5.750         | 0.222                | 0.226 |  |  |
| е      | 0.4            | 00            | 0.016                |       |  |  |
| L      | 0.350          | 0.450         | 0.014                | 0.018 |  |  |
| Н      | Н 0.250 0      |               | 0.010                | 0.014 |  |  |

W-Type 60L QFN 7x7 Package



### **Footprint Information**



| Daekaga          | Number of | Footprint Dimension (mm) |      |      |      |      |      |      |      | Televence |           |
|------------------|-----------|--------------------------|------|------|------|------|------|------|------|-----------|-----------|
| Package          | Pin       | Р                        | Ax   | Ау   | Bx   | Ву   | С    | D    | Sx   | Sy        | Tolerance |
| V/W/U/XQFN7*7-60 | 60        | 0.40                     | 7.80 | 7.80 | 6.10 | 6.10 | 0.85 | 0.20 | 5.70 | 5.70      | ±0.05     |
## RICHTEK



### **Packing Information**

#### Tape and Reel Data



| De alta es Tres a | Tape Size | Pocket Pitch | Reel Size (A) |      | Units    | Trailer | Leader | Reel Width (W2) |  |
|-------------------|-----------|--------------|---------------|------|----------|---------|--------|-----------------|--|
| Раскаде Туре      | (W1) (mm) | (P) (mm)     | (mm)          | (in) | per Reel | (mm)    | (mm)   | Min./Max. (mm)  |  |
| QFN/DFN 7x7       | 16        | 12           | 330           | 13   | 2,500    | 160     | 600    | 16.4/18.4       |  |



C, D and K are determined by component size. The clearance between the components and the cavity is as follows:

- For 16mm carrier tape: 1.0mm max.

| Tana Siza | W1     | Р      |        | В      |        | F     |       | ØJ    |       | Н     |
|-----------|--------|--------|--------|--------|--------|-------|-------|-------|-------|-------|
| Tape Size | Max.   | Min.   | Max.   | Min.   | Max.   | Min.  | Max.  | Min.  | Max.  | Max.  |
| 16mm      | 16.3mm | 11.9mm | 12.1mm | 1.65mm | 1.85mm | 3.9mm | 4.1mm | 1.5mm | 1.6mm | 0.6mm |

Copyright © 2023 Richtek Technology Corporation. All rights reserved.

# **RT3634CE**



#### **Tape and Reel Packing**

| Step | Photo/Description                      | Step | Photo/Description                 |
|------|----------------------------------------|------|-----------------------------------|
| 1    | Reel 13"                               | 4    | 1 reel per inner box <b>Box G</b> |
| 2    | HIC & Desiccant (2 Unit) inside        | 5    | 6 inner boxes per outer box       |
| 3    | Caution label is on backside of Al bag | 6    | Outer box Carton A                |

| Container       | R    | leel  | Box   |            |       |       | Carton   |            |       |        |
|-----------------|------|-------|-------|------------|-------|-------|----------|------------|-------|--------|
| Package         | Size | Units | Item  | Weight(kg) | Reels | Units | Item     | Weight(kg) | Boxes | Units  |
| QFN and DFN 7x7 | 13"  | 2,500 | Box G | 1.11       | 1     | 2,500 | Carton A | 7.4        | 6     | 15,000 |

Copyright © 2023 Richtek Technology Corporation. All rights reserved. **RICHTEK** is a registered trademark of Richtek Technology Corporation. www.richtek.com





#### Packing Material Anti-ESD Property

| Surface<br>Resistance | Aluminum Bag                        | Reel                                | Cover tape                          | Carrier tape                        | Tube                                | Protection Band                     |
|-----------------------|-------------------------------------|-------------------------------------|-------------------------------------|-------------------------------------|-------------------------------------|-------------------------------------|
| $\Omega/cm^2$         | 10 <sup>4</sup> to 10 <sup>11</sup> |

#### **Richtek Technology Corporation**

14F, No. 8, Tai Yuen 1<sup>st</sup> Street, Chupei City Hsinchu, Taiwan, R.O.C. Tel: (8863)5526789

#### RICHTEK

Richtek products are sold by description only. Richtek reserves the right to change the circuitry and/or specifications without notice at any time. Customers should obtain the latest relevant information and data sheets before placing orders and should verify that such information is current and complete. Richtek cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Richtek product. Information furnished by Richtek is believed to be accurate and reliable. However, no responsibility is assumed by Richtek or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Richtek or its subsidiaries.

Copyright © 2023 Richtek Technology Corporation. All rights reserved.

DS3634CE-00 May 2023





### **Datasheet Revision History**

| Version | Date      | Description | Item |
|---------|-----------|-------------|------|
| 00      | 2023/5/30 | Final       |      |