

| ID  | R <sub>DS</sub> (ON)(Typ) | VDSS |
|-----|---------------------------|------|
| 12A | 315mΩ                     | 700V |

### **Applications:**

- Switch Mode Power Supply(SMPS)
- Uninterruptible Power Supply (UPS)
- Power Factor Correction (PFC)
- AC-DC Switching Power Supply

#### **Features:**

- Fast switching speed
- 100% avalanche tested
- Improved dv/dt capability
- Built-in ESD Diode





| Part Number | Package | Marking    | Packing | Qty.   |
|-------------|---------|------------|---------|--------|
| RSE70R360F  | T0-220F | RSE70R360F | Tube    | 50 PCS |

## Absolute Maximun Ratings Tc= 25℃ unless otherwise specified

| Symbol    | Parameter                                                  | RSE70R360F | Units             |
|-----------|------------------------------------------------------------|------------|-------------------|
| VDSS      | Drain-to-Source Voltage                                    | 700        | V                 |
| ID        | Continuous Drain Current TC=25℃                            | 12         |                   |
| ID        | Continuous Drain Current TC=100℃                           | 7.3        | Α                 |
| IDM       | Pulsed Drain Current (Note*1)                              | 36         |                   |
| PD        | Power Dissipation                                          | 32         | W                 |
| VGS       | Gate- to- Source Voltage                                   | ±20        | V                 |
|           | Single Pulse Avalanche Engergy                             |            |                   |
| EAS       | IAS=1.85A,VDD = 50V, RG = 25 $\Omega$ , TC=25 $^{\circ}$ C | 147        | mJ                |
| dv/dt     | MOSFET dv/ dt ruggedness VDS = 0400V                       | 50         | V/ns              |
| dv/dt     | Reverse diode dv/dt VDS = 0400V, Tj = 25°C, ISD≤ID         | 15         | V/ns              |
| VESD(G-S) | Gate source ESD(HBM-C=100pF, R=1.5KΩ)                      | 2000       | V                 |
|           | Maximum Temperature for Soldering                          | 300        |                   |
| TL TPKG   | Leads at 0.063in(1.6mm)from Case for 10 seconds            | 260        |                   |
|           | Package Body for 10 seconds                                |            | $\int \mathbb{C}$ |
| TJ and    | Operating Junction and Storage                             | -55 to 150 |                   |
| TSTG      | Temperature Range                                          |            |                   |

<sup>\*</sup> Drain Current Limited by Maximum Junction Temperature

Caution: Stresses greater than those listed in the "Absolute Maximum Ratings" Table may cause permanent damage to the device.

www.reasunos.com 1 / 9 Copyright Reasunos



### **Thermal Resistance**

| Symbol | Parameter               | RSE70R360F | Units        | Test Conditions                                                                                                           |
|--------|-------------------------|------------|--------------|---------------------------------------------------------------------------------------------------------------------------|
| RӨJC   | Junction-to-Case        | 3.94       | °C/ <b>W</b> | Drain lead soldered to water cooled heatsink, PD adjusted for a peak junction temperature of + 1 5 0 $^{\circ}\mathrm{C}$ |
| RθJA   | Junction-to-<br>Ambient | 80         |              | 1 cubic foot chamber,free air.                                                                                            |

### **OFF Characteristics** TJ= 25 <sup>°</sup>C unless otherwise specified

| Symbol | Parameter                              | Min. | Тур. | Max. | Units | Test Conditions      |
|--------|----------------------------------------|------|------|------|-------|----------------------|
| BVDSS  | Drain- to- source Breakdown<br>Voltage | 700  |      |      | V     | VGS=0V,ID=1mA        |
| IDSS   | Drain- to- Source Leakage Current      |      |      | 1    | μΑ    | VDS=700V,VGS=0<br>V  |
|        | Gate- to- Source Forward Leakage       |      |      | 1    | _     | VGS=20V ,VDS=0V      |
| IGSS   | Gate- to- Source Reverse Leakage       |      |      | -1   | μΑ    | VGS=-20V ,VDS=0<br>V |

# ON Characteristics TJ=25 ℃ unless otherwise specified

| Symbol  | Parameter                                          | Min. | Тур. | Max. | Units | Test Conditions      |
|---------|----------------------------------------------------|------|------|------|-------|----------------------|
| RDS(on) | Static Drain- to- Source On-<br>Resistance(Note*2) |      | 315  | 360  | mΩ    | VGS=10V,ID=3.7A      |
| VGS(TH) | Gate Threshold Voltage                             | 2    |      | 4    | >     | VGS=VDS,ID=440 $\mu$ |

# Resistive Switching Characteristics Essentially independent of operating temperature

| Symbol  | Parameter            | Min. | Тур. | Max. | Units | Test Conditions   |
|---------|----------------------|------|------|------|-------|-------------------|
| td(ON)  | Turn- on Delay Time  |      | 30   |      |       |                   |
| trise   | Rise Time            |      | 20   |      | ~c    | VDS=350V          |
| td(OFF) | Turn- OFF Delay Time |      | 125  |      | nS    | ID=5.7A<br>RG=25Ω |
| tfall   | Fall Time            |      | 17   |      |       |                   |



# **Dynamic Characteristics** Essentially independent of operating temperature

| Symbol | Parameter                       | Min. | Тур. | Max. | Units | Test Conditions |
|--------|---------------------------------|------|------|------|-------|-----------------|
| Ciss   | Input Capacitance               |      | 1175 |      |       | VGS=0V          |
| Coss   | Output Capacitance              |      | 26   | 1    | pF    | VDS=400V        |
| Crss   | Reverse Transfer Capacitance    |      | 3.1  |      |       | f=1.0MHz        |
| Qg     | Total Gate Charge               |      | 27   |      |       | VDS=560V        |
| Qgs    | Gate- to- Source Charge         |      | 5.3  |      | nC    | ID=5.7A         |
| Qgd    | Gate-to-Drain(" Miller") Charge |      | 8.0  |      |       | VGS=10V         |

### **Source-Drain Diode Characteristics**

| Symbol | Parameter                 | Min. | Тур. | Max. | Units | Test Conditions           |
|--------|---------------------------|------|------|------|-------|---------------------------|
| IS     | Continuous Source Current |      |      | 12   | Α     | Integral pn- diode        |
| ISM    | Maximum Pulsed Current    |      |      | 36   | Α     | in MOSFET                 |
| VSD    | Diode Forward Voltage     |      |      | 1.3  | V     | IS=5.7A,VGS=0V            |
| trr    | Reverse Recovery Time     |      | 310  |      | nS    | VR=400V                   |
| Qrr    | Reverse Recovery Charge   |      | 3.4  |      | μС    | IS=5.7A,di/dt=100<br>A/μs |

### Notes:

<sup>\* 1.</sup> Repetitive rating; pulse width limited by maximum junction temperature.

<sup>\* 2.</sup> Pulse Test: Pulse width ≤ 300μs, Duty Cycle ≤ 2%



#### **Typical Feature Curve**



Figure 1. On Region Characteristics



Figure 2. Transfer Characteristics



Figure 3. On Resistance Variation vs Drain Current and Gate Voltage



Figure 4. Body Diode Forward Voltage Variation with Source Current and Temperature



Figure 5. Capacitance Characteristics



Figure 6. Gate Charge Characteristics





Figure 7. Breakdown Voltage Variation vs. Temperature



Figure 8. On-Resistance Variation vs. Temperature



Figure 9. Maximum Safe Operating Area



Figure 10. Maximum Drain Current vs. Case Temperature



Figure 11. Transient Thermal Response Curve

www.reasunos.com 5 / 9 Copyright Reasunos



### **Test Circuits and Waveforms**





Fig 13. Resistive Switching Test Circuit & Waveforms



Fig 14. Unclamped Inductive Switching Test Circuit & Waveforms





#### **Test Circuits and Waveforms**

Fig 15. Peak Diode Recovery dv/dt Test Circuit & Waveforms







# Package outline drawing(TO-220F Unit: mm)



| Dim. | Min.   | Max.  |
|------|--------|-------|
| Α    | 9.95   | 10.36 |
| A1   | 4.5    | 5.0   |
| В    | 2.95   | 3.25  |
| С    | 1.25   | 1.45  |
| D    | 12.60  | 13.60 |
| E    | 0.40   | 0.60  |
| F    | 2.8    | 3.5   |
| G    | 1.30   | 1.45  |
| Н    | (2.54  | 1)    |
| 1    | (5.08) |       |
| J    | 4.60   | 4.75  |
| K    | 2.45   | 2.65  |
| L    | 6.5    | 6.8   |
| М    | 15.4   | 16.0  |
| N    | 2.25   | 3.05  |
| 0    | 0.45   | 0.55  |
| Р    | 0.70   | 0.90  |



| Dim. | Min.  | Max.  |
|------|-------|-------|
| W    | 9.95  | 10.36 |
| W1   | (2.5  | 4)    |
| W2   | 0.70  | 0.90  |
| W3   | 1.25  | 1.47  |
| L    | 15.67 | 16.07 |
| L1   | 6.48  | 6.88  |
| L2   | 3.2   | 3.4   |
| L3   | 12.6  | 13.6  |
| L4   | (3.23 | 3)    |
| Т    | 4.50  | 4.90  |
| T1   | 2.34  | 2.74  |
| T2   | 2.25  | 2.95  |
| ТЗ   | 0.45  | 0.60  |
| T4   | (0.   | 70)   |
| G    | 3.08  | 3.28  |



#### **Disclaimers:**

Reasunos Semiconductor Technology Co.Ltd (Reasunos) reserves the right to make changes without notice in order to improve reliability, function or design and to discontinue any product or service without notice. Customers should obtain the latest relevant information before orders and should verify that such information in current and complete. All products are sold subject to Reasunos's terms and conditions supplied at the time of orderacknowledgement.

Reasunos Semiconductor Technology Co.Ltd warrants performance of its hardware products to the speciffications at the time of sale. Testing, reliability and quality control are used to the extene Reasunos deems necessary to support this warrantee. Except where agreed upon by contr- actual agreement, testing of all parameters of each product is not necessarily performed.

Reasunos Semiconductor Technology Co.Ltd does not assume any liability arising from the use of any product or circuit designs described herein. Customers are responsible for their products and applications using Reasunos's components. To minimize risk, customers must provide adequate design and operating safeguards.

Reasunos Semiconductor Technology Co.Ltd does not warrant or convey any license eith- er expressed or implied under its patent rights, nor the rights of others. Reproduction of inform- ation in Reasunos's data sheets or data books is permissible only if reproduction is without modification oralteration. Reproduction of this information with any alteration is an unfair and deceptive business practice. Reasunos Semiconductor Technology Co.Ltd is not responsi- ble or liable for such altered documentation.

Resale of Reasunos's products with statements different from or beyond the parameters stated by Reasunos Semiconductor Technology Co.Ltd for that product or service voids all exp- ress or implied warrantees for the associated Reasunos's product or service and is unfair and deceptive business practice. Reasunos Semiconductor Technology Co.Ltd is not responsi- ble or liable for such statements.

#### **Life Support Policy:**

Reasunos Semiconductor Technology Co.Ltd's Products are not authorized for use as cri- tical components in life support devices or systems without the expressed written approval of Reasunos Semiconductor Technology Co.Ltd.

As used herein:

- 1. Life support devices or systems are devices or systems which: a.are intended for surgical implant into the human body, b.support or sustain life,
- c.whose failuer to when properly used in accordance with instructions for used provided in the laeling, can be reasonably expected to result in significant injury to the user.

2.A critical component is any component of a life support device or system whose failure to system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.