

# 1.5 V rad-hard positive fixed voltage regulator

Datasheet - production data



### Features

- Fixed 1.5 V output voltage
- Output current up to 3 A in SMD.5 and TO-257 packages, 2 A in Flat-16 package
- Embedded overtemperature, overcurrent protections
- Adjustable current limitation
- Output overload monitoring/signaling
- Inhibit (ON/OFF) TTL-compatible control
- Programmable output short-circuit current
- Remote sensing operation
- Rad-hard: tested up to 300 krad MIL-STD-883E method 1019.6 and 100 krad low dose rate conditions
- SEL free up to 120 MeV·cm<sup>2</sup>/mg
- SET < 5% of Vout at 86 MeV·cm<sup>2</sup>/mg

### Description

The device is a high performance radiation hardened LDO regulator, suitable for output current up to 3 A (TO-257 and SMD.5 versions). The operating input voltage range is from 3 V to 12 V. The device has been specifically designed for harsh radiation environments, such as aerospace applications.

Integrated overtemperature protection, adjustable overcurrent protection and monitoring offer a high level of robustness.

It is available in Flat-16, SMD.5 and TO-257 hermetic packages.

December 2015

DocID028784 Rev 1

This is information on a product in full production.

#### Contents

| Со | ntents          |                                |                                             |    |  |  |
|----|-----------------|--------------------------------|---------------------------------------------|----|--|--|
| 1  | Diagran         | າ                              |                                             | 5  |  |  |
| 2  | Pin con         | figuration                     |                                             | 6  |  |  |
| 3  | Maximum ratings |                                |                                             |    |  |  |
| 4  | Electric        | al charact                     | eristics                                    | 9  |  |  |
| 5  | Radiatio        | on perforn                     | nance                                       |    |  |  |
|    | 5.1             | <ul> <li>Total ioni</li> </ul> | zing dose (MIL-STD-883E test method 1019.6) | 11 |  |  |
|    | 5.2             | SEE (sing                      | gle event effect) results                   | 12 |  |  |
|    | 5.3             | Guideline                      | s for SET mitigation                        | 13 |  |  |
|    |                 | 5.3.1                          | Ground connections                          | 13 |  |  |
|    |                 | 5.3.2                          | Capacitor selection                         | 14 |  |  |
| 6  | Typical         | performa                       | nce characteristics                         | 15 |  |  |
| 7  | Device          | descriptio                     | n                                           | 21 |  |  |
|    | 7.1             | Low pin c                      | ount package limitations                    | 21 |  |  |
|    | 7.2             | SENSE p                        | in                                          | 21 |  |  |
|    | 7.3             | Inhibit ON                     | I-OFF control                               | 21 |  |  |
|    | 7.4             | Overtemp                       | perature protection                         | 21 |  |  |
|    | 7.5             | Overcurre                      | ent protection                              | 21 |  |  |
|    | 7.6             | OCM pin                        |                                             |    |  |  |
|    | 7.7             | Notes ab                       | out Flat-16 package                         |    |  |  |
| 8  | Applica         | tion inform                    | nation                                      | 23 |  |  |
|    | 8.1             | Remote s                       | ensing operation (Flat-16 only)             | 23 |  |  |
| 9  | Package         | e informat                     | ion                                         | 25 |  |  |
|    | 9.1             | Flat-16 pa                     | ackage information                          |    |  |  |
|    | 9.2             | SMD.5 pa                       | ackage information                          |    |  |  |
|    | 9.3             | TO-257 p                       | ackage information                          |    |  |  |
| 10 | Orderin         | g informa                      | tion                                        | 30 |  |  |
| 11 | Revisio         | n history .                    |                                             | 31 |  |  |



# List of tables

| Table 1: Pin description                 | 7  |
|------------------------------------------|----|
| Table 2: Absolute maximum ratings        | 8  |
| Table 3: Thermal data                    | 8  |
| Table 4: Electrical characteristics      | 9  |
| Table 5: TID test results                | 11 |
| Table 6: Heavy ion test results          | 12 |
| Table 7: Bias configuration              | 12 |
| Table 8: Test configuration              | 13 |
| Table 9: Flat-16 package mechanical data |    |
| Table 10: SMD.5 package mechanical data  | 27 |
| Table 11: TO-257 package mechanical data | 29 |
| Table 12: Order codes                    |    |
| Table 13: Document revision history      | 31 |
| •                                        |    |



# List of figures

| Figure 1: Block diagram for Flat-16 package                                                        | 5   |
|----------------------------------------------------------------------------------------------------|-----|
| Figure 2: Pin configuration (top view for Flat-16, bottom view for SMD.5)                          | 6   |
| Figure 3: Typical application diagram                                                              | .10 |
| Figure 4: Heavy ion test configuration (RHFL4913A)                                                 | .12 |
| Figure 5: Output voltage vs. temperature (VIN = 3 V, IOUT = 5 mA)                                  | .15 |
| Figure 6: Output voltage vs. temperature (VIN 12 V, IOUT = 5 mA)                                   | .15 |
| Figure 7: Output voltage vs. temperature (V <sub>IN</sub> = 3 V, I <sub>OUT</sub> = 400 mA)        | .15 |
| Figure 8: Output voltage vs. temperature (V <sub>IN</sub> = 3 V, I <sub>OUT</sub> = 1 A)           | .15 |
| Figure 9: Output voltage vs. temperature (V <sub>IN</sub> = 3 V, I <sub>OUT</sub> = 2 A)           | .15 |
| Figure 10: Output voltage vs. temperature (VIN = 4 V, IOUT = 3 A)                                  | .15 |
| Figure 11: Minimum input voltage vs. temperature (Iout = 5 mA)                                     | .16 |
| Figure 12: Line regulation vs. temperature ( $V_{IN} = 3 V$ to 12 V, $I_{OUT} = 5 mA$ )            | .16 |
| Figure 13: Load regulation vs. temperature (VIN = 3 V, IOUT = 5 mA to 400 mA)                      | .16 |
| Figure 14: Load regulation vs. temperature (V <sub>IN</sub> = 3 V, I <sub>OUT</sub> = 5 mA to 1 A) | .16 |
| Figure 15: Load regulation vs. temperature (V <sub>IN</sub> = 3 V, I <sub>OUT</sub> = 5 mA to 2 A) | .16 |
| Figure 16: Quiescent current vs. temperature (VIN = 3 V, IOUT = 5 mA)                              | .16 |
| Figure 17: Quiescent current vs. temperature (V <sub>IN</sub> = 3 V, I <sub>OUT</sub> = 30 mÅ)     | .17 |
| Figure 18: Quiescent current vs. temperature (VIN = 3 V, IOUT = 300 mA)                            | .17 |
| Figure 19: Quiescent current vs. temperature (VIN = 3 V, IOUT = 1 A)                               | .17 |
| Figure 20: Quiescent current vs. temperature (VIN = 3 V, IOUT = 2 A)                               | .17 |
| Figure 21: Quiescent current vs. temperature (V <sub>IN</sub> = 3 V, I <sub>OUT</sub> = 3 A)       | .17 |
| Figure 22: Off mode quiescent current vs. temperature (VIN = 3.5 V, VINH = 2.4 V)                  | .17 |
| Figure 23: Inhibit on threshold vs. temperature                                                    | .18 |
| Figure 24: Inhibit off threshold vs. temperature                                                   | .18 |
| Figure 25: Startup with enable                                                                     | .18 |
| Figure 26: Turn-off with enable                                                                    | .18 |
| Figure 27: Turn-on time                                                                            | .18 |
| Figure 28: Turn-off time                                                                           | .18 |
| Figure 29: Line transient (V <sub>IN</sub> from 4 V to 5 V)                                        | .19 |
| Figure 30: Line transient (V <sub>IN</sub> from 5 V to 4 V)                                        | .19 |
| Figure 31: Load transient (Iout from 5 mA to 1 A)                                                  | .19 |
| Figure 32: Load transient (Iout from 1 A to 5 mA)                                                  | .19 |
| Figure 33: Short-circuit behavior (V <sub>IN</sub> = 4 V)                                          | .19 |
| Figure 34: Short-circuit behavior (V <sub>IN</sub> = 12 V)                                         | .19 |
| Figure 35: Short-circuit current vs. RSH                                                           | .20 |
| Figure 36: Short-circuit current vs. RSH (magnification)                                           | .20 |
| Figure 37: Noise spectral density                                                                  | .20 |
| Figure 38: Supply voltage rejection vs. frequency                                                  | .20 |
| Figure 39: Stability plan vs. (ESR, Cout)                                                          | .20 |
| Figure 40: Minimum Cout ESR for stability                                                          | .20 |
| Figure 41: Application diagram for remote sensing operation                                        | .24 |
| Figure 42: Flat-16 package outline                                                                 | .25 |
| Figure 43: SMD.5 package outline                                                                   | .26 |
| Figure 44: TO-257 package outline                                                                  | .28 |





# 1 Diagram





# 2 Pin configuration

Figure 2: Pin configuration (top view for Flat-16, bottom view for SMD.5)





The upper metallic package lid, the bottom metallization on Flat-16 and the metal lid on SMD.5 are disconnected both from the regulator die and package terminals, hence electrically floating.



| Table 1: Pin description |                           |                                                                    |      |                                                                                                                                   |  |  |  |  |
|--------------------------|---------------------------|--------------------------------------------------------------------|------|-----------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Pin<br>name              | Flat-16 <sup>(1)</sup>    | Flat-16 <sup>(1)</sup> SMD.5 <sup>(2)</sup> TO-257     Description |      |                                                                                                                                   |  |  |  |  |
| Vo                       | 1, 2, 6, 7 <sup>(3)</sup> | 1                                                                  | 3    | LDO output                                                                                                                        |  |  |  |  |
| Vı                       | 3, 4, 5 <sup>(4)</sup>    | 2                                                                  | 1    | LDO input                                                                                                                         |  |  |  |  |
| GND                      | 13                        | 3                                                                  | 2    | Ground                                                                                                                            |  |  |  |  |
| lsc                      | 8                         | N.C.                                                               | N.C. | Short-circuit current adjustment pin: a resistor can be connected between this pin and $V_{\rm I}$ to set the current limit value |  |  |  |  |
| OCM                      | 10                        | N.C.                                                               | N.C. | Overcurrent monitor flag (open drain)                                                                                             |  |  |  |  |
| INHIBIT                  | 14                        | N.C.                                                               | N.C. | INHIBIT pin, TTL-compatible. The device is ON when INHIBIT pin is set to a low logic level. This pin is internally pulled down    |  |  |  |  |
| SENSE                    | 16                        | N.C.                                                               | N.C. | Output sense pin. This pin must be connected to $V_0$ or to the load in case of remote sensing                                    |  |  |  |  |
| NC                       | 9, 11, 12, 15             | N.C.                                                               | N.C. | Not internally connected (can be connected to GND)                                                                                |  |  |  |  |

#### Notes:

<sup>(1)</sup>The upper metallic package lid and the bottom metallization are disconnected both from the regulator die and package terminals, hence electrically floating.

<sup>(2)</sup>The upper metallic package lid is disconnected both from the regulator die and package terminals, hence electrically floating.

<sup>(3)</sup>All available output pins must be connected together to ensure stability and regulation.

 $^{\rm (4)}\mbox{All}$  available input pins must be connected together to ensure stability and regulation.



# 3 Maximum ratings

Table 2: Absolute maximum ratings

| Symbol                                             | Para                                                 | Value                             | Unit                           |    |  |
|----------------------------------------------------|------------------------------------------------------|-----------------------------------|--------------------------------|----|--|
| Vı                                                 | DC input voltage, VI - VGND                          | -0.3 to 14                        | V                              |    |  |
| $V_{O,}V_{\text{SENSE}}$                           | DC output voltage, output sens                       | se pin voltage vs. GND            | -0.3 to (V <sub>1</sub> + 0.3) | V  |  |
| VINH                                               | INHIBIT pin voltage vs. GND                          |                                   | -0.3 to 14                     | V  |  |
| Vосм                                               | Overcurrent monitor pin voltag                       | e vs. GND                         | -0.3 to 14                     | V  |  |
| VISC                                               | Current limit pin voltage vs. GN                     | Current limit pin voltage vs. GND |                                |    |  |
|                                                    | Output current                                       | SMD.5 and TO-257 versions         | 3                              |    |  |
| 10                                                 |                                                      | Flat-16 version                   | 2                              | А  |  |
| D-                                                 | $T_C = 25$ °C power dissipation                      | Flat-16 and SMD.5 versions        | 15                             | W  |  |
| PD                                                 |                                                      | TO-257 version                    | 10                             |    |  |
| Tstg                                               | Storage temperature range                            |                                   | -65 to +150                    | °C |  |
| T <sub>OP</sub>                                    | T <sub>OP</sub> Operating junction temperature range |                                   | -55 to +150                    | °C |  |
| T <sub>J</sub> Junction temperature <sup>(1)</sup> |                                                      |                                   | +150                           | °C |  |
|                                                    | Electrostatic discharge capability, HBM model        |                                   | 2                              | kV |  |
| ESD                                                | Electrostatic discharge capabil                      | ity, CDM model                    | 500                            | V  |  |

#### Notes:

 $^{(1)}\mbox{Internally limited to maximum +175 °C by thermal shutdown circuit.$ 



Exceeding maximum ratings may damage the device.

| Symbol | Parameter                             | Flat-16 | TO-257 | SMD.5 | Unit |
|--------|---------------------------------------|---------|--------|-------|------|
| RthJC  | Thermal resistance junction-case max. | 8.3     | 12.5   | 8.3   | °C/W |
| TSOLD  | Maximum soldering temperature, 10 s   | 300     |        | °C    |      |

#### Table 3: Thermal data



# 4 Electrical characteristics

 $T_J$  = 25 °C,  $V_I$  = 3 V,  $V_o$  = 1.5 V,  $C_I$  =  $C_O$  = 1  $\mu F$  tantalum, unless otherwise specified. Typical values are measured at 25 °C.

| Symbol                    | Parameter                           | Test conditions                                                                    | Min. | Тур. | Max. | Unit |  |
|---------------------------|-------------------------------------|------------------------------------------------------------------------------------|------|------|------|------|--|
| Vı                        | Operating input voltage             | l₀ = 5 mA<br>-55 °C < TJ < + 125 °C                                                | 3    |      | 12   | V    |  |
| Vo                        | Output voltage accuracy             | I <sub>O</sub> = 5 mA                                                              | 1.46 |      | 1.54 | V    |  |
| ISHORT                    | Output current limit <sup>(1)</sup> | Adjustable by external resistor                                                    |      | 4.5  |      | А    |  |
|                           |                                     | Vı = 3 to 12 V, Io = 5 mA,<br>T <sub>J</sub> =+25 °C                               |      | 0.03 | 0.3  |      |  |
| $\Delta V_0 / \Delta V_1$ | Line regulation                     | $V_1 = 3$ to 12 V, $I_0 = 5$ mA,<br>$T_J = -55^{\circ}C$                           |      |      | 0.4  | %    |  |
|                           |                                     | $V_I = 3 \text{ to } 12 \text{ V}, I_O = 5 \text{ mA},$<br>$T_J = +125 \text{ °C}$ |      |      | 0.4  |      |  |
|                           |                                     | I <sub>O</sub> = 5 mA to 400 mA<br>TJ = + 25 °C                                    |      | 0.1  | 0.4  |      |  |
|                           | Load regulation                     | l <sub>o</sub> = 5 mA to 400 mA<br>-55 °C < TJ < +125 °C                           |      |      | 0.4  | %    |  |
| Δνο/Διο                   |                                     | I <sub>O</sub> = 5 mA to 1 A<br>TJ = + 25 °C                                       |      | 0.2  | 0.6  |      |  |
|                           |                                     | l <sub>o</sub> = 5 mA to 1 A<br>-55 °C < TJ < + 125 °C                             |      |      | 0.6  |      |  |
| Zout                      | Output impedance                    | Io = 100 mA DC and<br>20 mA rms                                                    |      | 100  |      | mΩ   |  |
|                           |                                     | l <sub>O</sub> = 5 mA, on mode<br>-55 °C < TJ < + 125 °C                           |      | 1.8  | 6    |      |  |
|                           | Quiescent current                   | lo = 30 mA, on mode<br>-55 °C < TJ < +125 °C                                       |      | 2.5  | 8    |      |  |
|                           |                                     | I <sub>O</sub> = 30 mA, on mode<br>T <sub>J</sub> = +25 °C                         |      |      | 5    |      |  |
| lq                        |                                     | l₀ = 300 mA, on mode<br>-55 °C < TJ < + 125 °C                                     |      | 8    | 30   | mA   |  |
|                           |                                     | lo = 300 mA, on mode<br>T <sub>J</sub> = +25 °C                                    |      |      | 25   |      |  |
|                           |                                     | $I_{O}$ = 1 A, on mode, $T_{J}$ = -55 °C                                           |      |      | 100  |      |  |
|                           |                                     | $I_0 = 1 \text{ A}$ , on mode, $T_J = +25 \text{ °C}$                              |      | 23   | 60   |      |  |
|                           |                                     | $I_0$ = 1 A, on mode, $T_J$ = +125 °C                                              |      |      | 40   |      |  |
|                           |                                     | $V_I = V_O + 2 V,$<br>$V_{INH} = 2.4 V off mode$                                   |      | 0.2  | 0.6  |      |  |
| VINH(ON)                  | Inhibit voltage                     | lo = 5 mA<br>-55 °C < TJ < + 125 °C                                                |      |      | 0.8  | V    |  |

| Table 4 | Flectrical | characteristics |
|---------|------------|-----------------|
|         |            | Characteristics |



#### **Electrical** characteristics

#### RHFL4913XX15

| Symbol          | Parameter                                | Test conditions                                     |            | Min. | Тур. | Max. | Unit  |
|-----------------|------------------------------------------|-----------------------------------------------------|------------|------|------|------|-------|
| VINH(OFF)       | Inhibit voltage                          | lo = 5 mA<br>-55 °C < TJ < + 125 °C                 |            | 2.4  |      |      | V     |
| S\/P            | Supply voltage rejection (1)             | $V_1 = V_0 + 2.5 V \pm 1 V$                         | f = 120 Hz |      | 70   |      | dD    |
| SVR             | Supply voltage rejection (*              | lo = 5 mA                                           | f = 33 kHz |      | 45   | dB   |       |
| I <sub>SH</sub> | Shutdown input current                   | V <sub>INH</sub> = 5 V                              |            |      | 15   |      | μA    |
| Vосм            | OCM pin voltage                          | Sinked I <sub>OCM</sub> = 24 mA<br>active low       |            |      | 0.38 |      | V     |
|                 |                                          | $V_{I} = V_{O} + 2.5 V$                             | on-off     |      | 15   |      | μs    |
| tplн tpнl       | Inhibit propagation delay <sup>(1)</sup> | V <sub>INH</sub> = 2.4 V<br>I <sub>O</sub> = 400 mA | off-on     |      | 2    |      | μs    |
| eN              | Output noise voltage <sup>(1)</sup>      | B = 10 Hz to 100 kHz<br>lo = 5 mA to 2 A            | 1          |      | 15   |      | µVrms |

#### Notes:

<sup>(1)</sup>This value is guaranteed by design. For each application it's strongly recommended to comply with the maximum current limit of the package used.



#### Figure 3: Typical application diagram



### 5 Radiation performance

### 5.1 Total ionizing dose (MIL-STD-883E test method 1019.6)

The products, which are guaranteed in radiation within RHA QML-V system, fully comply with the MIL-STD-883E test method 1019.6 specification. The RHFL4913XX15 is being RHA QML-V qualified, tested and characterized in full compliance with the MIL-STD-883E specification, both below 10 mrad/s and between 50 and 300 rad/s.

- Testing is performed in accordance with MIL-PRF-38535 and MIL-STD-883E test method 1019.6 for total ionizing dose (TID)
- ELDRS characterization is performed in qualification on both biased and unbiased parts only, on a sample of ten units from two different wafer lots
- Each wafer lot is tested at high dose rate only, in the worst bias case condition, based on the results obtained during the initial qualification

| Type Conditions                |                                                                                                                                                                 | Value | Unit     |
|--------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|----------|
|                                | 18 krad(Si)/h high dose rate up to                                                                                                                              | 300   |          |
| TID                            | 10 mrad(Si)/s low dose rate up to                                                                                                                               | 100   | krad     |
|                                | ELDRS free up to                                                                                                                                                | 100   |          |
| Output voltage radiation drift | From 0 krad to 300 krad, MIL-STD-883E<br>method 1019.6 - at 18 krad(Si)/h                                                                                       | 8.9   | ppm/krad |
| Quiescent current (on- state)  | From 0 krad to 300 krad at 50 rad/s , MIL-STD-883E method 1019.6, V <sub>I</sub> = 2.5 V to 12 V, I <sub>0</sub> = 5 to 30 mA, T <sub>J</sub> = -55 to + 125 °C | <12   | mA       |

#### Table 5: TID test results



### 5.2 SEE (single event effect) results

*Table 6: "Heavy ion test results"* summarizes the results of heavy ion tests. The HI trials have been performed on the adjustable version, the RHFL4913A, to obtain the output voltage of 1.5 V. SEL and SET performance described here below is related to the circuit configuration and bias conditions shown in *Figure 4: "Heavy ion test configuration (RHFL4913A)"* and *Table 7: "Bias configuration"* and *Table 8: "Test configuration"*.

| Туре                      | Conditions                                                               | Value | Unit       |
|---------------------------|--------------------------------------------------------------------------|-------|------------|
|                           | SEL immunity up to                                                       | 120   |            |
| Heavy ions <sup>(1)</sup> | SET < 5% of V <sub>OUT</sub> , <sup>(2)</sup><br>V <sub>IN</sub> < 3.3 V | 86    | MeV⋅cm²/mg |

#### Notes:

<sup>(1)</sup>The behavior of the product submitted to heavy ions is not tested in production. Heavy ion trials are performed on qualification lots only. HI trials have been performed on the adjustable version, the RHFL4913XX15A, to obtain 1.5 V output voltage.

<sup>(2)</sup>When V<sub>IN</sub> > 3.3 V, guidelines on the external component reported in the application note AN2984 "Minimizing the SET-related effects on the output of a voltage linear regulator", can be helpful.

Implementation of the below configuration is recommended when the RHFL4913A supplies high input voltage sensitivity components, such as low voltage FPGA and ASICs. SET robustness can be furtherly improved by using the additional R-C network described in the AN2984 "Minimizing the SET-related effects on the output of a voltage linear regulator".



Figure 4: Heavy ion test configuration (RHFL4913A)

| Table | 7: | Bias | configuration |
|-------|----|------|---------------|
|-------|----|------|---------------|

| Test mode | Bias                                                                                                                        | Bias conditions                                                                                                                                                                    |
|-----------|-----------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SEL       | -                                                                                                                           | $V_{IN}$ = 12 V, $V_{OUT}$ = 9 V, (R1 = 1 k $\Omega$ , R2 = 6.2 k $\Omega$ ), $V_{INHIBIT}$ = 0 V, $I_{OUT}$ = 5 mA                                                                |
|           | Bias 1                                                                                                                      | $V_{IN} = 3 \text{ V}, \text{ V}_{OUT} = 1.5 \text{ V} (\text{R1} = 1 \text{ k}\Omega, \text{ R2} = 200 \Omega), \text{ V}_{INHIBIT} = 0 \text{ V}, \text{ I}_{OUT} = 1 \text{ A}$ |
| Bias 2    |                                                                                                                             | $V_{IN}$ = 3 V, $V_{OUT}$ = 0 V (R1 = 1 k $\Omega$ , R2 = 200 $\Omega$ ), $V_{INHIBIT}$ = 5 V, $I_{OUT}$ = 0 A                                                                     |
| Bias 3    | $V_{IN}$ = 3.3 V, $V_{OUT}$ = 2.5 V, (R1 = 1 k $\Omega$ , R2 = 1 k $\Omega$ ), $V_{INHIBIT}$ = 0 V,<br>$I_{OUT}$ = 0 to 1 A |                                                                                                                                                                                    |



| Table 8: Test configuration |                    |                                                                                                                                                                                                                                                                                                                                                                      |  |  |
|-----------------------------|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Test mode                   | Test configuration |                                                                                                                                                                                                                                                                                                                                                                      |  |  |
| Configuration 1             |                    | (47                                                                                                                                                                                                                                                                                                                                                                  |  |  |
| SET                         | Configuration 2    | $\begin{array}{l} - C_{iN1} = C_{OUT1} = 220 \ \mu\text{F} \ tantalum, \ E_{SR} < 30 \ m\Omega \\ - C_{OUT2} = not \ connected \\ - C_{iN2} = C_{OUT4} = 100 \ n\text{F} \ polyester \ ^{(1)} \\ - C_{OUT5} = not \ connected \\ - C_{byp} = 10 \ n\text{F} \ polyester \ ^{(1)} \\ - R_{isc} = 40 \ k\Omega \ (to \ achieve \ 2 \ A \ current \ limit) \end{array}$ |  |  |
| SEL                         | SEL configuration  | $  \begin{array}{l} - C_{IN1} = 100 \ \mu F \ tantalum, \ E_{SR} < 30 \ m\Omega \\   - C_{OUT1} = C_{OUT2} = 47 \ \mu F \ tantalum, \ E_{SR} < 30 \ m\Omega \\   - C_{IN2} = C_{OUT4} = C_{OUT5} = 100 \ nF \ polyester \ ^{(1)} \\   - C_{byp} = 10 \ nF \ polyester \ ^{(1)} \\   - R_{isc} = 40 \ k\Omega \ (2 \ A \ current \ limit) \end{array} $               |  |  |

#### Notes:

<sup>(1)</sup>Order code: CDR04BX104AKWS, manufactured by AVX.

### 5.3 Guidelines for SET mitigation

This section provides a detailed description of possible solutions, which protect the load against the SET. In this respect, there are two main areas of intervention: ground connection and external component selection.

#### 5.3.1 Ground connections

To achieve the best performance of output voltage accuracy, noise immunity and robustness against single event effects, a proper PCB layout has to be developed, by following below indications.

According to qualitative simulations of single event, some very short SET (i.e. those having duration within 100 ns range) are strongly dependent on the stray inductances versus GND. The best solution to reduce the parasitic inductance is the adoption of a GND plane (with separate power and sense paths where possible). By minimizing the stray GND impedance, a better control of the SET amplitude (near to the load) can be achieved.

If this solution is not applicable, a star-bus topology could be used, where the PCB reference GND connection is close to the GND pin of the regulator.

To achieve a good GND sense, the following rules have to be met:

- The regulator GND pin and load GND node have to be connected to the sense and power GND traces on the PCB, using vias to minimize the path
- An array of multiple via structures works better if compared to a single via
- GND connectors/plugs: separate plugs have to be used for power supply and testing probes
- Input/output capacitor GND terminals have to be connected to GND sense on PCB



#### 5.3.2 Capacitor selection

Tantalum capacitors both for input and output, are a preferable choice.

With reference to *Figure 4: "Heavy ion test configuration (RHFL4913A)"*, on the input and output ports, a combination of capacitors has to be present. On the input terminals, 100  $\mu$ F bulk capacitor (C<sub>IN1</sub>) could be in parallel with a polyester 100 nF one (C<sub>IN2</sub>) used for decoupling purpose.

For each of the two output connections (pins 1, 2 and 6, 7) a combination of 47  $\mu$ F bulk capacitor (C<sub>OUT1</sub>, C<sub>OUT2</sub>,) in parallel with a polyester 100 nF (C<sub>OUT4</sub>, C<sub>OUT5</sub>) has to be used for decoupling purpose.

Low-ESL capacitors have to be adopted for 100 nF elements.

Concerning the selection of three bulk capacitors:

- Use tantalum SMD
- Select size and ESL as small as possible
- Place capacitors as close as possible to the input/output terminals
- Use an array of capacitors in parallel, where possible. This works better than a single capacitor against short events



6

57

### Typical performance characteristics

 $T_J = 25 \text{ °C}, V_I = 3 \text{ V}, I_O = 5 \text{ mA}, C_I = C_O = 1 \mu\text{F}$ , unless otherwise specified.







DocID028784 Rev 1

15/32

#### Typical performance characteristics

#### RHFL4913XX15









57

#### Typical performance characteristics

















Typical performance characteristics









#### Typical performance characteristics

#### RHFL4913XX15









### 7 Device description

The device fixed voltage contains a PNP type power element controlled by a signal resulting from the amplified comparison between the internal temperature compensated bandgap cell and the fraction of the desired output voltage value. This fractional value is obtained by an internal-to-die resistor divider bridge set by STMicroelectronics. The device embeds current limit and thermal protection circuits.

### 7.1 Low pin count package limitations

Some functions (INHIBIT, OCM, SENSE) are not available due to lack of pins on the SMD.5 and TO-257 packages. Corresponding die pads are by default connected inside the silicon.

### 7.2 SENSE pin

The load voltage is connected to SENSE pin by a Kelvin line: voltage feedback comes from the internal divider resistor bridge. Therefore, possible output voltages are set by manufacturer's mask metal options. SENSE pin is not available in 3-pin packages.

### 7.3 Inhibit ON-OFF control

By setting INHIBIT pin TTL-high, the device switches off the output current and voltage. The device is on when INHIBIT pin is set low. Since INHIBIT pin is internally pulled down, it can be left floating in case inhibit function is not used. INHIBIT pin is not available in 3-pin packages.

### 7.4 Overtemperature protection

A temperature detector internally monitors the power element junction temperature. The device goes off at 175 °C and it is again on mode when it is at 135 °C.

When the internal temperature detector reaches 175  $^{\circ}$ C, the active power element can be at 225  $^{\circ}$ C: the device reliability cannot be granted in case of extensive operation beyond these conditions.

### 7.5 Overcurrent protection

An internal foldback short-circuit limitation is set with  $I_{SHORT}$  typically higher than 3.8 A (V<sub>o</sub> is 0 V). This value can be reduced by an external R<sub>SH</sub> resistor connected between I<sub>SC</sub> pin and V<sub>I</sub> pin, with a typical value range from 25 k $\Omega$  to 200 k $\Omega$ . Lower values can be used, but the sample-to-sample spread for the given value increases. This adjustment feature is not available in 3-pin packages. To keep excellent V<sub>o</sub> regulation, I<sub>SHORT</sub> should be set 1.6 times greater than the maximum desired application I<sub>o</sub>. When I<sub>o</sub> reaches I<sub>SHORT</sub> – 300 mA, the current limiter overrules regulation, V<sub>o</sub> starts to drop and the OCM flag rises. When no current limitation adjustment is required, I<sub>SC</sub> pin must be left un-biased (as it is in 3-pin packages). To choose the proper value of the R<sub>SH</sub> resistor, refer to *Figure 35: "Short-circuit current vs. RSH"* and *Figure 36: "Short-circuit current vs. RSH"* and *Figure 36: "Short-circuit current vs. RSH"* (magnification)".



### 7.6 OCM pin

This pin goes low when current limiter starts to be active, otherwise  $V_{OCM} = V_I$ . It is bufferized and can sink 10 mA. OCM pin is internally pulled up by a 5 k $\Omega$  resistor.

### 7.7 Notes about Flat-16 package

The bottom of package is metallized to allow user to directly solder the voltage regulator to PCB, no heatsink is needed, in order to optimize heat removal performance. The bottom metallization is disconnected both from the regulator die and package terminals, hence electrically floating.



## 8 Application information

The device fixed voltage is functional as soon as  $V_I$ - $V_O$  voltage difference is slightly above the power element saturation voltage. A minimum 0.5 mA  $I_O$  ensures the perfect "no-load" regulation.

All available V<sub>1</sub> pins must always be externally interconnected, same thing for all available V<sub>0</sub> pins, otherwise the device stability and reliability cannot be granted. All NC pins can be connected to ground. The inhibit function switches off the output current in an electronic manner. According to Lenz's law, external circuitry reacts with –Ldl/dt terms, which can have high amplitude in case series-inductance exists. The effect is a large transient voltage developed on both of the device terminals. Schottky diodes protect the device against negative voltage excursions. In the worst case, a 14 V Zener diode could protect the device input.

The device has been designed for high stability and low-drop out operation: minimum 1  $\mu$ F input and output tantalum capacitors are therefore mandatory. The range of the capacitor ESR analysed at 100 kHz is from 0.01  $\Omega$  to over 20  $\Omega$ . This range is useful when ESR increases in case of low temperatures. The measured stability plane, versus capacitance and ESR are depicted in *Figure 39: "Stability plan vs. (ESR, COUT)"* and *Figure 40: "Minimum COUT ESR for stability"*. When large transient currents are expected, larger value capacitors are necessary.

In case of high current operation with expected short-circuit events, capacitors must be connected as close as possible to the device terminals. As some tantalum capacitors may permanently fail when submitted to high charge surge currents, it is recommended to decouple them with 470 nF polyester capacitors.

Being the device fixed voltage manufactured with very high speed bipolar technology (6 GHz f<sub>T</sub> transistors), the PCB layout must be performed with extreme attention, very low inductance, low coupling lines, otherwise high frequency parasitic signals may be picked up by the device resulting into self-oscillation. The benefit for the user is an SVR performance extended to higher frequencies.

### 8.1 Remote sensing operation (Flat-16 only)

If the load is placed far from the regulator, the diagram shown in *Figure 41: "Application diagram for remote sensing operation"* has to be followed. To obtain the best regulation, the wire, which connects the SENSE pin to the load end, must not be crossed by the load current (Kelvin's sense). The two V<sub>OUT</sub> pins and the SENSE pin must be connected as close as possible to the load in order to avoid the inclusion, into the regulation loop, of parasitic resistive drops related to the load current. The same applies to the ground return path, where unwanted drops across the wire resistance may appear (please refer to *Section 5.3.1: "Ground connections"* for additional guidelines about the suggested ground connection strategies).

The noise captured by the wires between the load and the chip could bring a noisy output voltage. In this case, shielded cables are used for these connections. It is also recommended to place 1  $\mu$ F tantalum capacitors between output and ground close to the device and another 1  $\mu$ F next to the load.







57

## 9 Package information

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK<sup>®</sup> packages, depending on their level of environmental compliance. ECOPACK<sup>®</sup> specifications, grade definitions and product status are available at: *www.st.com*. ECOPACK<sup>®</sup> is an ST trademark.

### 9.1 Flat-16 package information



#### Package information

#### RHFL4913XX15

| Table 9: Flat-16 package mechanical data |      |      |       |  |
|------------------------------------------|------|------|-------|--|
| Dim.                                     | mm   |      |       |  |
|                                          | Min. | Тур. | Max.  |  |
| А                                        | 2.42 |      | 2.88  |  |
| b                                        | 0.38 |      | 0.48  |  |
| С                                        | 0.10 |      | 0.18  |  |
| D                                        | 9.71 |      | 10.11 |  |
| E                                        | 6.71 |      | 7.11  |  |
| E2                                       | 3.30 | 3.45 | 3.60  |  |
| E3                                       | 0.76 |      |       |  |
| е                                        |      | 1.27 |       |  |
| L                                        | 6.35 |      | 7.36  |  |
| Q                                        | 0.66 |      | 1.14  |  |
| S1                                       | 0.13 |      |       |  |

# 9.2 SMD.5 package information



Figure 43: SMD.5 package outline



#### Package information

| Table 10: SMD.5 package mechanical data |       |       |       |  |
|-----------------------------------------|-------|-------|-------|--|
| Dim.                                    | mm    |       |       |  |
|                                         | Min.  | Тур.  | Max.  |  |
| A                                       | 2.84  | 3.00  | 3.15  |  |
| A1                                      | 0.25  | 0.38  | 0.51  |  |
| b                                       | 7.13  | 7.26  | 7.39  |  |
| b1                                      | 5.58  | 5.72  | 5.84  |  |
| b2                                      | 2.28  | 2.41  | 2.54  |  |
| b3                                      | 2.92  | 3.05  | 3.18  |  |
| D                                       | 10.03 | 10.16 | 10.28 |  |
| D1                                      | 0.76  |       |       |  |
| E                                       | 7.39  | 7.52  | 7.64  |  |
| е                                       |       | 1.91  |       |  |









#### Package information

| Table 11: TO-257 package mechanical data |       |      |       |  |
|------------------------------------------|-------|------|-------|--|
| Dim.                                     | mm    |      |       |  |
|                                          | Min.  | Тур. | Max.  |  |
| A                                        | 4.83  |      | 5.08  |  |
| A1                                       | 0.89  |      | 1.14  |  |
| A2                                       |       | 3.05 |       |  |
| b                                        | 0.64  |      | 1.02  |  |
| b1                                       | 0.64  | 0.76 | 0.89  |  |
| D                                        | 16.38 |      | 16.89 |  |
| D1                                       | 10.41 |      | 10.92 |  |
| D2                                       | -     | -    | 0.97  |  |
| е                                        |       | 2.54 |       |  |
| E                                        | 10.41 |      | 10.67 |  |
| L                                        | 12.70 |      | 19.05 |  |
| L1                                       | 13.39 |      | 13.64 |  |
| Р                                        | 3.56  |      | 3.81  |  |



# **10** Ordering information

#### Table 12: Order codes

| Flat-16          | SMD.5           | TO-257           | Output voltage |
|------------------|-----------------|------------------|----------------|
| RHFL4913KP15-01V | RHFL4913S15-03V | RHFL4913ESY1505V |                |
| RHFL4913KP15-02V | RHFL4913S151    | RHFL4913ESY1506V | 1.5 V          |
| RHFL4913KP151    |                 | RHFL4913ESY151   |                |



# 11 Revision history

Table 13: Document revision history

\_\_\_\_\_

| Date        | Revision | Changes         |
|-------------|----------|-----------------|
| 17-Dec-2015 | 1        | Initial release |



#### IMPORTANT NOTICE – PLEASE READ CAREFULLY

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

© 2015 STMicroelectronics - All rights reserved

